### Freescale Semiconductor

Data Sheet: Advance Information

MCF52235DS Rev. 2, 07/2006



# MCF52235 ColdFire<sup>®</sup> Microcontroller Data Sheet

# Supports MCF52235, MCF52234, MCF52233, MCF52231, & MCF52230

By: Microcontroller Division

The MCF52235 is a member of the ColdFire<sup>®</sup> family of reduced instruction set computing (RISC) microprocessors.

This document provides an overview of the 32-bit MCF52235 microcontroller, focusing on its highly integrated and diverse feature set.

This 32-bit device is based on the Version 2 ColdFire core operating at a frequency up to 60 MHz, offering high performance and low power consumption. On-chip memories connected tightly to the processor core include up to 256 Kbytes of Flash and 32 Kbytes of static random access memory (SRAM). On-chip modules include:

- V2 ColdFire core providing 56 Dhrystone 2.1 MIPS @ 60 MHz executing out of on-chip Flash memory using enhanced multiply accumulate (EMAC) and hardware divider
- Enhanced Multiply Accumulate Unit (EMAC) and hardware divide module
- Cryptographic Acceleration Unit (CAU) coprocessor
- Fast Ethernet Controller (FEC)
- On-chip Ethernet Transceiver (ePHY)

#### **Table of Contents**

| 1    | MCF52235 Family Configurations              | 2  |
|------|---------------------------------------------|----|
| 1.1  | Block Diagram                               | 3  |
| 1.2  | Features                                    | 4  |
| 1.3  | Part Numbers and Packaging                  | 16 |
| 1.4  | Package Pinouts                             | 17 |
| 1.5  | Reset Signals                               |    |
| 1.6  | PLL and Clock Signals                       | 26 |
| 1.7  | Mode Selection                              | 26 |
| 1.8  | External Interrupt Signals                  | 26 |
| 1.9  | Queued Serial Peripheral Interface (QSPI) . | 27 |
| 1.11 | I <sup>2</sup> C I/O Signals                | 28 |
| 1.12 |                                             | 28 |
| 1.13 | DMA Timer Signals                           | 28 |
| 1.16 | Pulse Width Modulator Signals               | 29 |
| 1.17 | Debug Support Signals                       | 29 |
| 1.18 |                                             |    |
| 1.19 | Power and Ground Pins                       | 31 |
| 2    | Preliminary Electrical Characteristics      | 32 |

This document contains information on a new product. Specifications and information herein are subject to change without notice. © Freescale Semiconductor, Inc., 2006. All rights reserved.



- FlexCAN controller area network (CAN) module
- Three universal asynchronous/synchronous receiver/transmitters (UARTs)
- Inter-integrated circuit (I<sup>2</sup>C<sup>TM</sup>) bus controller
- Queued serial peripheral interface (QSPI) module
- Eight-channel 12-bit fast analog-to-digital converter (ADC)
- Four channel direct memory access (DMA) controller
- Four 32-bit input capture/output compare timers with DMA support (DTIM)
- Four-channel general-purpose timer (GPT) capable of input capture/output compare, pulse width modulation (PWM) and pulse accumulation
- Eight/Four-channel 8/16-bit pulse width modulation timers (two adjacent 8-bit PWMs can be concatenated to form a single 16-bit timer)
- Two 16-bit periodic interrupt timers (PITs)
- Real-time clock (RTC) module
- Programmable software watchdog timer
- Two interrupt controllers providing every peripheral with a unique selectable-priority interrupt vector plus seven external interrupts with fixed levels/priorities
- Clock module with support for crystal or external oscillator and integrated phase-locked loop (PLL)
- Test access/debug port (JTAG, BDM)

# 1 MCF52235 Family Configurations

### Table 1. MCF52235 Family Configurations

| Module                                                         | 52230  | 52231  | 52233  | 52234         | 52235 |
|----------------------------------------------------------------|--------|--------|--------|---------------|-------|
| ColdFire Version 2 Core with MAC<br>(Multiply-Accumulate Unit) | Х      | x      | x      | x             | x     |
| System Clock                                                   |        |        | 60 MHz | L             |       |
| Performance (Dhrystone 2.1 MIPS)                               |        |        | 56     |               |       |
| Flash / Static RAM (SRAM)                                      | 128/32 | Kbytes |        | 256/32 Kbytes |       |
| Interrupt Controllers (INTC0/INTC1)                            | х      | x      | х      | х             | х     |
| Fast Analog-to-Digital Converter (ADC)                         | Х      | х      | x      | x             | x     |
| Random Number Generator and Crypto<br>Acceleration Unit (CAU)  | _      | _      | _      |               | x     |
| FlexCAN 2.0B Module                                            | _      | х      | —      | x             | х     |
| Fast Ethernet Controller (FEC) with on-chip interface (ePHY)   | Х      | x      | x      | x             | x     |
| Four-channel Direct-Memory Access<br>(DMA)                     | х      | x      | x      | x             | x     |

| Module                                                            | 52230                       | 52231                       | 52233                       | 52234                      | 52235                      |
|-------------------------------------------------------------------|-----------------------------|-----------------------------|-----------------------------|----------------------------|----------------------------|
| Software Watchdog Timer (WDT)                                     | Х                           | х                           | х                           | х                          | х                          |
| Programmable Interrupt Timer (PIT)                                | 2                           | 2                           | 2                           | 2                          | 2                          |
| Four-Channel General Purpose Timer<br>(GPT)                       | х                           | x                           | х                           | х                          | х                          |
| 32-bit DMA Timers (DTIM)                                          | 4                           | 4                           | 4                           | 4                          | 4                          |
| Queued Serial Peripheral Interface (QSPI)                         | х                           | х                           | х                           | х                          | х                          |
| Universal Asynchronous<br>Receiver/Transmitters (UART)            | 3                           | 3                           | 3                           | 3                          | 3                          |
| Inter-Integrated Circuit (I <sup>2</sup> C)                       | х                           | x                           | х                           | х                          | х                          |
| Eight/Four-channel 8/16-bit Pulse-Width<br>Modulation Timer (PWM) | х                           | x                           | x                           | x                          | х                          |
| General Purpose I/O Module (GPIO)                                 | Х                           | х                           | х                           | х                          | х                          |
| Chip Configuration and Reset Controller<br>Module                 | х                           | x                           | x                           | x                          | х                          |
| Background Debug Mode (BDM)                                       | х                           | x                           | х                           | х                          | х                          |
| JTAG - IEEE 1149.1 Test Access Port <sup>1</sup>                  | х                           | х                           | х                           | х                          | х                          |
| Package                                                           | 80-pin LQFP<br>112-pin LQFP | 80-pin LQFP<br>112-pin LQFP | 80-pin LQFP<br>112-pin LQFP | 112-pin LQFP<br>121 MAPBGA | 112-pin LQFP<br>121 MAPBGA |

| Table 1. | MCF52235 | Family | Configurations | (continued) |
|----------|----------|--------|----------------|-------------|
|          |          | i anny | ooningurudono  | (continued) |

NOTES:

The full debug/trace interface is available only on the 112- and 121-pin packages. A reduced debug interface is bonded on the 80-pin package.

# 1.1 Block Diagram

The MCF52235 (or its variants) comes in 80- and 112-pin low-profile quad flat pack packages (LQFP) and a 121 MAPBGA, and operates in single-chip mode only. Figure 1 shows a top-level block diagram of the MCF52235.





### 1.2 Features

This document contains information on a new product under development. Freescale reserves the right to change or discontinue this product without notice. Specifications and information herein are subject to change without notice.

### **1.2.1 Feature Overview**

- Version 2 ColdFire variable-length RISC processor core
  - Static operation
  - 32-bit address and data path on-chip
  - Up to 60 MHz processor core frequency
  - Sixteen general-purpose 32-bit data and address registers
  - Implements ColdFire ISA\_A+ with extensions to support the user stack pointer register, and 4
    new instructions for improved bit processing
  - Enhanced Multiply-Accumulate (EMAC) unit with four 48-bit accumulators to support 32-bit signal processing algorithms
  - Cryptography Acceleration Unit (CAU)
    - Tightly-coupled coprocessor to accelerate software-based encryption and message digest functions
    - FIPS-140 compliant random number generator
    - Support for DES, 3DES, AES, MD5, and SHA-1 algorithms
  - Illegal instruction decode that allows for 68K emulation support
- System debug support
  - Real time trace for determining dynamic execution path
  - Background debug mode (BDM) for in-circuit debugging
  - Real time debug support, with four user-visible hardware breakpoint registers (PC and address with optional data) that can be configured into a 1- or 2-level trigger
- On-chip memories
  - 32 Kbyte dual-ported SRAM on CPU internal bus, accessible by core and non-core bus masters (e.g., DMA) with standby power supply support
  - 128 or 256 Kbytes of interleaved Flash memory supporting 2-1-1-1 accesses
- Power management
  - Fully static operation with processor sleep and whole chip stop modes
  - Very rapid response to interrupts from the low-power sleep mode (wake-up feature)
  - Software visible clock enable/disable for each peripheral
- Fast Ethernet Controller (FEC)
  - 10/100 BaseT/TX capability, half duplex or full duplex
  - On-chip transmit and receive FIFOs
  - Built-in dedicated DMA controller
  - Memory-based flexible descriptor rings

- On-chip Ethernet Transceiver (ePHY)
  - Digital adaptive equalization
  - Supports auto-negotiation
  - Baseline wander correction
  - Full-/Half-duplex support in all modes
  - Loopback modes
  - Supports MDIO preamble suppression
  - Jumbo packet
- FlexCAN 2.0B Module
  - Based on and includes all existing features of the Freescale TOUCAN module
  - Full implementation of the CAN protocol specification version 2.0B
    - Standard Data and Remote Frames (up to 109 bits long)
    - Extended Data and Remote Frames (up to 127 bits long)
    - 0-8 bytes data length
    - Programmable bit rate up to 1 Mbit/sec
  - Flexible Message Buffers (MBs), totalling up to 16 message buffers of 0–8 byte data length each, configurable as Rx or Tx, all supporting standard and extended messages
  - Unused Message Buffer space can be used as general purpose RAM space
  - Listen only mode capability
  - Content-related addressing
  - No read/write semaphores required
  - Three programmable mask registers: global (for MBs 0-13), special for MB14 and special for MB15
  - Programmable transmit-first scheme: lowest ID or lowest buffer number
  - "Time stamp" based on 16-bit free-running timer
  - Global network time, synchronized by a specific message
  - Programmable I/O modes
  - Maskable interrupts
- Three Universal Asynchronous/synchronous Receiver Transmitters (UARTs)
  - 16-bit divider for clock generation
  - Interrupt control logic
  - Maskable interrupts
  - DMA support
  - Data formats can be 5, 6, 7 or 8 bits with even, odd or no parity
  - Up to 2 stop bits in 1/16 increments
  - Error-detection capabilities

- Modem support includes request-to-send (URTS) and clear-to-send (UCTS) lines for two UARTs
- Transmit and receive FIFO buffers
- I<sup>2</sup>C Module
  - Interchip bus interface for EEPROMs, LCD controllers, A/D converters, and keypads
  - Fully compatible with industry-standard I<sup>2</sup>C bus
  - Master or slave modes support multiple masters
  - Automatic interrupt generation with programmable level
- Queued Serial Peripheral Interface (QSPI)
  - Full-duplex, three-wire synchronous transfers
  - Up to four chip selects available
  - Master mode operation only
  - Programmable master bit rates
  - Up to 16 pre-programmed transfers
- Fast Analog-to-Digital Converter (ADC)
  - 8 analog input channels
  - 12-bit resolution
  - Minimum 2.25 μs conversion time
  - Simultaneous sampling of two channels for motor control applications
  - Single-scan or continuous operation
  - Optional interrupts on conversion complete, zero crossing (sign change), or under/over low/high limit
  - Unused analog channels can be used as digital I/O
- Four 32-bit DMA Timers
  - 16.7 ns resolution at 60 MHz
  - Programmable sources for clock input, including an external clock option
  - Programmable prescaler
  - Input-capture capability with programmable trigger edge on input pin
  - Output-compare with programmable mode for the output pin
  - Free run and restart modes
  - Maskable interrupts on input capture or reference-compare
  - DMA trigger capability on input capture or reference-compare
- Four-channel general purpose timers
  - 16-bit architecture
  - Programmable prescaler
  - Output pulse widths variable from microseconds to seconds

- Single 16-bit input pulse accumulator
- Toggle-on-overflow feature for pulse-width modulator (PWM) generation
- One dual-mode pulse accumulation channel
- Pulse-width modulation timer
  - Operates as eight channels with 8-bit resolution or four channels with 16-bit resolution
  - Programmable period and duty cycle
  - Programmable enable/disable for each channel
  - Software selectable polarity for each channel
  - Period and duty cycle are double buffered. Change takes effect when the end of the current period is reached (PWM counter reaches zero) or when the channel is disabled.
  - Programmable center or left aligned outputs on individual channels
  - Four clock sources (A, B, SA, and SB) provide for a wide range of frequencies
  - Emergency shutdown
- Two Periodic Interrupt Timers (PITs)
  - 16-bit counter
  - Selectable as free running or count down
- Real-Time Clock (RTC)
  - Maintains system time-of-day clock
  - Provides stopwatch and alarm interrupt functions
- Software Watchdog Timer
  - 32-bit counter
  - Low power mode support
- Clock Generation Features
  - 25 MHz crystal input
  - On-chip PLL can generate core frequencies up to maximum 60 MHz operating frequency
  - Provides clock for integrated ePHY
- Dual Interrupt Controllers (INTC0/INTC1)
  - Support for multiple interrupt sources organized as follows:
    - Fully-programmable interrupt sources for each peripheral
    - 7 fixed-level interrupt sources
    - Seven external interrupt signals
  - Unique vector number for each interrupt source
  - Ability to mask any individual interrupt source or all interrupt sources (global mask-all)
  - Support for hardware and software interrupt acknowledge (IACK) cycles
  - Combinatorial path to provide wake-up from low power modes

- DMA Controller
  - Four fully programmable channels
  - Dual-address transfer support with 8-, 16- and 32-bit data capability along with support for 16-byte (4×32-bit) burst transfers
  - Source/destination address pointers that can increment or remain constant
  - 24-bit byte transfer counter per channel
  - Auto-alignment transfers supported for efficient block movement
  - Bursting and cycle steal support
  - support for channel-to-channel linking
  - Software-programmable DMA channel selections in the UARTs (3) and 32-bit timers (4)
- Reset
  - Separate reset in and reset out signals
  - Seven sources of reset:
    - Power-on reset (POR)
    - External
    - Software
    - Watchdog
    - Loss of clock
    - Loss of lock
    - Low-voltage detection (LVD)
  - Status flag indication of source of last reset
- Chip Integration Module (CIM)
  - System configuration during reset
  - Selects one of six clock modes
  - Configures output pad drive strength
  - Unique part identification number and part revision number
- General Purpose I/O interface
  - Up to 73 bits of general purpose I/O
  - Bit manipulation supported via set/clear functions
  - Unused peripheral pins may be used as extra GPIO
- JTAG support for system level board testing

### 1.2.2 V2 Core Overview

The Version 2 ColdFire processor core is comprised of two separate pipelines that are decoupled by an instruction buffer. The two-stage Instruction Fetch Pipeline (IFP) is responsible for instruction-address generation and instruction fetch. The instruction buffer is a first-in-first-out (FIFO) buffer that holds

prefetched instructions awaiting execution in the Operand Execution Pipeline (OEP). The OEP includes two pipeline stages. The first stage decodes instructions and selects operands (DSOC); the second stage (AGEX) performs instruction execution and calculates operand effective addresses, if needed.

The V2 core implements the ColdFire Instruction Set Architecture Revision A+ (see the ColdFire Family Programmer's Reference Manual for instruction set details) which includes support for a separate user stack pointer register and four new instructions to assist in bit processing. Additionally, the MCF52235 core includes the enhanced multiply-accumulate unit (EMAC) for improved signal processing capabilities. The MAC implements a 4-stage arithmetic pipeline, optimized for 32×32 bit operations, with support for four 48-bit accumulators. Supported operands include 16- and 32-bit signed and unsigned integers as well as signed fractional operands and a complete set of instructions to process these data types. The EMAC provides superb support for execution of DSP operations within the context of a single processor at a minimal hardware cost.

### 1.2.3 Debug Module

The ColdFire processor core debug interface is provided to support system debugging in conjunction with low-cost debug and emulator development tools. Users can access debug information through a standard debug interface, and real-time tracing capability is provided on 112- and 121-lead packages. This allows the processor and system to be debugged at full speed without the need for costly in-circuit emulators. The debug interface is a superset of the BDM interface provided on Freescale's 683xx family of parts. The MCF52235 supports Revision B+ of the ColdFire debug architecture (DEBUG\_B+).

The on-chip breakpoint resources include a total of nine programmable 32-bit registers: two address registers, two data registers (one data register and one data mask register), four 32-bit PC registers and one PC mask register. These registers can be accessed through the dedicated debug serial communication channel or from the processor's supervisor mode programming model. The breakpoint registers can be configured to generate triggers by combining the address, data, and PC conditions in a variety of single-or dual-level definitions. The trigger event can be programmed to generate a processor halt or initiate a debug interrupt exception.

The MCF52235's interrupt servicing options during emulator mode allow real-time critical interrupt service routines to be serviced while processing a debug interrupt event, thereby ensuring that the system continues to operate even during debugging.

To support program trace, the V2 debug module provides processor status (PST[3:0]) and debug data (DDATA[3:0]) ports. These buses and the PSTCLK output provide execution status, captured operand data, and branch target addresses defining processor activity at the CPU's clock rate. The MCF52235 includes a new debug signal, ALLPST. This signal is the logical 'AND' of the processor status (PST[3:0]) signals and is useful for detecting when the processor is in a halted state (PST[3:0] = 1111).

The full debug/trace interface is available only on the 112- and 121-pin packages. However, every product features the dedicated debug serial communication channel (DSI, DSO, DSCLK) and the ALLPST signal.

### 1.2.4 JTAG

The MCF52235 supports circuit board test strategies based on the Test Technology Committee of IEEE and the Joint Test Action Group (JTAG). The test logic includes a test access port (TAP) consisting of a

16-state controller, an instruction register, and three test registers (a 1-bit bypass register, a 256-bit boundary-scan register, and a 32-bit ID register). The boundary scan register links the device's pins into one shift register. Test logic, implemented using static logic design, is independent of the device system logic.

The MCF52235 implementation can do the following:

- Perform boundary-scan operations to test circuit board electrical continuity
- Sample MCF52235 system pins during operation and transparently shift out the result in the boundary scan register
- Bypass the MCF52235 for a given circuit board test by effectively reducing the boundary-scan register to a single bit
- Disable the output drive to pins during circuit-board testing
- Drive output pins to stable levels

### 1.2.5 On-Chip Memories

### 1.2.5.1 SRAM

The SRAM module provides a general-purpose 32-Kbyte memory block that the ColdFire core can access in a single cycle. The location of the memory block can be set to any 32-Kbyte boundary within the 4-Gbyte address space. This memory is ideal for storing critical code or data structures and for use as the system stack. Because the SRAM module is physically connected to the processor's high-speed local bus, it can quickly service core-initiated accesses or memory-referencing commands from the debug module.

The SRAM module is also accessible by the DMA. The dual-ported nature of the SRAM makes it ideal for implementing applications with double-buffer schemes, where the processor and a DMA device operate in alternate regions of the SRAM to maximize system performance.

### 1.2.5.2 Flash

The ColdFire Flash Module (CFM) is a non-volatile memory (NVM) module that connects to the processor's high-speed local bus. The CFM is constructed with four banks of 32K×16-bit Flash arrays to generate 256 Kbytes of 32-bit Flash memory. These arrays serve as electrically erasable and programmable, non-volatile program and data memory. The Flash memory is ideal for program and data storage for single-chip applications, allowing for field reprogramming without requiring an external high voltage source. The CFM interfaces to the ColdFire core through an optimized read-only memory controller which supports single-cycle access. A backdoor mapping of the Flash memory is used for all program, erase, and verify operations, as well as providing a read datapath for the DMA. Flash memory may also be programmed via the EzPort, which is a serial Flash programming interface that allows the Flash to be read, erased and programmed by an external controller in a format compatible with most SPI bus Flash memory chips. This allows easy device programming via Automated Test Equipment or bulk programming tools.

### 1.2.6 Power Management (PPM)

The MCF52235 incorporates several low-power modes of operation which are entered under program control and exited by several external trigger events. An integrated power-on reset (POR) circuit monitors the input supply and forces an MCU reset as the supply voltage rises. The low voltage detector (LVD) monitors the supply voltage and is configurable to force a reset or interrupt condition if it falls below the LVD trip point.

### **1.2.7 Fast Ethernet Controller (FEC)**

The integrated Fast Ethernet Controller (FEC) performs the full set of IEEE<sup>®</sup> 802.3/Ethernet CSMA/CD media access control and channel interface functions. The FEC connects through the on-chip transceiver (ePHY) which provides the physical layer interface.

### **1.2.8 Ethernet Physical Interface (ePHY)**

The ePHY is an IEEE 802.3 compliant 10/100 Ethernet physical transceiver. The ePHY can be configured to support 10BASE-T or 100BASE-TX applications. The ePHY is configurable via internal registers.

There are five basic modes of operation for the ePHY:

- Power down/initialization
- Auto-negotiate
- 10BASE-T
- 100BASE-TX
- Low-power

### 1.2.9 Cryptography Acceleration Unit (CAU)

The MCF52235 incorporates two hardware accelerators for cryptographic functions. First, the CAU is a coprocessor tightly-coupled to the V2 ColdFire core that implements a set of specialized operations to increase the throughput of software-based encryption and message digest functions, specifically the DES, 3DES, AES, MD5 and SHA-1 algorithms. Second, a random number generator provides FIPS-140 compliant 32-bit values to security processing routines. Both modules supply critical acceleration to software-based cryptographic algorithms at a minimal hardware cost.

### 1.2.10 FlexCAN

The FlexCAN module is a communication controller implementing version 2.0 of the CAN protocol parts A and B. The CAN protocol can be used as an industrial control serial data bus, meeting the specific requirements of reliable operation in a harsh EMI environment with high bandwidth. This instantiation of FlexCAN has 16 message buffers.

### 1.2.11 Universal Asynchronous Receiver/Transmitters (UART)

The MCF52235 has three full-duplex UARTs that function independently. The three UARTs can be clocked by the system bus clock, eliminating the need for an external clock source. On smaller packages, the third UART is multiplexed with other digital I/O functions.

# 1.2.12 I<sup>2</sup>C Bus

The I<sup>2</sup>C bus is a two-wire, bidirectional serial bus that provides a simple, efficient method of data exchange and minimizes the interconnection between devices. This bus is suitable for applications requiring occasional communications over a short distance between many devices on a circuit board.

### 1.2.13 Queued Serial Peripheral Interface (QSPI)

The queued serial peripheral interface (QSPI) provides a synchronous serial peripheral interface with queued transfer capability. It allows up to 16 transfers to be queued at once, minimizing the need for CPU intervention between transfers.

### 1.2.14 Analog-to-digital Converter (ADC)

The Fast ADC consists of an eight-channel input select multiplexer and two independent sample and hold (S/H) circuits feeding separate 12-bit ADCs. The two separate converters store their results in accessible buffers for further processing.

The ADC can be configured to perform a single scan and halt, perform a scan whenever triggered, or perform a programmed scan sequence repeatedly until manually stopped.

The ADC can be configured for either *sequential* or *simultaneous* conversion. When configured for sequential conversions, up to eight channels can be sampled and stored in any order specified by the channel list register. Both ADCs may be required during a scan, depending on the inputs to be sampled.

During a simultaneous conversion, both S/H circuits are used to capture two different channels at the same time. This configuration requires that a single channel may not be sampled by both S/H circuits simultaneously.

Optional interrupts can be generated at the end of the scan sequence if a channel is out of range (measures below the low threshold limit or above the high threshold limit set in the limit registers) or at several different zero crossing conditions.

### 1.2.15 DMA Timers (DTIM0–DTIM3)

There are four independent, DMA transfer capable 32-bit timers (DTIM0, DTIM1, DTIM2, and DTIM3) on the MCF52235. Each module incorporates a 32-bit timer with a separate register set for configuration and control. The timers can be configured to operate from the system clock or from an external clock source using one of the DTINx signals. If the system clock is selected, it can be divided by 16 or 1. The input clock is further divided by a user-programmable 8-bit prescaler which clocks the actual timer counter register (TCR*n*). Each of these timers can be configured for input capture or reference (output) compare mode. Timer events may optionally cause interrupt requests or DMA transfers.

# 1.2.16 General Purpose Timer (GPT)

The general purpose timer (GPT) is a four-channel timer module consisting of a 16-bit programmable counter driven by a 7-stage programmable prescaler. Each of the four channels can be configured for input capture or output compare. Additionally, one of the channels, channel 3, can be configured as a pulse accumulator.

A timer overflow function allows software to extend the timing capability of the system beyond the 16-bit range of the counter. The input capture and output compare functions allow simultaneous input waveform measurements and output waveform generation. The input capture function can capture the time of a selected transition edge. The output compare function can generate output waveforms and timer software delays. The 16-bit pulse accumulator can operate as a simple event counter or a gated time accumulator.

### 1.2.17 Periodic Interrupt Timers (PIT0 and PIT1)

The two periodic interrupt timers (PIT0 and PIT1) are 16-bit timers that provide interrupts at regular intervals with minimal processor intervention. Each timer can either count down from the value written in its PIT modulus register, or it can be a free-running down-counter.

### 1.2.18 Pulse Width Modulation Timers (PWM)

The MCF52235 has an 8-channel, 8-bit PWM timer. Each channel has a programmable period and duty cycle as well as a dedicated counter. Each of the modulators can create independent continuous waveforms with software-selectable duty rates from 0% to 100%. The PWM outputs have programmable polarity, and can be programmed as left aligned outputs or center aligned outputs. For higher period and duty cycle resolution, each pair of adjacent channels ([7:6], [5:4], [3:2], and [1:0]) can be concatenated to form a single 16-bit channel. The module can thus be configured to support 8/0, 6/1, 4/2, 2/3, or 0/4 8-/16-bit channels.

### 1.2.19 Real-Time Clock (RTC)

The Real-Time Clock (RTC) module maintains the system (time-of-day) clock and provides stopwatch, alarm, and interrupt functions. It includes full clock features (seconds, minutes, hours, days) and supports a host of time-of-day interrupt functions along with an alarm interrupt.

### 1.2.20 Software Watchdog Timer (SWT)

The watchdog timer is a 16-bit timer that facilitates recovery from runaway code. The watchdog counter is a free-running down-counter that generates a reset on underflow. To prevent a reset, software must periodically restart the countdown.

### 1.2.21 Phase-Locked Loop (PLL)

The clock module supports an external crystal oscillator and includes a phase-locked loop (PLL), reduced frequency divider (RFD), low-power divider status/control registers, and control logic. In order to improve

noise immunity the PLL has its own power supply inputs: VDDPLL and VSSPLL. All other circuits are powered by the normal supply pins, VDD and VSS.

### 1.2.22 Interrupt Controller (INTC0/INTC1)

There are two interrupt controllers on the MCF52235. These interrupt controllers are organized as seven levels with up to nine interrupt sources per level. Each interrupt source has a unique interrupt vector, and provide each peripheral with all necessary interrupts. Each internal interrupt has a programmable level [1-7] and priority within the level. The seven external interrupts have fixed levels/priorities.

### 1.2.23 DMA Controller (DMAC)

The Direct Memory Access (DMA) Controller Module provides an efficient way to move blocks of data with minimal processor interaction. The DMA module provides four channels (DMA0-DMA3) that allow byte, word, longword or 16-byte burst line transfers. These transfers are triggered by software explicitly setting a DCR*n*[START] bit or by the assertion of a DMA request from any number of on-chip peripherals. The DMA controller supports dual address transfers to on-chip devices.

### 1.2.24 Reset

The reset controller determines the source of reset, asserts the appropriate reset signals to the system, and keeps track of what caused the last reset. There are six sources of reset:

- External reset input
- Power-on reset (POR)
- Watchdog timer
- Phase-locked loop (PLL) loss of lock
- PLL loss of clock
- Software

Registers provide status flags indicating the last source of reset and a control bit for software assertion of the RSTO pin.

### 1.2.25 GPIO

All of the pins associated with the external bus interface may be used for several different functions. When not used this, all of the pins may be used as general-purpose digital I/O pins. In some cases, the pin function is set by the operating mode, and the alternate pin functions are not supported.

The digital I/O pins on the MCF52235 are grouped into 8-bit ports. Some ports do not use all eight bits. Each port has registers that configure, monitor, and control the port pins.

# 1.3 Part Numbers and Packaging

Table 2. Part Number Summary

| Part Number | Flash / SRAM           | Key Features                                                                             | Package                     | Speed  |
|-------------|------------------------|------------------------------------------------------------------------------------------|-----------------------------|--------|
| MCF52230    | 128 Kbytes / 32 Kbytes | 3 UARTs, I <sup>2</sup> C, QSPI, A/D, FEC ePHY, DMA,<br>16-/32-bit PWM Timers            | 80-pin LQFP<br>112-pin LQFP | 60 MHz |
| MCF52231    | 128 Kbytes / 32 Kbytes | 3 UARTs, I <sup>2</sup> C, QSPI, A/D, FEC ePHY, DMA,<br>16-/32-bit PWM Timers, CAN       | 80-pin LQFP<br>112-pin LQFP | 60 MHz |
| MCF52233    | 256 Kbytes / 32 Kbytes | 3 UARTs, I <sup>2</sup> C, QSPI, A/D, FEC ePHY, DMA,<br>16-/32-bit PWM Timers            | 80-pin LQFP<br>112-pin LQFP | 60 MHz |
| MDCF52234   | 256 Kbytes / 32 Kbytes | 3 UARTs, I <sup>2</sup> C, QSPI, A/D, FEC, ePHY,<br>DMA, 16-/32-bit PWM Timers, CAN      | 112-pin LQFP<br>121 MAPBGA  | 60 MHz |
| MCF52235    | 256 Kbytes / 32 Kbytes | 3 UARTs, I <sup>2</sup> C, QSPI, A/D, CAU, FEC, DMA,<br>ePHY, 16-/32-bit PWM Timers, CAN | 112-pin LQFP<br>121 MAPBGA  | 60 MHz |

### 1.4 Package Pinouts

Figure 2 shows the pinout configuration for the 80-pin LQFP.



Figure 2. 80-pin LQFP Pin Assignments

### Figure 3 shows the pinout configuration for the 112-pin LQFP.



Figure 3. 112-pin LQFP Pin Assignments

|   | 1      | 2      | 3      | 4         | 5        | 6      | 7      | 8        | 9         | 10        | 11        |
|---|--------|--------|--------|-----------|----------|--------|--------|----------|-----------|-----------|-----------|
| А | TCLK   | SDA    | SCL    | IRQ15     | IRQ14    | IRQ13  | VSSA   | VDDA     | AN1       | AN7       | AN5       |
| В | TMS    | RCON   | GPT0   | GPT3      | PWM5     | PWM1   | VRL    | VRH      | AN2       | AN6       | AN4       |
| С | TRST   | TDO    | TDI    | GPT2      | PWM7     | PWM3   | IRQ12  | AN0      | AN3       | LNKLED    | ACTLED    |
| D | TIN1   | TINO   | ALLPST | GPT1      | VDDX     | VDDX   | VDD    | VDDR     | PST2      | PST3      | SPDLED    |
| Е | DDATA3 | IRQ9   | IRQ8   | VSS       | VSS      | VDDX   | VSS    | VDD      | PST0      | PST1      | PHY_RXN   |
| F | DDATA0 | DDATA1 | DDATA2 | VSS       | VSS      | VSS    | VSS    | VSS      | PHY_VSSRX | PHY_VDDRX | PHY_RXP   |
| G | TIN2   | IRQ5   | IRQ6   | JTAG_EN   | VDDX     | VDDX   | VDDX   | PHY_VSSA | PHY_VSSTX | PHY_VDDTX | PHY_TXP   |
| н | TIN3   | URTS0  | URTS1  | QSPI_DIN  | QSPI_CS1 | VDDX   | TEST   | TXLED    | RXLED     | PHY_VDDA  | PHY_TXN   |
| J | SYNCB  | UCTS0  | UCTS1  | QSPI_DOUT | QSPI_CS2 | RSTI   | XTAL   | IRQ1     | COLLED    | DUPLED    | PHY_RBIAS |
| к | SYNCA  | URXD0  | URXD1  | QSPI_CLK  | QSPI_CS3 | VDDPLL | VSSPLL | IRQ2     | IRQ11     | URTS2     | URXD2     |
| L | IRQ10  | UTXD0  | UTXD1  | QSPI_CS0  | IRQ4     | RSTO   | EXTAL  | IRQ3     | IRQ7      | UCTS2     | UTXD2     |

### Figure 4 shows the pinout configuration for the 121 MAPBGA.

Figure 4. 121 MAPBGA Pin Assignments

MCF52235 ColdFire<sup>®</sup> Microcontroller Data Sheet, Rev. 2

MCF52235 Family Configurations

19

| Pin<br>Group     | Primary<br>Function | Secondary<br>Function | Tertiary<br>Function | Quaternary<br>Function | Drive<br>Strength /<br>Control <sup>1</sup> | Wired OR<br>Control | Pull-up /<br>Pull-down <sup>2</sup> | Pin on 121<br>MAPBGA | Pin on 112<br>LQFP | Pin on 80<br>LQFP | Notes |
|------------------|---------------------|-----------------------|----------------------|------------------------|---------------------------------------------|---------------------|-------------------------------------|----------------------|--------------------|-------------------|-------|
| ADC <sup>3</sup> | AN7                 | —                     | _                    | PAN[7]                 | Low                                         | _                   | —                                   | A10                  | 88                 | 64                |       |
|                  | AN6                 | —                     | —                    | PAN[6]                 | Low                                         | _                   | —                                   | B10                  | 87                 | 63                |       |
|                  | AN5                 | —                     | —                    | PAN[5]                 | Low                                         | _                   | —                                   | A11                  | 86                 | 62                |       |
| 1                | AN4                 | —                     | —                    | PAN[4]                 | Low                                         | _                   | —                                   | B11                  | 85                 | 61                |       |
| 1                | AN3                 | —                     | —                    | PAN[3]                 | Low                                         | _                   | —                                   | C9                   | 89                 | 65                |       |
| ļ                | AN2                 | —                     | —                    | PAN[2]                 | Low                                         | _                   | —                                   | B9                   | 90                 | 66                |       |
| 1                | AN1                 | —                     | —                    | PAN[1]                 | Low                                         | _                   | —                                   | A9                   | 91                 | 67                |       |
| 1                | AN0                 | —                     | —                    | PAN[0]                 | Low                                         | _                   | —                                   | C8                   | 92                 | 68                |       |
| 1                | SYNCA               | CANTX <sup>4</sup>    | FEC_MDIO             | PAS[3]                 | PDSR[39]                                    | _                   | _                                   | K1                   | 28                 | 20                |       |
| 1                | SYNCB               | CANRX <sup>4</sup>    | FEC_MDC              | PAS[2]                 | PDSR[39]                                    | _                   | —                                   | J1                   | 27                 | 19                |       |
| 1                | VDDA                | —                     | —                    | —                      | N/A                                         | N/A                 | _                                   | A8                   | 93                 | 69                |       |
| 1                | VSSA                | —                     | —                    | —                      | N/A                                         | N/A                 | —                                   | A7                   | 96                 | 72                |       |
| 1                | VRH                 | —                     | —                    | —                      | N/A                                         | N/A                 | —                                   | B8                   | 94                 | 70                |       |
| 1                | VRL                 | —                     | —                    | —                      | N/A                                         | N/A                 | —                                   | B7                   | 95                 | 71                |       |
| Clock            | EXTAL               | —                     | —                    | —                      | N/A                                         | N/A                 | —                                   | L7                   | 48                 | 36                |       |
| Generation       | XTAL                | —                     | —                    | —                      | N/A                                         | N/A                 | —                                   | J7                   | 49                 | 37                |       |
| 1                | VDDPLL <sup>5</sup> | —                     | —                    | —                      | N/A                                         | N/A                 | —                                   | K6                   | 45                 | 33                |       |
|                  | VSSPLL              | _                     | _                    | _                      | N/A                                         | N/A                 |                                     | K7                   | 47                 | 35                |       |
| Debug            | ALLPST              | _                     | _                    | _                      | High                                        |                     |                                     | D3                   | 7                  | 7                 |       |
| Data             | DDATA[3:0]          | _                     | —                    | PDD[7:4]               | High                                        |                     | _                                   | E1, F3,<br>F2, F1    | 12,13,<br>16,17    | —                 |       |
| 1                | PST[3:0]            | _                     | _                    | PDD[3:0]               | High                                        | _                   | _                                   | D10, D9,<br>E10, E9  | 80,79,<br>78,77    | —                 |       |

| Pin<br>Group     | Primary<br>Function    | Secondary<br>Function | Tertiary<br>Function | Quaternary<br>Function | Drive<br>Strength /<br>Control <sup>1</sup> | Wired OR<br>Control | Pull-up /<br>Pull-down <sup>2</sup> | Pin on 121<br>MAPBGA | Pin on 112<br>LQFP | Pin on 80<br>LQFP | Notes |
|------------------|------------------------|-----------------------|----------------------|------------------------|---------------------------------------------|---------------------|-------------------------------------|----------------------|--------------------|-------------------|-------|
| Ethernet         | ACTLED                 | —                     | —                    | PLD[0]                 | PDSR[32]                                    | PWOR[8]             | —                                   | C11                  | 84                 | 60                |       |
| LEDs             | COLLED                 | —                     | _                    | PLD[4]                 | PDSR[36]                                    | PWOR[12]            | —                                   | J9                   | 58                 | 42                |       |
|                  | DUPLED                 | —                     | _                    | PLD[3]                 | PDSR[35]                                    | PWOR[11]            | —                                   | J10                  | 59                 | 43                |       |
|                  | LNKLED                 | —                     | _                    | PLD[1]                 | PDSR[33]                                    | PWOR[9]             | —                                   | C10                  | 83                 | 59                |       |
|                  | SPDLED                 | —                     | _                    | PLD[2]                 | PDSR[34]                                    | PWOR[10]            | —                                   | D11                  | 81                 | 57                |       |
|                  | RXLED                  | —                     | _                    | PLD[5]                 | PDSR[37]                                    | PWOR[13]            | —                                   | H9                   | 52                 | —                 |       |
|                  | TXLED                  | —                     | _                    | PLD[6]                 | PDSR[38]                                    | PWOR[14]            | —                                   | H8                   | 51                 | —                 |       |
|                  | VDDR                   | —                     | _                    | —                      | —                                           |                     | —                                   | D8                   | 82                 | 58                |       |
| Ethernet         | PHY_RBIAS              | —                     | _                    | _                      | —                                           | _                   |                                     | J11                  | 66                 | 46                |       |
| PHY              | PHY_RXN                | —                     | _                    | _                      | —                                           | _                   |                                     | E11                  | 74                 | 54                |       |
|                  | PHY_RXP                | —                     | _                    | _                      | —                                           | _                   |                                     | F11                  | 73                 | 53                |       |
|                  | PHY_TXN                | —                     | _                    | _                      | —                                           | _                   |                                     | H11                  | 71                 | 51                |       |
|                  | PHY_TXP                | —                     | _                    | _                      | —                                           | _                   |                                     | G11                  | 70                 | 50                |       |
|                  | PHY_VDDA <sup>5</sup>  | —                     | _                    | _                      |                                             | N/A                 |                                     | H10                  | 68                 | 48                |       |
|                  | PHY_VDDRX <sup>5</sup> | —                     | _                    | _                      |                                             | N/A                 |                                     | F10                  | 75                 | 55                |       |
|                  | PHY_VDDTX <sup>5</sup> | _                     | _                    | —                      |                                             | N/A                 |                                     | G10                  | 69                 | 49                |       |
|                  | PHY_VSSA               | —                     |                      | _                      |                                             | N/A                 |                                     | G8                   | 67                 | 47                |       |
|                  | PHY_VSSRX              | —                     | _                    | _                      |                                             | N/A                 |                                     | F9                   | 76                 | 56                |       |
|                  | PHY_VSSTX              | —                     | _                    | _                      |                                             | N/A                 |                                     | G9                   | 72                 | 52                |       |
| l <sup>2</sup> C | SCL                    | CANTX <sup>4</sup>    | TXD2                 | PAS[0]                 | PDSR[0]                                     | _                   | pull-up <sup>6</sup>                | A3                   | 111                | 79                |       |
|                  | SDA                    | CANRX <sup>4</sup>    | RXD2                 | PAS[1]                 | PDSR[0]                                     | _                   | pull-up <sup>6</sup>                | A2                   | 112                | 80                |       |

 Table 3. Pin Functions by Primary and Alternate Purpose (continued)

MCF52235 Family Configurations

27

| Pin<br>Group            | Primary<br>Function | Secondary<br>Function | Tertiary<br>Function | Quaternary<br>Function | Drive<br>Strength /<br>Control <sup>1</sup> | Wired OR<br>Control | Pull-up /<br>Pull-down <sup>2</sup> | Pin on 121<br>MAPBGA | Pin on 112<br>LQFP | Pin on 80<br>LQFP | Notes |
|-------------------------|---------------------|-----------------------|----------------------|------------------------|---------------------------------------------|---------------------|-------------------------------------|----------------------|--------------------|-------------------|-------|
| Interrupts <sup>3</sup> | IRQ15               |                       |                      | PGP[7]                 | PSDR[47]                                    | _                   | pull-up <sup>6</sup>                | A4                   | 106                | —                 |       |
|                         | IRQ14               | —                     |                      | PGP[6]                 | PSDR[46]                                    | _                   | pull-up <sup>6</sup>                | A5                   | 105                | —                 |       |
|                         | IRQ13               | _                     | _                    | PGP[5]                 | PSDR[45]                                    | —                   | pull-up <sup>6</sup>                | A6                   | 98                 | —                 |       |
|                         | IRQ12               | _                     | _                    | PGP[4]                 | PSDR[44]                                    | —                   | pull-up <sup>6</sup>                | C7                   | 97                 | —                 |       |
|                         | IRQ11               | _                     | _                    | PGP[3]                 | PSDR[43]                                    | —                   | pull-up <sup>6</sup>                | K9                   | 57                 | —                 |       |
|                         | IRQ10               | —                     | _                    | PGP[2]                 | PSDR[42]                                    |                     | pull-up <sup>6</sup>                | L1                   | 29                 | —                 |       |
|                         | IRQ9                | _                     | _                    | PGP[1]                 | PSDR[41]                                    | _                   | pull-up <sup>6</sup>                | E2                   | 11                 | —                 |       |
|                         | IRQ8                | _                     | _                    | PGP[0]                 | PSDR[40]                                    | _                   | pull-up <sup>6</sup>                | E3                   | 10                 | —                 |       |
|                         | IRQ7                | _                     | _                    | PNQ[7]                 | Low                                         | _                   | pull-up <sup>6</sup>                | L9                   | 56                 | 40                |       |
| Γ                       | IRQ6                | _                     | FEC_RXER             | PNQ[6]                 | Low                                         | _                   | pull-up <sup>6</sup>                | G3                   | 19                 | —                 |       |
| Γ                       | IRQ5                | _                     | FEC_RXD[1]           | PNQ[5]                 | Low                                         | _                   | pull-up <sup>6</sup>                | G2                   | 20                 | —                 |       |
| Γ                       | IRQ4                | _                     | _                    | PNQ[4]                 | Low                                         | _                   | pull-up <sup>6</sup>                | L5                   | 41                 | 29                |       |
|                         | IRQ3                | _                     | FEC_RXD[2]           | PNQ[3]                 | Low                                         | _                   | pull-up <sup>6</sup>                | L8                   | 53                 | —                 |       |
|                         | IRQ2                | _                     | FEC_RXD[3]           | PNQ[2]                 | Low                                         | _                   | pull-up <sup>6</sup>                | K8                   | 54                 | —                 |       |
|                         | IRQ1                | SYNCA                 | PWM1                 | PNQ[1]                 | High                                        | _                   | pull-up <sup>6</sup>                | J8                   | 55                 | 39                |       |
| JTAG/                   | JTAG_EN             | _                     | _                    | —                      | N/A                                         | N/A                 | pull-down                           | G4                   | 18                 | 12                |       |
| BDM -                   | TCLK/<br>PSTCLK     | CLKOUT                | _                    | —                      | High                                        | _                   | pull-up <sup>7</sup>                | A1                   | 1                  | 1                 |       |
|                         | TDI/DSI             | —                     | -                    | —                      | N/A                                         | N/A                 | pull-up <sup>7</sup>                | C3                   | 4                  | 4                 |       |
|                         | TDO/DSO             | —                     | -                    | —                      | High                                        | N/A                 | _                                   | C2                   | 5                  | 5                 |       |
|                         | TMS<br>/BKPT        | _                     |                      | _                      | N/A                                         | N/A                 | pull-up <sup>7</sup>                | B1                   | 2                  | 2                 |       |
|                         | TRST<br>/DSCLK      | _                     | _                    | _                      | N/A                                         | N/A                 | pull-up <sup>7</sup>                | C1                   | 6                  | 6                 |       |
| Mode<br>Selection       | RCON/<br>EZPCS      | —                     | —                    | —                      | N/A                                         | N/A                 | pull-up                             | B2                   | 3                  | 3                 |       |

22

Freescale Semiconductor

| Pin<br>Group        | Primary<br>Function | Secondary<br>Function | Tertiary<br>Function | Quaternary<br>Function | Drive<br>Strength /<br>Control <sup>1</sup> | Wired OR<br>Control | Pull-up /<br>Pull-down <sup>2</sup> | Pin on 121<br>MAPBGA | Pin on 112<br>LQFP | Pin on 80<br>LQFP | Notes |
|---------------------|---------------------|-----------------------|----------------------|------------------------|---------------------------------------------|---------------------|-------------------------------------|----------------------|--------------------|-------------------|-------|
| PWM                 | PWM7                | —                     | —                    | PTD[3]                 | PDSR[31]                                    | _                   | —                                   | C5                   | 104                | —                 |       |
|                     | PWM5                | —                     | _                    | PTD[2]                 | PDSR[30]                                    | _                   | _                                   | B5                   | 103                | —                 |       |
|                     | PWM3                | —                     | _                    | PTD[1]                 | PDSR[29]                                    | _                   | _                                   | C6                   | 100                | —                 |       |
|                     | PWM1                | —                     | _                    | PTD[0]                 | PDSR[28]                                    | _                   | —                                   | B6                   | 99                 | —                 |       |
| QSPI <sup>3</sup>   | QSPI_DIN/<br>EZPD   | CANRX <sup>4</sup>    | RXD1                 | PQS[1]                 | PDSR[2]                                     | PWOR[4]             | —                                   | H4                   | 34                 | 25                |       |
|                     | QSPI_DOUT/<br>EZPQ  | CANTX <sup>4</sup>    | TXD1                 | PQS[0]                 | PDSR[1]                                     | PWOR[5]             | _                                   | J4                   | 35                 | 26                |       |
|                     | QSPI_CLK/<br>EZPCK  | SCL                   | RTS1                 | PQS[2]                 | PDSR[3]                                     | PWOR[6]             | pull-up <sup>8</sup>                | K4                   | 36                 | 27                |       |
|                     | QSPI_CS3            | SYNCA                 | SYNCB                | PQS[6]                 | PDSR[7]                                     | _                   |                                     | K5                   | 40                 | —                 |       |
|                     | QSPI_CS2            | —                     | _                    | PQS[5]                 | PDSR[6]                                     |                     |                                     | J5                   | 39                 | —                 |       |
|                     | QSPI_CS1            | —                     | _                    | PQS[4]                 | PDSR[5]                                     | _                   | —                                   | H5                   | 38                 | —                 |       |
|                     | QSPI_CS0            | SDA                   | CTS1                 | PQS[3]                 | PDSR[4]                                     | PWOR[7]             | pull-up <sup>8</sup>                | L4                   | 37                 | 28                |       |
| Reset <sup>9</sup>  | RSTI                | —                     | _                    | —                      | N/A                                         | N/A                 | pull-up <sup>9</sup>                | J6                   | 44                 | 32                |       |
|                     | RSTO                | —                     | _                    | _                      | high                                        | _                   | _                                   | L6                   | 46                 | 34                |       |
| Test                | TEST                | —                     | _                    | —                      | N/A                                         | N/A                 | pull-down                           | H7                   | 50                 | 38                |       |
| Timers,             | GPT3                | FEC_TXD[3]            | PWM7                 | PTA[3]                 | PDSR[23]                                    | _                   | pull-up <sup>10</sup>               | B4                   | 107                | 75                |       |
| 16-bit <sup>3</sup> | GPT2                | FEC_TXD[2]            | PWM5                 | PTA[2]                 | PDSR[22]                                    | _                   | pull-up <sup>10</sup>               | C4                   | 108                | 76                |       |
|                     | GPT1                | FEC_TXD[1]            | PWM3                 | PTA[1]                 | PDSR[21]                                    | _                   | pull-up <sup>10</sup>               | D4                   | 109                | 77                |       |
|                     | GPT0                | FEC_TXER              | PWM1                 | PTA[0]                 | PDSR[20]                                    | _                   | pull-up <sup>10</sup>               | B3                   | 110                | 78                |       |
| Timers,             | TIN3                | TOUT3                 | PWM6                 | PTC[3]                 | PDSR[19]                                    | _                   |                                     | H1                   | 22                 | 14                |       |
| 32-bit              | TIN2                | TOUT2                 | PWM4                 | PTC[2]                 | PDSR[18]                                    | _                   | _                                   | G1                   | 21                 | 13                |       |
|                     | TIN1                | TOUT1                 | PWM2                 | PTC[1]                 | PDSR[17]                                    |                     | —                                   | D1                   | 9                  | 9                 |       |
|                     | TIN0                | TOUT0                 | PWM0                 | PTC[0]                 | PDSR[16]                                    | _                   | _                                   | D2                   | 8                  | 8                 |       |

#### Table 3. Pin Functions by Primary and Alternate Purpose (continued)

23

| Pin<br>Group         | Primary<br>Function | Secondary<br>Function | Tertiary<br>Function | Quaternary<br>Function | Drive<br>Strength /<br>Control <sup>1</sup> | Wired OR<br>Control | Pull-up /<br>Pull-down <sup>2</sup> | Pin on 121<br>MAPBGA                 | Pin on 112<br>LQFP | Pin on 80<br>LQFP | Notes                 |
|----------------------|---------------------|-----------------------|----------------------|------------------------|---------------------------------------------|---------------------|-------------------------------------|--------------------------------------|--------------------|-------------------|-----------------------|
| UART 0 <sup>3</sup>  | UCTS0               | CANRX <sup>4</sup>    | FEC_RXCLK            | PUA[3]                 | PDSR[11]                                    | _                   | —                                   | J2                                   | 26                 | 18                |                       |
| _                    | URTS0               | CANTX <sup>4</sup>    | FEC_RXDV             | PUA[2]                 | PDSR[10]                                    |                     | —                                   | H2                                   | 25                 | 17                |                       |
| _                    | URXD0               | _                     | FEC_RXD[0]           | PUA[1]                 | PDSR[9]                                     | PWOR[0]             | —                                   | K2                                   | 30                 | 21                |                       |
|                      | UTXD0               | _                     | FEC_CRS              | PUA[0]                 | PDSR[8]                                     | PWOR[1]             | —                                   | L2                                   | 31                 | 22                |                       |
| UART 1 <sup>3</sup>  | UCTS1               | SYNCA                 | RXD2                 | PUB[3]                 | PDSR[15]                                    |                     | —                                   | J3                                   | 24                 | 16                |                       |
|                      | URTS1               | SYNCB                 | TXD2                 | PUB[2]                 | PDSR[14]                                    |                     | —                                   | H3                                   | 23                 | 15                |                       |
| _                    | URXD1               | _                     | FEC_TXD[0]           | PUB[1]                 | PDSR[13]                                    | PWOR[2]             | —                                   | K3                                   | 32                 | 23                |                       |
| _                    | UTXD1               | _                     | FEC_COL              | PUB[0]                 | PDSR[12]                                    | PWOR[3]             | —                                   | L3                                   | 33                 | 24                |                       |
| UART 2               | UCTS2               | _                     | —                    | PUC[3]                 | PDSR[27]                                    |                     | —                                   | L10                                  | 61                 | —                 |                       |
| _                    | URTS2               | _                     | —                    | PUC[2]                 | PDSR[26]                                    |                     | —                                   | K10                                  | 60                 | —                 |                       |
| _                    | URXD2               | _                     | —                    | PUC[1]                 | PDSR[25]                                    |                     | —                                   | K11                                  | 62                 | —                 |                       |
| _                    | UTXD2               | _                     | —                    | PUC[30]                | PDSR[24]                                    |                     | —                                   | L11                                  | 63                 | —                 |                       |
| FlexCAN <sup>3</sup> | SYNCA               | CANTX <sup>3</sup>    | FEC_MDIO             | PAS[3]                 | PDSR[39]                                    |                     | —                                   |                                      | 28                 | 20                | See Note <sup>4</sup> |
| _                    | SYNCB               | CANRX <sup>4</sup>    | FEC_MDC              | PAS[2]                 | PDSR[39]                                    |                     | —                                   |                                      | 27                 | 19                | See Note <sup>4</sup> |
| VDD <sup>5,11</sup>  | VDD                 | —                     | —                    |                        | N/A                                         | N/A                 | —                                   | D7, E8                               | 65,102             | 45,74             |                       |
| VDDX                 | VDDX                | _                     | _                    | _                      | N/A                                         | N/A                 | _                                   | D5, D6,<br>E6, G5,<br>G6, G7, H6     | 14, 43             | 10, 31            |                       |
| VSS                  | VSS                 | -                     | _                    | —                      | N/A                                         | N/A                 | _                                   | E4, E5, E7,<br>F4, F5, F6,<br>F7, F8 | 64,101             | 44,73             |                       |
| VSSX                 | VSSX                |                       | _                    |                        | N/A                                         | N/A                 | _                                   | _                                    | 15, 42             | 11, 30            |                       |

NOTES: <sup>1</sup> The PDSR and PSSR registers are described in the MCF52235 Reference Manual. All programmable signals default to 2mA drive in normal (single-chip) mode.

<sup>2</sup> All signals have a pull-up in GPIO mode.
 <sup>3</sup> The use of an external PHY limits ADC, interrupt, and QSPI functionality, and disables the UART0/1 and timer pins.

<sup>4</sup> The multiplexed CANTX and CANRX signals do not have dedicated pins, but are available as muxed replacements for other signals.
 <sup>5</sup> The VDD1, VDD2, VDDPLL and PHY\_VDD pins are for decoupling only, and should NOT have power directly applied to them.

24

- <sup>6</sup> For primary and GPIO functions only.
  <sup>7</sup> Only when JTAG mode is enabled.
  <sup>8</sup> For secondary and GPIO functions only.
  <sup>9</sup> RSTI has an internal pull-up resistor; however the use of an external resistor is very strongly recommended.
  <sup>10</sup> For GPIO function. Primary Function has pull-up control within the GPT module.
  <sup>11</sup> This list for power and ground does not include those dedicated power/ground pins included elsewhere, e.g. in the ethernet PHY.

# 1.5 Reset Signals

Table 4 describes signals that are used to either reset the chip or as a reset indication.

Table 4. Reset Signals

| Signal Name | Abbreviation | Function                                                                                                          | I/O |
|-------------|--------------|-------------------------------------------------------------------------------------------------------------------|-----|
| Reset In    |              | Primary reset input to the device. Asserting $\overline{\text{RSTI}}$ immediately resets the CPU and peripherals. | I   |
| Reset Out   | RSTO         | Driven low for 512 CPU clocks after the reset source has deasserted.                                              | 0   |

# 1.6 PLL and Clock Signals

Table 5 describes signals that are used to support the on-chip clock generation circuitry.

### Table 5. PLL and Clock Signals

| Signal Name       | Abbreviation | Function                                               | I/O |
|-------------------|--------------|--------------------------------------------------------|-----|
| External Clock In | EXTAL        | Crystal oscillator or external clock input.            | Ι   |
| Crystal           | XTAL         | Crystal oscillator output.                             | 0   |
| Clock Out         | CLKOUT       | This output signal reflects the internal system clock. | 0   |

### 1.7 Mode Selection

Table 6 describes signals used in mode selection, Table 6 describes particular clocking modes.

#### Table 6. Mode Selection Signals

| Signal Name         | Abbreviation | Function                                                                                                                                                                                                                                                            | I/O |
|---------------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| Reset Configuration | RCON         | The Serial Flash Programming mode is entered by asserting the $\overline{\text{RCON}}$ pin (with the TEST pin negated) as the chip comes out of reset. During this mode, the EzPort has access to the Flash memory which can be programmed from an external device. |     |
| Test                | TEST         | Reserved for factory testing only and in normal modes of operation should be connected to VSS to prevent unintentional activation of test functions.                                                                                                                | I   |

# **1.8 External Interrupt Signals**

Table 7 describes the external interrupt signals.

Table 7. External Interrupt Signals

| Signal Name         | Abbreviation | Function                    | I/O |
|---------------------|--------------|-----------------------------|-----|
| External Interrupts | IRQ[15:1]    | External interrupt sources. | I   |

# 1.9 Queued Serial Peripheral Interface (QSPI)

Table 8 describes QSPI signals.

| Table 8. Queued Serial Peripheral Interf | ace (QSPI) Signals |
|------------------------------------------|--------------------|
|                                          |                    |

| Signal Name                            | Abbreviation | Function                                                                                                             | I/O |
|----------------------------------------|--------------|----------------------------------------------------------------------------------------------------------------------|-----|
| QSPI Synchronous<br>Serial Output      | QSPI_DOUT    | Provides the serial data from the QSPI and can be programmed to be driven on the rising or falling edge of QSPI_CLK. | 0   |
| QSPI Synchronous<br>Serial Data Input  | QSPI_DIN     | Provides the serial data to the QSPI and can be programmed to be sampled on the rising or falling edge of QSPI_CLK.  | I   |
| QSPI Serial Clock                      | QSPI_CLK     | Provides the serial clock from the QSPI. The polarity and phase of QSPI_CLK are programmable.                        | 0   |
| Synchronous Peripheral<br>Chip Selects | QSPI_CS[3:0] | QSPI peripheral chip selects that can be programmed to be active high or low.                                        | 0   |

### **1.10 Fast Ethernet Controller ePHY Signals**

Table 9 describes the Fast Ethernet Controller (FEC) signals.

| Signal Name           | Abbreviation | Function                                                                                                                                                                                                                                                                                                              | I/O |
|-----------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| Twisted Pair Input +  | RXP          | Differential Ethernet twisted-pair input pin. This pin is high-impedance out of reset.                                                                                                                                                                                                                                | I   |
| Twisted Pair Input -  | RXN          | Differential Ethernet twisted-pair input pin. This pin is high-impedance out of reset.                                                                                                                                                                                                                                | I   |
| Twisted Pair Output + | TXN          | Differential Ethernet twisted-pair output pin. This pin is high-impedance out of reset.                                                                                                                                                                                                                               | 0   |
| Twisted Pair Output - | TXP          | Differential Ethernet twisted-pair output pin. This pin is high-impedance out of reset.                                                                                                                                                                                                                               | 0   |
| Bias Control Resistor | RBIAS        | Connect a 12.4 k $\Omega$ (1.0%) external resistor, RBIAS, between the PHY_RBIAS pin and analog ground.<br>Place this resistor as near to the chip pin as possible. Stray capacitance must be kept to less than 10 pF (>50 pF will cause instability). No high-speed signals can be permitted in the region of RBIAS. | I   |
| Activity LED          | ACT_LED      | Indicates when the ePHY is transmitting or receiving                                                                                                                                                                                                                                                                  | 0   |
| Link LED              | LINK_LED     | Indicates when the ePHY has a valid link                                                                                                                                                                                                                                                                              | 0   |
| Speed LED             | SPD_LED      | Indicates the speed of the ePHY connection                                                                                                                                                                                                                                                                            | 0   |
| Duplex LED            | DUPLED       | Indicates the duplex (full or half) of the ePHY connection                                                                                                                                                                                                                                                            | 0   |
| Collision LED         | COLLED       | Indicates if the ePHY detects a collision                                                                                                                                                                                                                                                                             | 0   |
| Transmit LED          | TXLED        | Indicates if the ePHY is transmitting                                                                                                                                                                                                                                                                                 | 0   |
| Receive LED           | RXLED        | Indicates if the ePHY is receiving                                                                                                                                                                                                                                                                                    | 0   |

 Table 9. Fast Ethernet Controller (FEC) Signals

# 1.11 I<sup>2</sup>C I/O Signals

Table 10 describes the I<sup>2</sup>C serial interface module signals.

Table 10. I<sup>2</sup>C I/O Signals

| Signal Name  | Abbreviation | Function                                                                                                                                                                                                | I/O |
|--------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| Serial Clock |              | Open-drain clock signal for the for the $I^2C$ interface. Either it is driven<br>by the $I^2C$ module when the bus is in master mode or it becomes the<br>clock input when the $I^2C$ is in slave mode. | I/O |
| Serial Data  | SDA          | Open-drain signal that serves as the data input/output for the I <sup>2</sup> C interface.                                                                                                              | I/O |

# 1.12 UART Module Signals

Table 11 describes the UART module signals.

| Signal Name                    | Abbreviation | Function                                                                                                                                                                                                                                                          | I/O |
|--------------------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| Transmit Serial Data<br>Output | UTXDn        | Transmitter serial data outputs for the UART modules. The output is held high (mark condition) when the transmitter is disabled, idle, or in the local loopback mode. Data is shifted out, LSB first, on this pin at the falling edge of the serial clock source. | 0   |
| Receive Serial Data<br>Input   | URXDn        | Receiver serial data inputs for the UART modules. Data is received on<br>this pin LSB first. When the UART clock is stopped for power-down<br>mode, any transition on this pin restarts it.                                                                       | I   |
| Clear-to-Send                  | UCTSn        | Indicate to the UART modules that they can begin data transmission.                                                                                                                                                                                               | I   |
| Request-to-Send                | URTSn        | Automatic request-to-send outputs from the UART modules. This signal can also be configured to be asserted and negated as a function of the RxFIFO level.                                                                                                         | 0   |

# 1.13 DMA Timer Signals

Table 12 describes the signals of the four DMA timer modules.

| Table 12. DMA | Timer Signals |
|---------------|---------------|
|---------------|---------------|

| Signal Name      | Abbreviation | Function                                        | I/O |
|------------------|--------------|-------------------------------------------------|-----|
| DMA Timer Input  | DTIN         | Event input to the DMA timer modules.           | I   |
| DMA Timer Output | DTOUT        | Programmable output from the DMA timer modules. | 0   |

# 1.14 ADC Signals

Table 13 describes the signals of the Analog-to-Digital Converter.

| Table 1 | 13. ADC | Signals |
|---------|---------|---------|
|---------|---------|---------|

| Signal Name      | Abbreviation     | Function                                          | I/O |
|------------------|------------------|---------------------------------------------------|-----|
| Analog Inputs    | AN[7:0]          | Inputs to the A-to-D converter.                   | I   |
| Analog Reference | V <sub>RH</sub>  | Reference voltage high and low inputs.            | I   |
|                  | V <sub>RL</sub>  |                                                   | I   |
| Analog Supply    | V <sub>DDA</sub> | Isolate the ADC circuitry from power supply noise | —   |
|                  | V <sub>SSA</sub> |                                                   | —   |

# 1.15 General Purpose Timer Signals

Table 14 describes the General Purpose Timer Signals.

### Table 14. GPT Signals

| Signal Name                           | Abbreviation | Function                                                   | I/O |
|---------------------------------------|--------------|------------------------------------------------------------|-----|
| General Purpose Timer<br>Input/Output | GPT[3:0]     | Inputs to or outputs from the general purpose timer module | I/O |

# 1.16 Pulse Width Modulator Signals

Table 15 describes the PWM signals.

### Table 15. PWM Signals

| Signal Name         | Abbreviation | Function                                      |   |
|---------------------|--------------|-----------------------------------------------|---|
| PWM Output Channels | PWM[7:0]     | Pulse width modulated output for PWM channels | 0 |

# 1.17 Debug Support Signals

These signals are used as the interface to the on-chip JTAG controller and also to interface to the BDM logic.

| Signal Name      | Abbreviation | Function                                                                            |   |
|------------------|--------------|-------------------------------------------------------------------------------------|---|
| JTAG Enable      | JTAG_EN      | Select between debug module and JTAG signals at reset                               | I |
| Test Reset       | TRST         | This active-low signal is used to initialize the JTAG logic asynchronously.         | I |
| Test Clock       | TCLK         | Used to synchronize the JTAG logic.                                                 | I |
| Test Mode Select | TMS          | Used to sequence the JTAG state machine. TMS is sampled on the rising edge of TCLK. | I |

| Signal Name                     | Abbreviation | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | I/O |
|---------------------------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| Test Data Input                 | TDI          | Serial input for test instructions and data. TDI is sampled on the rising edge of TCLK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | I   |
| Test Data Output                | TDO          | Serial output for test instructions and data. TDO is tri-stateable and is actively driven in the shift-IR and shift-DR controller states. TDO changes on the falling edge of TCLK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0   |
| Development Serial<br>Clock     | DSCLK        | Development Serial Clock-Internally synchronized input. (The logic<br>level on DSCLK is validated if it has the same value on two<br>consecutive rising bus clock edges.) Clocks the serial communication<br>port to the debug module during packet transfers. Maximum frequency<br>is PSTCLK/5. At the synchronized rising edge of DSCLK, the data<br>input on DSI is sampled and DSO changes state.                                                                                                                                                                                                                                                   | Ι   |
| Breakpoint                      | ВКРТ         | Breakpoint - Input used to request a manual breakpoint. Assertion of BKPT puts the processor into a halted state after the current instruction completes. Halt status is reflected on processor status signals (PST[3:0]) as the value 0xF. If CSR[BKD] is set (disabling normal BKPT functionality), asserting BKPT generates a debug interrupt exception in the processor.                                                                                                                                                                                                                                                                            | Ι   |
| Development Serial<br>Input     | DSI          | Development Serial Input - Internally synchronized input that provides data input for the serial communication port to the debug module, once the DSCLK has been seen as high (logic 1).                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Ι   |
| Development Serial<br>Output    | DSO          | Development Serial Output -Provides serial output communication for debug module responses. DSO is registered internally. The output is delayed from the validation of DSCLK high.                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0   |
| Debug Data                      | DDATA[3:0]   | Display captured processor data and breakpoint status. The CLKOUT signal can be used by the development system to know when to sample DDATA[3:0].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0   |
| Processor Status Clock PSTCLK   |              | Processor Status Clock - Delayed version of the processor clock. Its rising edge appears in the center of valid PST and DDATA output. PSTCLK indicates when the development system should sample PST and DDATA values. If real-time trace is not used, setting CSR[PCD] keeps PSTCLK, and PST and DDATA outputs from toggling without disabling triggers. Non-quiescent operation can be reenabled by clearing CSR[PCD], although the external development systems must resynchronize with the PST and DDATA outputs. PSTCLK starts clocking only when the first non-zero PST value (0xC, 0xD, or 0xF) occurs during system reset exception processing. | 0   |
| Processor Status<br>Outputs     | PST[3:0]     | Indicate core status. Debug mode timing is synchronous with the processor clock; status is unrelated to the current bus transfer. The CLKOUT signal can be used by the development system to know when to sample PST[3:0].                                                                                                                                                                                                                                                                                                                                                                                                                              | 0   |
| All Processor Status<br>Outputs | ALLPST       | Logical "AND" of PST[3:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0   |

### Table 16. Debug Support Signals (continued)

# 1.18 EzPort Signal Descriptions

Table 17 contains a list of EzPort external signals

|                        |              | •                                                                |     |
|------------------------|--------------|------------------------------------------------------------------|-----|
| Signal Name            | Abbreviation | Function                                                         | I/O |
| EzPort Clock           | EZPCK        | Shift clock for EzPort transfers                                 | I   |
| EzPort Chip Select     | EZPCS        | Chip select for signalling the start and end of serial transfers | Ι   |
| EzPort Serial Data In  | EZPD         | EZPD is sampled on the rising edge of<br>EZPCK                   | Ι   |
| EzPort Serial Data Out | EZPQ         | EZPQ transitions on the falling edge of<br>EZPCK                 | 0   |

Table 17. EzPort Signal Descriptions

# 1.19 Power and Ground Pins

The pins described in Table 18 provide system power and ground to the chip. Multiple pins are provided for adequate current capability. All power supply pins must have adequate bypass capacitance for high-frequency noise suppression.

| Signal Name       | Abbreviation      | Function                                                                                                                                          | I/O |
|-------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| PLL Analog Supply | VDDPLL,<br>VSSPLL | Dedicated power supply signals to isolate the sensitive PLL analog circuitry from the normal levels of noise present on the digital power supply. | I   |
| Positive Supply   | VDD               | These pins supply positive power to the core logic.                                                                                               | Ι   |
| Ground            | VSS               | This pin is the negative supply (ground) to the chip.                                                                                             |     |

Table 18. Power and Ground Pins

Some of the  $V_{DD}$  and  $V_{SS}$  pins on the device are only to be used for noise bypass. Figure 5 shows a typical connection diagram. Pay particular attention to those pins which show only capacitor connections. Do not connect power supply voltage directly to these pins.



Figure 5. Suggested Connection Scheme for Power and Ground

# 2 Preliminary Electrical Characteristics

This section contains electrical specification tables and reference timing diagrams for the MCF52235, including detailed information on power considerations, DC/AC electrical characteristics, and AC timing specifications.

The electrical specifications are preliminary and are from previous designs or design simulations. These specifications may not be fully tested or guaranteed at this early stage of the product life cycle; however, these specifications will be met for production silicon. Finalized specifications will be published after complete characterization and device qualifications have been completed.

### NOTE

The parameters specified in this appendix supersede any values found in the module specifications.

MCF52235 ColdFire<sup>®</sup> Microcontroller Data Sheet, Rev. 2

# 2.1 Maximum Ratings

| Rating                                                                                  | Symbol                                               | Value          | Unit |
|-----------------------------------------------------------------------------------------|------------------------------------------------------|----------------|------|
| Supply voltage                                                                          | V <sub>DD</sub>                                      | - 0.3 to +4.0  | V    |
| Clock synthesizer supply voltage                                                        | V <sub>DDPLL</sub>                                   | - 0.3 to +4.0  | V    |
| RAM standby supply voltage                                                              | V <sub>STBY</sub>                                    | - 0.3 to + 4.0 | V    |
| Digital input voltage <sup>3</sup>                                                      | V <sub>IN</sub>                                      | - 0.3 to + 4.0 | V    |
| EXTAL pin voltage                                                                       | V <sub>EXTAL</sub>                                   | 0 to 3.3       | V    |
| XTAL pin voltage                                                                        | V <sub>XTAL</sub>                                    | 0 to 3.3       | V    |
| Instantaneous maximum current<br>Single pin limit (applies to all pins) <sup>4, 5</sup> | I <sub>DD</sub>                                      | 25             | mA   |
| Operating temperature range (packaged)                                                  | T <sub>A</sub><br>(T <sub>L</sub> - T <sub>H</sub> ) | – 40 to 85     | °C   |
| Storage temperature range                                                               | T <sub>stg</sub>                                     | – 65 to 150    | °C   |

Table 19. Absolute Maximum Ratings<sup>1, 2</sup>

NOTES:

Functional operating conditions are given in DC Electrical Specifications. Absolute Maximum Ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond those listed may affect device reliability or cause permanent damage to the device.

<sup>2</sup> This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (e.g., either V<sub>SS</sub> or V<sub>DD</sub>).

<sup>3</sup> Input must be current limited to the I<sub>DD</sub> value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive and negative clamp voltages, then use the larger of the two values.

<sup>4</sup> All functional non-supply pins are internally clamped to  $V_{SS}$  and  $V_{DD}$ .

<sup>5</sup> The power supply must maintain regulation within operating V<sub>DD</sub> range during instantaneous and operating maximum current conditions. If positive injection current ( $V_{in} > V_{DD}$ ) is greater than  $I_{DD}$ , the injection current may flow out of  $V_{DD}$  and could result in external power supply going out of regulation. Insure external  $V_{DD}$  load will shunt current greater than maximum injection current. This will be the greatest risk when the MCU is not consuming power (ex; no clock). The power supply must maintain regulation within operating  $V_{DD}$  range during instantaneous and operating maximum current conditions.

Table 20 lists thermal resistance values

| Characteristic                          | Symbol                              | Value            | Unit               |      |
|-----------------------------------------|-------------------------------------|------------------|--------------------|------|
| Junction to ambient, natural convection | 112 LQFP<br>Four layer board (2s2p) | θ <sub>JMA</sub> | TBD <sup>1,2</sup> | °C/W |
| Junction to ambient (@200 ft/min)       | 112 LQFP<br>Four layer board (2s2p) | θ <sub>JMA</sub> | TBD                | °C/W |
| Junction to board                       | 112 LQFP                            | $\theta_{JB}$    | TBD <sup>3</sup>   | °C/W |
| Junction to case                        | 112 LQFP                            | $\theta^{JC}$    | TBD <sup>4</sup>   | °C/W |
| Junction to top of package              | Natural convection                  | Ψ <sub>jt</sub>  | TBD <sup>5</sup>   | °C/W |
| Maximum operating junction temperature  | 112 LQFP                            | Тj               | 105                | °C   |

**Table 20. Thermal Characteristics** 

NOTES:

 $\theta_{JMA}$  and  $\Psi_{jt}$  parameters are simulated in conformance with EIA/JESD Standard 51-2 for natural convection. Freescale recommends the use of  $\theta_{JmA}$  and power dissipation specifications in the system design to prevent device junction temperatures from exceeding the rated specification. System designers should be aware that device junction temperatures can be significantly influenced by board layout and surrounding devices. Conformance to the device junction temperature specification can be verified by physical measurement in the customer's system using the  $\Psi_{jt}$  parameter, the device power dissipation, and the method described in EIA/JESD Standard 51-2.

<sup>2</sup> Per JEDEC JESD51-6 with the board horizontal.

<sup>3</sup> Thermal resistance between the die and the printed circuit board in conformance with JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.

<sup>4</sup> Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1).

<sup>5</sup> Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written in conformance with Psi-JT.

The average chip-junction temperature  $(T_J)$  in °C can be obtained from

$$T_{J} = T_{A} + (P_{D} \times \Theta_{JMA})$$
 (1)

where

 $\begin{array}{ll} \mathsf{T}_{\mathsf{A}} & = \text{ambient temperature, }^{\circ}\mathsf{C} \\ \Theta_{\mathsf{JMA}} & = \text{package thermal resistance, junction-to-ambient, }^{\circ}\mathsf{C}/\mathsf{W} \\ \mathsf{P}_{\mathsf{D}} & = \mathsf{P}_{\mathsf{INT}} + \mathsf{P}_{\mathsf{I/O}} \\ \mathsf{P}_{\mathsf{INT}} & = \text{chip internal power, } \mathsf{I}_{\mathsf{DD}} \times \mathsf{V}_{\mathsf{DD}}, \text{ watts} \\ \mathsf{P}_{\mathsf{I/O}} & = \text{power dissipation on input and output pins } - \text{user determined} \end{array}$ 

For most applications  $P_{I/O} < P_{INT}$  and can be ignored. An approximate relationship between  $P_D$  and  $T_J$  (if  $P_{I/O}$  is neglected) is:

$$P_{\rm D} = K \div (T_{\rm J} + 273^{\circ}C)$$
 (2)

Solving equations 1 and 2 for K gives:

$$K = P_D \times (T_A + 273 \text{ °C}) + \Theta_{JMA} \times P_D^2 (3)$$

where K is a constant pertaining to the particular part. K can be determined from equation (3) by measuring  $P_D$  (at equilibrium) for a known  $T_A$ . Using this value of K, the values of  $P_D$  and  $T_J$  can be obtained by solving equations (1) and (2) iteratively for any value of  $T_A$ .

# 2.2 ESD Protection

| Characteristics                                                      | Symbol              | Value  | Units |
|----------------------------------------------------------------------|---------------------|--------|-------|
| ESD target for Human Body Model                                      | HBM                 | 2000   | V     |
| ESD target for Machine Model                                         | MM                  | 200    | V     |
| HBM circuit description                                              | R <sub>series</sub> | 1500   | ohms  |
|                                                                      | С                   | 100    | pF    |
| MM circuit description                                               | R <sub>series</sub> | 0      | ohms  |
|                                                                      | С                   | 200    | pF    |
| Number of pulses per pin (HBM)<br>positive pulses<br>negative pulses | _                   | 1<br>1 | _     |
| Number of pulses per pin (MM)<br>positive pulses<br>negative pulses  |                     | 3<br>3 | —     |
| Interval of pulses                                                   | —                   | 1      | sec   |

### Table 21. ESD Protection Characteristics<sup>1, 2</sup>

NOTES:

All ESD testing is in conformity with CDF-AEC-Q100 Stress Test Qualification for Automotive Grade Integrated Circuits.

<sup>2</sup> A device is defined as a failure if the device no longer meets the device specification requirements after exposure to ESD pulses. Complete DC parametric and functional testing is performed per applicable device specification at room temperature followed by hot temperature, unless specified otherwise in the device specification.

### 2.3 DC Electrical Specifications

#### Table 22. DC Electrical Specifications <sup>1</sup>

| Characteristic                                                                                              | Symbol           | Min                   | Max                    | Unit |
|-------------------------------------------------------------------------------------------------------------|------------------|-----------------------|------------------------|------|
| Supply voltage                                                                                              | V <sub>DD</sub>  | 3.0                   | 3.6                    | V    |
| Input high voltage                                                                                          | V <sub>IH</sub>  | $0.7 \times V_{DD}$   | 4.0                    | V    |
| Input low voltage                                                                                           | V <sub>IL</sub>  | $V_{SS} - 0.3$        | 0.35 x V <sub>DD</sub> | V    |
| Input hysteresis                                                                                            | V <sub>HYS</sub> | $0.06 \times V_{DD}$  | _                      | mV   |
| Input leakage current $V_{in} = V_{DD}$ or $V_{SS}$ , input-only pins                                       | l <sub>in</sub>  | -1.0                  | 1.0                    | μA   |
| High impedance (off-state) leakage current $V_{in} = V_{DD}$ or $V_{SS}$ , all input/output and output pins | I <sub>OZ</sub>  | -1.0                  | 1.0                    | μA   |
| Output high voltage (all input/output and all output pins) $I_{OH} = -2.0 \text{ mA}$                       | V <sub>OH</sub>  | V <sub>DD</sub> - 0.5 |                        | V    |
| Output low voltage (all input/output and all output pins) $I_{OL} = 2.0 \text{ mA}$                         | V <sub>OL</sub>  |                       | 0.5                    | V    |
| Weak internal pull-up device current, tested at V <sub>IL</sub> max. <sup>2</sup>                           | I <sub>APU</sub> | -10                   | - 130                  | μA   |
| Input capacitance <sup>3</sup><br>All input-only pins<br>All input/output (three-state) pins                | C <sub>in</sub>  | _                     | 7<br>7                 | pF   |
| Load capacitance <sup>4</sup><br>Low drive strength<br>High drive strength                                  | CL               |                       | 25<br>50               | pF   |

#### **Preliminary Electrical Characteristics**

| Characteristic                                                  | Symbol          | Min  | Max | Unit |
|-----------------------------------------------------------------|-----------------|------|-----|------|
| Operating supply current <sup>5</sup>                           | I <sub>DD</sub> |      |     |      |
| RUN                                                             |                 | _    | TBD | mA   |
| WAIT                                                            |                 | _    | TBD | mA   |
| DOZE                                                            |                 |      | TBD | mA   |
| STOP                                                            |                 | —    | TBD | μA   |
| DC injection current <sup>3, 6, 7, 8</sup>                      | I <sub>IC</sub> |      |     | mA   |
| $V_{NEGCLAMP} = V_{SS} - 0.3 V$ , $V_{POSCLAMP} = V_{DD} + 0.3$ |                 |      |     |      |
| Single pin limit                                                |                 | -1.0 | 1.0 |      |
| Total MCU limit, Includes sum of all stressed pins              |                 | -10  | 10  |      |

### Table 22. DC Electrical Specifications (continued)<sup>1</sup>

NOTES:

- <sup>1</sup> Refer to Table 23 for additional PLL specifications.
- <sup>2</sup> Refer to Table 3 for pins with internal pull-up devices.

<sup>3</sup> This parameter is characterized before qualification rather than 100% tested.

- <sup>4</sup> pF load ratings are based on DC loading and are provided as an indication of driver strength. High speed interfaces require transmission line analysis to determine proper drive strength and termination.
- <sup>5</sup> Current measured at maximum system clock frequency, all modules active, and default drive strength with matching load.
- <sup>6</sup> All functional non-supply pins are internally clamped to V<sub>SS</sub> and their respective V<sub>DD</sub>.
- <sup>7</sup> Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive and negative clamp voltages, then use the larger of the two values.
- <sup>8</sup> The power supply must maintain regulation within operating  $V_{DD}$  range during instantaneous and operating maximum current conditions. If positive injection current ( $V_{in} > V_{DD}$ ) is greater than  $I_{DD}$ , the injection current may flow out of  $V_{DD}$  and could result in external power supply going out of regulation. Ensure that the external  $V_{DD}$  load will shunt current greater than maximum injection current. This will be the greatest risk when the MCU is not consuming power. Examples are: if no system clock is present, or if clock rate is very low which would reduce overall power consumption. Also, the system clock is not present during the power-up sequence until the PLL has attained lock.

# 2.4 Phase Lock Loop Electrical Specifications

#### **Table 23. PLL Electrical Specifications**

(V<sub>DD</sub> and V<sub>DDPLL</sub> = 2.7 to 3.6 V, V<sub>SS</sub> = V<sub>SSPLL</sub> = 0 V)

| Characteristic                                                                        | Symbol                                            | Min                                | Max                                | Unit |
|---------------------------------------------------------------------------------------|---------------------------------------------------|------------------------------------|------------------------------------|------|
| PLL reference frequency range <sup>1</sup><br>Crystal reference<br>External reference | f <sub>ref_</sub> crystal<br>f <sub>ref_ext</sub> | 2<br>2                             | 10.0<br>10.0                       | MHz  |
| System frequency <sup>2</sup><br>External clock mode<br>On-Chip PLL Frequency         | f <sub>sys</sub>                                  | 0<br>f <sub>ref</sub> / 32         | 60<br>60                           | MHz  |
| Loss of reference frequency <sup>3, 5</sup>                                           | f <sub>LOR</sub>                                  | 100                                | 1000                               | kHz  |
| Self clocked mode frequency <sup>4, 5</sup>                                           | f <sub>SCM</sub>                                  | 1                                  | 5                                  | MHz  |
| Crystal start-up time <sup>5, 6</sup>                                                 | t <sub>cst</sub>                                  | —                                  | 10                                 | ms   |
| EXTAL input high voltage<br>Crystal reference<br>External reference                   | V <sub>IHEXT</sub>                                | V <sub>DD</sub> - 1.0<br>2.0       | V <sub>DD</sub><br>V <sub>DD</sub> | V    |
| EXTAL input low voltage<br>Crystal reference<br>External reference                    | V <sub>ILEXT</sub>                                | V <sub>SS</sub><br>V <sub>SS</sub> | 1.0<br>0.8                         | V    |

| Characteristic                                                                                                                                                                       | Symbol              | Min                   | Max         | Unit                 |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------------|-------------|----------------------|
| XTAL output high voltage<br>I <sub>OH</sub> = 1.0 mA                                                                                                                                 | V <sub>OL</sub>     | V <sub>DD</sub> - 1.0 |             | V                    |
| XTAL output low voltage<br>I <sub>OL</sub> = 1.0 mA                                                                                                                                  | V <sub>OL</sub>     |                       | 0.5         | V                    |
| XTAL load capacitance <sup>7</sup>                                                                                                                                                   |                     | —                     | _           | pF                   |
| PLL lock time <sup>5,9</sup>                                                                                                                                                         | t <sub>lpll</sub>   |                       | 500         | μs                   |
| Power-up to lock time <sup>5, 7,8</sup><br>With crystal reference<br>Without crystal reference                                                                                       | t <sub>ipik</sub>   |                       | 10.5<br>500 | ms<br>μs             |
| Duty cycle of reference <sup>5</sup>                                                                                                                                                 | t <sub>dc</sub>     | 40                    | 60          | % f <sub>sys</sub>   |
| Frequency un-LOCK range                                                                                                                                                              | f <sub>UL</sub>     | - 1.5                 | 1.5         | % f <sub>sys</sub>   |
| Frequency LOCK range                                                                                                                                                                 | fLCK                | - 0.75                | 0.75        | % % f <sub>sys</sub> |
| CLKOUT period Jitter <sup>5, 6, 8, 9,10</sup> , measured at f <sub>SYS</sub> Max<br>Peak-to-peak jitter (clock edge to clock edge)<br>Long term jitter (averaged over 2 ms interval) | C <sub>jitter</sub> |                       | 10<br>.01   | % f <sub>sys</sub>   |

 $(V_{DD} \text{ and } V_{DDPLL} = 2.7 \text{ to } 3.6 \text{ V}, V_{SS} = V_{SSPLL} = 0 \text{ V})$ 

NOTES:

<sup>1</sup> Input to the PLL is limited to 10 MHz max, however the PLL divider can accept up to 40 MHz. The input must be divided down to a frequency no greater than 10 MHz. This is controlled by register CCHR.

- <sup>2</sup> All internal registers retain data at 0 Hz.
- <sup>3</sup> "Loss of reference frequency" is the reference frequency detected internally, which transitions the PLL into self-clocked mode.
- <sup>4</sup> Self-clocked mode frequency is the frequency that the PLL operates at when the reference frequency falls below  $f_{LOR}$  with default MFD/RFD settings.
- <sup>5</sup> This parameter is characterized before qualification rather than 100% tested.
- <sup>6</sup> Proper PC board layout procedures must be followed to achieve specifications.
- <sup>7</sup> Load capacitance determined from crystal manufacturer specifications and will include circuit board parasitics.
- <sup>8</sup> Assuming a reference is available at power up, lock time is measured from the time V<sub>DD</sub> and V<sub>DDPLL</sub> are valid to RSTO negating. If the crystal oscillator is being used as the reference for the PLL, then the crystal start up time must be added to the PLL lock time to determine the total start-up time.
- <sup>9</sup> Jitter is the average deviation from the programmed frequency measured over the specified interval at maximum f<sub>sys</sub>. Measurements are made with the device powered by filtered supplies and clocked by a stable external clock signal. Noise injected into the PLL circuitry via V<sub>DDPLL</sub> and V<sub>SSPLL</sub> and variation in crystal oscillator frequency increase the C<sub>litter</sub> percentage for a given interval
- <sup>10</sup> Based on slow system clock of 40 MHz measured at f<sub>sys</sub> max.

# 2.5 General Purpose I/O Timing

GPIO can be configured for certain pins of the QSPI, timers, UARTs, FEC, interrupts and USB interfaces. When in GPIO mode, the timing specification for these pins is given in Table 24 and Figure 6.

### **Preliminary Electrical Characteristics**

| NUM | Characteristic                     | Symbol             | Min | Мах | Unit |
|-----|------------------------------------|--------------------|-----|-----|------|
| G1  | CLKOUT high to GPIO output valid   | t <sub>CHPOV</sub> | -   | 10  | ns   |
| G2  | CLKOUT high to GPIO output invalid | t <sub>CHPOI</sub> | 1.5 | -   | ns   |
| G3  | GPIO input valid to CLKOUT high    | t <sub>PVCH</sub>  | 9   | -   | ns   |
| G4  | CLKOUT high to GPIO input invalid  | t <sub>CHPI</sub>  | 1.5 | -   | ns   |





## Figure 6. GPIO Timing

### **Reset Timing** 2.6

### Table 25. Reset and Configuration Override Timing

| NUM | Characteristic                     | Symbol             | Min | Мах | Unit             |
|-----|------------------------------------|--------------------|-----|-----|------------------|
| R1  | RSTI input valid to CLKOUT high    | t <sub>RVCH</sub>  | 9   | -   | ns               |
| R2  | CLKOUT high to RSTI input invalid  | t <sub>CHRI</sub>  | 1.5 | -   | ns               |
| R3  | RSTI input valid time <sup>2</sup> | t <sub>RIVT</sub>  | 5   | -   | t <sub>CYC</sub> |
| R4  | CLKOUT high to RSTO valid          | t <sub>CHROV</sub> | -   | 10  | ns               |

NOTES:

<sup>1</sup> All AC timing is shown with respect to 50% V<sub>DD</sub> levels unless otherwise noted.
 <sup>2</sup> During low power STOP, the synchronizers for the RSTI input are bypassed and RSTI is asserted asynchronously to the system. Thus, RSTI must be held a minimum of 100 ns.



Figure 7. RSTI and Configuration Override Timing

# 2.7 I<sup>2</sup>C Input/Output Timing Specifications

Table 26 lists specifications for the  $I^2C$  input timing parameters shown in Figure 8.

| Num | Characteristic                                                             | Min                | Max | Units |
|-----|----------------------------------------------------------------------------|--------------------|-----|-------|
| 1   | Start condition hold time                                                  | $2 \times t_{CYC}$ | _   | ns    |
| 12  | Clock low period                                                           | $8 \times t_{CYC}$ | —   | ns    |
| 13  | SCL/SDA rise time (V <sub>IL</sub> = 0.5 V to V <sub>IH</sub> = 2.4 V)     | —                  | 1   | ms    |
| 14  | Data hold time                                                             | 0                  | —   | ns    |
| 15  | SCL/SDA fall time ( $V_{IH} = 2.4 \text{ V}$ to $V_{IL} = 0.5 \text{ V}$ ) | —                  | 1   | ms    |
| 16  | Clock high time                                                            | $4 \times t_{CYC}$ | —   | ns    |
| 17  | Data setup time                                                            | 0                  | —   | ns    |
| 18  | Start condition setup time (for repeated start condition only)             | $2 \times t_{CYC}$ | —   | ns    |
| 19  | Stop condition setup time                                                  | $2 \times t_{CYC}$ | —   | ns    |

Table 26. I<sup>2</sup>C Input Timing Specifications between I2C\_SCL and I2C\_SDA

Table 27 lists specifications for the  $I^2C$  output timing parameters shown in Figure 8.

Table 27. I<sup>2</sup>C Output Timing Specifications between I2C\_SCL and I2C\_SDA

| Num             | Characteristic                                                                    | Min                 | Max | Units |
|-----------------|-----------------------------------------------------------------------------------|---------------------|-----|-------|
| 11 <sup>1</sup> | Start condition hold time                                                         | $6 \times t_{CYC}$  |     | ns    |
| 12 <sup>1</sup> | Clock low period                                                                  | $10 	imes t_{CYC}$  |     | ns    |
| 13 <sup>2</sup> | I2C_SCL/I2C_SDA rise time $(V_{IL} = 0.5 \text{ V to } V_{IH} = 2.4 \text{ V})$   | —                   | _   | μs    |
| 4 <sup>1</sup>  | Data hold time                                                                    | $7 	imes t_{CYC}$   | _   | ns    |
| 15 <sup>3</sup> | I2C_SCL/I2C_SDA fall time ( $V_{IH} = 2.4 \text{ V to } V_{IL} = 0.5 \text{ V}$ ) |                     | 3   | ns    |
| 16 <sup>1</sup> | Clock high time                                                                   | $10 \times t_{CYC}$ | _   | ns    |
| 17 <sup>1</sup> | Data setup time                                                                   | $2 \times t_{CYC}$  | _   | ns    |

| Num             | Characteristic                                                 | Min                   | Мах | Units |
|-----------------|----------------------------------------------------------------|-----------------------|-----|-------|
| 18 <sup>1</sup> | Start condition setup time (for repeated start condition only) | 20 x t <sub>CYC</sub> | _   | ns    |
| 19 <sup>1</sup> | Stop condition setup time                                      | 10 x t <sub>CYC</sub> | _   | ns    |

 Table 27. I<sup>2</sup>C Output Timing Specifications between I2C\_SCL and I2C\_SDA (continued)

NOTES:

Note: Output numbers depend on the value programmed into the IFDR; an IFDR programmed with the maximum frequency (IFDR = 0x20) results in minimum output timings as shown in Table 27. The  $I^2C$  interface is designed to scale the actual data transition time to move it to the middle of the SCL low period. The actual position is affected by the prescale and division values programmed into the IFDR; however, the numbers given in Table 27 are minimum values.

<sup>2</sup> Because SCL and SDA are open-collector-type outputs, which the processor can only actively drive low, the time SCL or SDA take to reach a high level depends on external signal capacitance and pull-up resistor values.

<sup>3</sup> Specified at a nominal 50-pF load.

Figure 8 shows timing for the values in Table 26 and Table 27.



Figure 8. I<sup>2</sup>C Input/Output Timings

# 2.8 Analog-to-Digital Converter (ADC) Parameters

Table 28 lists specifications for the analog-to-digital converter.Equivalent Circuit for ADC Inputs Table 28. ADC Parameters<sup>1</sup>

| Name              | Characteristic                                                      | Min               | Typical       | Max               | Unit             |  |
|-------------------|---------------------------------------------------------------------|-------------------|---------------|-------------------|------------------|--|
| V <sub>ADIN</sub> | Input voltages                                                      | V <sub>REFL</sub> | —             | V <sub>REFH</sub> | V                |  |
| RES               | Resolution                                                          | 12                | —             | 12                | bits             |  |
| INL               | Integral non-linearity (full input signal range) <sup>2</sup>       |                   | ±2.5          | ±3                | LSB <sup>3</sup> |  |
| INL               | Integral non-linearity (10% to 90% input signal range) <sup>4</sup> | _                 | ±2.5          | ±3                | LSB              |  |
| DNL               | Differential non-linearity                                          | _                 | -1 < DNL < +1 | <+1               | LSB              |  |
|                   | Monotonicity                                                        | GUARANTEED        |               |                   |                  |  |
| f <sub>ADIC</sub> | ADC internal clock                                                  | 0.1               |               | 5.0               | MHz              |  |
| R <sub>AD</sub>   | Conversion range                                                    | V <sub>REFL</sub> | —             | V <sub>REFH</sub> | V                |  |

| Name                | Characteristic                                 | Min | Typical      | Max  | Unit                                 |
|---------------------|------------------------------------------------|-----|--------------|------|--------------------------------------|
| t <sub>ADPU</sub>   | ADC power-up time <sup>5</sup>                 | —   | 6            | 13   | t <sub>AIC</sub> cycles <sup>6</sup> |
| t <sub>REC</sub>    | Recovery from auto standby                     | —   | 0            | 1    | t <sub>AIC</sub> cycles              |
| t <sub>ADC</sub>    | Conversion time                                | —   | 6            | _    | t <sub>AIC</sub> cycles              |
| t <sub>ADS</sub>    | Sample time                                    | —   | 1            | _    | t <sub>AIC</sub> cycles              |
| C <sub>ADI</sub>    | Input capacitance                              | _   | See Figure 9 | _    | pF                                   |
| X <sub>IN</sub>     | Input impedance                                |     | See Figure 9 |      | Ω                                    |
| I <sub>ADI</sub>    | Input injection current <sup>7</sup> , per pin | —   | —            | 3    | mA                                   |
| I <sub>VREFH</sub>  | V <sub>REFH</sub> current                      | _   | 0            | _    | μ                                    |
| V <sub>OFFSET</sub> | Offset voltage internal reference              | —   | ±11          | ±15  | mV                                   |
| E <sub>GAIN</sub>   | Gain error (transfer path)                     | .99 | 1            | 1.01 | —                                    |
| V <sub>OFFSET</sub> | Offset voltage external reference              | _   | ±3           | TBD  | mV                                   |
| SNR                 | Signal-to-noise ratio                          | TBD | 62 to 66     |      | dB                                   |
| THD                 | Total harmonic distortion                      | TBD | -75          |      | dB                                   |
| SFDR                | Spurious free dynamic range                    | TBD | 75           |      | dB                                   |
| SINAD               | Signal-to-noise plus distortion                | TBD | 65           |      | dB                                   |
| ENOB                | Effective number OF bits                       | 9.1 | 10.6         |      | Bits                                 |

## Table 28. ADC Parameters<sup>1</sup> (continued)

NOTES:

<sup>1</sup> All measurements are preliminary pending full characterization, and were made at V<sub>DD</sub> = 3.3V, V<sub>REFH</sub> = 3.3V, and V<sub>REFL</sub> = ground

<sup>2</sup> INL measured from  $V_{IN} = V_{REFL}$  to  $V_{IN} = V_{REFH}$ 

<sup>3</sup> LSB = Least Significant Bit

 $^4$  INL measured from  $V_{\text{IN}}$  = 0.1V\_{\text{REFH}} to  $V_{\text{IN}}$  = 0.9V\_{\text{REFH}}

 $^5$  Includes power-up of ADC and  $V_{\text{REF}}$ 

<sup>6</sup> ADC clock cycles

<sup>7</sup> The current that can be injected or sourced from an unselected ADC signal input without impacting the performance of the ADC

## 2.8.1 Equivalent Circuit for ADC Inputs

Figure 10-17 shows the ADC input circuit during sample and hold. S1 and S2 are always open/closed at the same time that S3 is closed/open. When S1/S2 are closed & S3 is open, one input of the sample and hold circuit moves to  $(V_{REFH}-V_{REFL})/2$ , while the other charges to the analog input voltage. When the switches are flipped, the charge on C1 and C2 are averaged via S3, with the result that a single-ended analog input is switched to a differential voltage centered about  $(V_{REFH}-V_{REFL})/2$ . The switches switch on every cycle of the ADC clock (open one-half ADC clock, closed one-half ADC clock). Note that there are additional capacitances associated with the analog input pad, routing, etc., but these do not filter into the S/H output voltage, as S1 provides isolation during the charge-sharing phase. One aspect of this circuit is that there is an on-going input current, which is a function of the analog input voltage, V<sub>REF</sub> and the ADC clock frequency.

### **Preliminary Electrical Characteristics**



- 1. Parasitic capacitance due to package, pin-to-pin and pin-to-package base coupling; 1.8pF
- 2. Parasitic capacitance due to the chip bond pad, ESD protection devices and signal routing; 2.04pF
- 3. Equivalent resistance for the channel select mux; 100 ohms
- 4. Sampling capacitor at the sample and hold circuit. Capacitor C1 is normally disconnected from the input and is only connected to it at sampling time; 1.4pF
- 5. Equivalent input impedance, when the input is selected =

 $\frac{1}{(\text{ADC Clock Rate}) \times (1.4 \times 10^{-12})}$ 

Figure 9. Equivalent Circuit for A/D Loading

# 2.9 DMA Timers Timing Specifications

Table 29 lists timer module AC timings.

### **Table 29. Timer Module AC Timing Specifications**

| Name | Characteristic <sup>1</sup>               | Min                | Max | Unit |
|------|-------------------------------------------|--------------------|-----|------|
| T1   | DTIN0 / DTIN1 / DTIN2 / DTIN3 cycle time  | $3 \times t_{CYC}$ | _   | ns   |
| T2   | DTIN0 / DTIN1 / DTIN2 / DTIN3 pulse width | $1 \times t_{CYC}$ | _   | ns   |

NOTES:

All timing references to CLKOUT are given to its rising edge.

# 2.10 **QSPI Electrical Specifications**

Table 30 lists QSPI timings.

### Table 30. QSPI Modules AC Timing Specifications

| Name | Characteristic                                   | Min | Max | Unit             |
|------|--------------------------------------------------|-----|-----|------------------|
| QS1  | QSPI_CS[3:0] to QSPI_CLK                         | 1   | 510 | t <sub>CYC</sub> |
| QS2  | QSPI_CLK high to QSPI_DOUT valid                 | —   | 10  | ns               |
| QS3  | QSPI_CLK high to QSPI_DOUT invalid (output hold) | 2   | _   | ns               |
| QS4  | QSPI_DIN to QSPI_CLK (input setup)               | 9   | _   | ns               |
| QS5  | QSPI_DIN to QSPI_CLK (input hold)                | 9   | _   | ns               |

The values in Table 30 correspond to Figure 10.



Figure 10. QSPI Timing

# 2.11 JTAG and Boundary Scan Timing

| Num | Characteristics <sup>1</sup>                       | Symbol              | Min                | Max | Unit               |
|-----|----------------------------------------------------|---------------------|--------------------|-----|--------------------|
| J1  | TCLK frequency of operation                        | f <sub>JCYC</sub>   | DC                 | 1/4 | f <sub>sys/2</sub> |
| J2  | TCLK cycle period                                  | t <sub>JCYC</sub>   | $4 \times t_{CYC}$ | -   | ns                 |
| JЗ  | TCLK clock pulse width                             | t <sub>JCW</sub>    | 26                 | -   | ns                 |
| J4  | TCLK rise and fall times                           | t <sub>JCRF</sub>   | 0                  | 3   | ns                 |
| J5  | Boundary scan input data setup time to TCLK rise   | t <sub>BSDST</sub>  | 4                  | -   | ns                 |
| J6  | Boundary scan input data hold time after TCLK rise | t <sub>BSDHT</sub>  | 26                 | -   | ns                 |
| J7  | TCLK low to boundary scan output data valid        | t <sub>BSDV</sub>   | 0                  | 33  | ns                 |
| J8  | TCLK low to boundary scan output high Z            | t <sub>BSDZ</sub>   | 0                  | 33  | ns                 |
| J9  | TMS, TDI input data setup time to TCLK rise        | t <sub>TAPBST</sub> | 4                  | -   | ns                 |
| J10 | TMS, TDI input data hold time after TCLK rise      | t <sub>TAPBHT</sub> | 10                 | -   | ns                 |
| J11 | TCLK low to TDO data valid                         | t <sub>TDODV</sub>  | 0                  | 26  | ns                 |
| J12 | TCLK low to TDO high Z                             | t <sub>TDODZ</sub>  | 0                  | 8   | ns                 |
| J13 | TRST assert time                                   | t <sub>TRSTAT</sub> | 100                | -   | ns                 |
| J14 | TRST setup time (negation) to TCLK high            | t <sub>TRSTST</sub> | 10                 | -   | ns                 |

NOTES: <sup>1</sup> JTAG\_EN is expected to be a static signal. Hence, it is not associated with any timing.



Figure 11. Test Clock Input Timing







Figure 13. Test Access Port Timing



Figure 14. TRST Timing

# 2.12 Debug AC Timing Specifications

Table 32 lists specifications for the debug AC timing parameters shown in Figure 16.

| Table 32 | . Debug | AC | Timing | Specification |
|----------|---------|----|--------|---------------|
|----------|---------|----|--------|---------------|

| Num             | Characteristic                            | 60 M               | Hz   | Units            |
|-----------------|-------------------------------------------|--------------------|------|------------------|
| Num             | Characteristic                            | Min                | Max  | Gints            |
| D0              | PSTCLK cycle time                         |                    | 0.5  | t <sub>CYC</sub> |
| D1              | PST, DDATA to CLKOUT setup                | 4                  |      | ns               |
| D2              | CLKOUT to PST, DDATA hold                 | 1.5                |      | ns               |
| D3              | DSI-to-DSCLK setup                        | $1 \times t_{CYC}$ |      | ns               |
| D4 <sup>1</sup> | DSCLK-to-DSO hold                         | $4 \times t_{CYC}$ |      | ns               |
| D5              | DSCLK cycle time                          | $5 	imes t_{CYC}$  |      | ns               |
| D6              | BKPT input data setup time to CLKOUT Rise | 4                  |      | ns               |
| D7              | BKPT input data hold time to CLKOUT Rise  | 1.5                |      | ns               |
| D8              | CLKOUT high to BKPT high Z                | 0.0                | 10.0 | ns               |

NOTES:

<sup>1</sup> DSCLK and DSI are synchronized internally. D4 is measured from the synchronized DSCLK input relative to the rising edge of CLKOUT.

Figure 15 shows real-time trace timing for the values in Table 32.



Figure 15. Real-Time Trace AC Timing

Figure 16 shows BDM serial port AC timing for the values in Table 32.

**Preliminary Electrical Characteristics** 



Figure 16. BDM Serial Port AC Timing

**Mechanical Outline Drawings** 

### **Mechanical Outline Drawings** 3

This section describes the physical properties of the MCF52235 and its derivatives.

### 3.1 80-pin LQFP Package





- NOTES:
- NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DATUM PLANE -H- IS LOCATED AT BOTTOM OF LEAD AND IS COINCIDENT WITH THE LEAD WHERE THE LEAD EXITS THE PLASTIC BODY AT THE BOTTOM OF THE PARTING LINE. 4. DATUMS -L-, -M- AND -N- TO BE DETERMINED AT DATUM PLANE -H-. 5. DIMENSIONS S AND V TO BE DETERMINED AT SEATING PLANE -H-. 6. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.250 (0.010) PER SIDE. DIMENSIONS A AND B DO INCLUDE MOLD MISMATCH AND ARE DETERMINED AT DATUM PLANE -H-.

- DO INCLUDE MOLD MISMATCH AND ARE DETERMINED AT DATUM PLANE H-L. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED 0.460 (0.018). MINIMUM SPACE BETWEEN PROTRUSION AND 6DJACENT LEAD OR 7

|       |                    | INCUSE |
|-------|--------------------|--------|
| PROTI | RUSION 0.07 (0.003 | 8).    |
|       |                    |        |

|     | MILLIMETERS |      | INC       | HES   |  |
|-----|-------------|------|-----------|-------|--|
| DIM | MIN         | MAX  | MIN       | MAX   |  |
| Α   | 14.00 BSC   |      | 0.551 BSC |       |  |
| A1  | 7.00        | BSC  | 0.276 BSC |       |  |
| В   | 14.00       | BSC  | 0.551     | BSC   |  |
| B1  | 7.00        | BSC  | 0.276     | BSC   |  |
| С   |             | 1.60 |           | 0.063 |  |
| C1  | 0.04        | 0.24 | 0.002     | 0.009 |  |
| C2  | 1.30        | 1.50 | 0.051     | 0.059 |  |
| D   | 0.22        | 0.38 | 0.009     | 0.015 |  |
| Е   | 0.40        | 0.75 | 0.016     | 0.030 |  |
| F   | 0.17        | 0.33 | 0.007     | 0.013 |  |
| G   | 0.65        | BSC  | 0.026 BSC |       |  |
| J   | 0.09        | 0.27 | 0.004     | 0.011 |  |
| K   | 0.50        | REF  | 0.020     | REF   |  |
| Ρ   | 0.325       | BSC  | 0.013     | 8 REF |  |
| R1  | 0.10        | 0.20 | 0.004     | 0.008 |  |
| S   | 16.00       | BSC  | 0.630 BSC |       |  |
| S1  | 8.00        | BSC  | 0.315 BSC |       |  |
| U   | 0.09        | 0.16 | 0.004     | 0.006 |  |
| ٧   | 16.00       | BSC  | 0.630 BSC |       |  |
| V1  | 8.00        | BSC  | 0.315 BSC |       |  |
| W   | 0.20        | REF  | 0.008     | B REF |  |
| Z   |             | REF  |           | REF   |  |
| 0   | 0 °         | 10°  | 0 °       | 10°   |  |
| 01  | 0 °         |      | 0 °       |       |  |
| 02  | 9°          | 14°  | 9°        | 14°   |  |

CASE 917A-02 **ISSUE C** 

DATE 09/21/95

**Mechanical Outline Drawings** 

# 3.2 112-pin LQFP Package



| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICAL | OUTLINE      | PRINT VERSION NO | DT TO SCALE |
|---------------------------------------------------------|------------|--------------|------------------|-------------|
| TITLE: 112LD LQFP                                       | [          | DOCUMENT NO  | : 98ASS23330W    | REV: E      |
| 20 X 20 X 1.4                                           | (          | CASE NUMBER  | : 987–02         | 25 MAY 2005 |
| 0.65 PITCH                                              |            | STANDARD: JE | DEC MS-026 BFA   |             |





| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICAL OUTLINE | PRINT VERSION NO | DT TO SCALE |
|---------------------------------------------------------|--------------------|------------------|-------------|
| TITLE: 112LD LQFP                                       | DOCUMENT N         | 10: 98ASS23330W  | REV: E      |
| 20 X 20 X 1.4                                           | CASE NUMBE         | R: 987–02        | 25 MAY 2005 |
| 0.65 PITCH                                              | STANDARD:          | IEDEC MS-026 BFA |             |

NOTES:

- 1. DIMENSIONS ARE IN MILLIMETERS.
- 2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M-1994.
- 3. DATUMS A, B AND D TO BE DETERMINED AT DATUM PLANE H.

 $\cancel{4}$  dimensions to be determined at seating plane C.

- 5. THIS DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED THE UPPER LIMIT BY MORE THAN 0.08 MM. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD OR PROTRUSION 0.07 MM.
- THIS DIMENSION DOES NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.254 MM PER SIDE. THIS DIMENSION IS MAXIMUM PLASTIC BODY SIZE DIMENSIONS INCLUDING MOLD MISMATCH.



A THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.10 MM AND 0.25 MM FROM THE LEAD TIP.

| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | CHANICAL OUTLINE | PRINT VERSION NO | OT TO SCALE |
|---------------------------------------------------------|------------------|------------------|-------------|
| TITLE: 112LD LQFP,                                      | DOCUMENT NO      | ): 98ASS23330W   | REV: E      |
| 20 X 20 X 1.4 PKG,                                      | CASE NUMBER      | R: 987–02        | 25 MAY 2005 |
| 0.65 PITCH                                              | STANDARD: JE     | EDEC MS-026 BFA  |             |

# 3.3 121 MAPBGA Package



| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICAL OUTLINE | PRINT VERSION NO | T TO SCALE  |
|---------------------------------------------------------|--------------------|------------------|-------------|
| TITLE: PBGA, LOW PROFIL                                 | E, DOCUMENT        | NO: 98ARE10645D  | REV: O      |
| 121 I/O, 12 X 12 P                                      |                    | ER: 1817–01      | 15 NOV 2005 |
| 1 MM PITCH (MAP                                         | ) STANDARD:        | NON-JEDEC        |             |



NOTES:

4

5

1. ALL DIMENSIONS IN MILLIMETERS.







A PARALLELISM MEASUREMENT SHALL EXCLUDE ANY EFFECT OF MARK ON TOP SURFACE OF PACKAGE.

| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED.                | MECHANICA | LOUTLINE     | PRINT VERSION NO | T TO SCALE  |
|------------------------------------------------------------------------|-----------|--------------|------------------|-------------|
| TITLE: PBGA, LOW PROFILE,<br>121 I/O, 12 X 12 PKG,<br>1 MM PITCH (MAP) |           | DOCUMENT NO  | ): 98ARE10645D   | REV: O      |
|                                                                        |           | CASE NUMBER  | 2: 1817–01       | 15 NOV 2005 |
|                                                                        |           | STANDARD: NO | N-JEDEC          | ·           |

#### How to Reach Us:

Home Page:

www.freescale.com

E-mail: support@freescale.com

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 +1-800-521-6274 or +1-480-768-2130 support@freescale.com

### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064, Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.



Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. The ARM POWERED logo is a registered trademark of ARM Limited. ARM7TDMI-S is a trademark of ARM Limited. Java and all other Java-based marks are trademarks or registered trademarks of Sun Microsystems, Inc. in the U.S. and other countries. The Bluetooth trademarks are owned by their proprietor and used by Freescale Semiconductor, Inc. under license.

© Freescale Semiconductor, Inc. 2006. All rights reserved.

MCF52235DS Rev. 2 07/2006