# 3.3 V ECL 1:15 Differential ÷1/÷2 Clock Driver

The MC100LVE222 is a low skew 1:15 differential  $\pm 1/\pm 2$  ECL fanout buffer designed with clock distribution in mind. The LVECL/LVPECL input signal pairs can be differential or used single–ended (with VBB output reference bypassed and connected to the unused input of a pair). Either of two fully differential clock inputs may be selected. Each of the four output banks of 2, 3, 4, and 6 differential pairs may be independently configured to fanout 1X or 1/2X of the input frequency. The LVE222 specifically guarantees low output to output skew. Optimal design, layout, and processing minimize skew within a device and from lot to lot.

The fsel pins and CLK\_Sel pin are asynchronous control inputs. Any changes may cause indeterminate output states requiring an MR pulse to resynchronize any 1/2X outputs.

The device tpd is affected by the quantity of output pairs terminated with a minimum occurring with only one output pair and increasing about 10–20 ps for all output pairs. Relative skew distribution is not affected as more pairs are terminated, but the increased tpd does shift the entire distribution. Unused output pairs should be left unterminated (open) to reduce power and switching noise.

The MC100LVE222, as with most ECL devices, can be operated from a positive  $V_{CC}$  supply in PECL mode. This allows the LVE222 to be used for high performance clock distribution in +3.3 V systems. Designers can take advantage of the LVE222's performance to distribute low skew clocks across the backplane or the board. In a PECL environment series or Thevenin line, terminations are typically used as they require no additional power supplies. All power supply pins must be connected. For more information on using PECL, designers should refer to Application Note AN1406/D. For a SPICE model, refer to Application Note AN1560/D.

- 200 ps Part-to-Part Skew
- 50 ps Output-to-Output Skew
- Selectable 1x or 1/2x Frequency Outputs
- ESD Protection: >2 kV HBM, >200 V MM
- The 100 Series Contains Temperature Compensation
- PECL Mode Operating Range:  $V_{CC}$ = 3.0 V to 3.8 V with  $V_{EE}$  = 0 V
- NECL Mode Operating Range:  $V_{CC} = 0 \text{ V}$  with  $V_{EE} = -3.0 \text{ V}$  to -3.8 V
- Internal Input Pulldown Resistors
- Meets or Exceeds JEDEC Spec EIA/JESD78 IC Latchup Test
- Moisture Sensitivity Level 2
   For Additional Information, refer to Application Note AND8003/D
- Flammability Rating: UL-94 code V-0 @ 1/8", Oxygen Index 28 to 34
- Transistor Count = 684 devices



## ON Semiconductor™

http://onsemi.com

#### **MARKING DIAGRAM\***



TQFP FA SUFFIX CASE 848D



A = Assembly Location

WL = Wafer Lot

YY = Year

WW = Work Week

\*For additional information, see Application Note AND8002/D

#### ORDERING INFORMATION

| Device          | Package | Shipping         |
|-----------------|---------|------------------|
| MC100LVE222FA   | TQFP    | 160 Units/Tray   |
| MC100LVE222FAR2 | TQFP    | 1500 Tape & Reel |



#### **FUNCTION TABLE**

|                        | Function             |                     |  |  |  |  |  |
|------------------------|----------------------|---------------------|--|--|--|--|--|
| Input                  | L                    | Н                   |  |  |  |  |  |
| MR<br>CLK_Sel<br>fseln | Active<br>CLK0<br>÷1 | Reset<br>CLK1<br>÷2 |  |  |  |  |  |

#### **PIN DESCRIPTION**

|   | PIN                  | FUNCTION                     |
|---|----------------------|------------------------------|
|   | CLK0, CLK0           | ECL Differential Input Clock |
|   | CLK1, CLK1           | ECL Differential Input Clock |
|   | CLK_Sel              | ECL Clock Select             |
|   | MR                   | ECL Master Reset             |
|   | Qa0:1, Qa0:1         | ECL Differential Outputs     |
|   | Qb0:2, Qb0:2         | ECL Differential Outputs     |
|   | Qc0:3, Qc0:3         | ECL Differential Outputs     |
|   | Qd0:5, Qd0:5         | ECL Differential Outputs     |
| ) | fseln                | ECL ÷1 or ÷2 Select          |
|   | $V_{BB}$             | Reference Voltage Output     |
|   | $V_{CC}$ , $V_{CCO}$ | Positive Supply              |
|   | $V_{EE}$             | Negative Supply              |
|   | NC                   | No Connect                   |
|   |                      |                              |

Warning: All  $V_{CC}$ ,  $V_{CCO}$ , and  $V_{EE}$  pins must be externally connected to Power Supply to guarantee proper operation.

Figure 1. Pinout Assignment



Figure 2. Logic Diagram



Figure 3. Timing Diagram

## MAXIMUM RATINGS (Note 1.)

| Symbol               | Parameter                                          | Condition 1                                    | Condition 2                                                                  | Rating            | Units    |
|----------------------|----------------------------------------------------|------------------------------------------------|------------------------------------------------------------------------------|-------------------|----------|
| V <sub>CC</sub>      | PECL Mode Power Supply                             | V <sub>EE</sub> = 0 V                          |                                                                              | 8 to 0            | V        |
| V <sub>EE</sub>      | NECL Mode Power Supply                             | V <sub>CC</sub> = 0 V                          |                                                                              | -8 to 0           | V        |
| Vi                   | PECL Mode Input Voltage<br>NECL Mode Input Voltage | V <sub>EE</sub> = 0 V<br>V <sub>CC</sub> = 0 V | $ \begin{aligned} & V_{I} \leq V_{CC} \\ & V_{I} \geq V_{EE} \end{aligned} $ | 6 to 0<br>-6 to 0 | V<br>V   |
| l <sub>out</sub>     | Output Current                                     | Continuous<br>Surge                            |                                                                              | 50<br>100         | mA<br>mA |
| I <sub>BB</sub>      | V <sub>BB</sub> Sink/Source                        |                                                |                                                                              | ±0.5              | mA       |
| TA                   | Operating Temperature Range                        |                                                |                                                                              | -40 to +85        | °C       |
| T <sub>stg</sub>     | Storage Temperature Range                          |                                                |                                                                              | -65 to +150       | °C       |
| $\theta_{JA}$        | Thermal Resistance (Junction to Ambient)           | 0 LFPM<br>500 LFPM                             | 52 TQFP<br>52 TQFP                                                           | 70<br>48          | °C/W     |
| $\theta_{\text{JC}}$ | Thermal Resistance (Junction to Case)              | std bd                                         | 52 TQFP                                                                      | TBD               | °C/W     |
| T <sub>sol</sub>     | Wave Solder                                        | <2 to 3 sec @ 248°C                            |                                                                              | 265               | °C       |

<sup>1.</sup> Maximum Ratings are those values beyond which device damage may occur.

#### LVPECL DC CHARACTERISTICS $V_{CC} = 3.3 \text{ V}$ ; $V_{EE} = 0.0 \text{ V}$ (Note 2.)

|                    |                                                                                                  |             | –40°C |            |             | 25°C |            |             | 85°C |            |          |
|--------------------|--------------------------------------------------------------------------------------------------|-------------|-------|------------|-------------|------|------------|-------------|------|------------|----------|
| Symbol             | Characteristic                                                                                   | Min         | Тур   | Max        | Min         | Тур  | Max        | Min         | Тур  | Max        | Unit     |
| I <sub>EE</sub>    | Power Supply Current                                                                             |             | 122   | 136        |             | 122  | 136        |             | 125  | 139        | mA       |
| V <sub>OH</sub>    | Output HIGH Voltage (Note 3.)                                                                    | 2215        | 2295  | 2420       | 2275        | 2345 | 2420       | 2275        | 2345 | 2420       | mV       |
| V <sub>OL</sub>    | Output LOW Voltage (Note 3.)                                                                     | 1470        | 1605  | 1745       | 1490        | 1595 | 1680       | 1490        | 1595 | 1680       | mV       |
| V <sub>IH</sub>    | Input HIGH Voltage (Single Ended)                                                                | 2135        |       | 2420       | 2135        |      | 2420       | 2135        |      | 2420       | mV       |
| V <sub>IL</sub>    | Input LOW Voltage (Single Ended)                                                                 | 1490        |       | 1825       | 1490        |      | 1825       | 1490        |      | 1825       | mV       |
| $V_{BB}$           | Output Voltage Reference                                                                         | 1.92        |       | 2.04       | 1.92        |      | 2.04       | 1.92        |      | 2.04       | V        |
| V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential) (Note 7.)<br>Vpp < 500 mV<br>Vpp ≧ 500 mV | 1.3<br>1.6  |       | 2.9<br>2.9 | 1.2<br>1.5  |      | 2.9<br>2.9 | 1.2<br>1.5  |      | 2.9<br>2.9 | V<br>V   |
| I <sub>IH</sub>    | Input HIGH Current                                                                               |             |       | 150        |             |      | 150        |             |      | 150        | μΑ       |
| I <sub>IL</sub>    | Input LOW Current Others CLK0, CLK1                                                              | 0.5<br>-300 |       |            | 0.5<br>-300 |      |            | 0.5<br>-300 |      |            | μΑ<br>μΑ |

NOTE: Devices are designed to meet the DC specifications shown in the above table, after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 500 lfpm is maintained.

- 2. Input and output parameters vary 1:1 with V<sub>CC</sub>.  $\dot{V}_{EE}$  can vary  $\pm 0.3$  V.
- Outputs are terminated through a 50 ohm resistor to V<sub>CC</sub> –2 V.
   V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, max varies 1:1 with V<sub>CC</sub>. V<sub>IHCMR</sub> is defined as the range within which the V<sub>IH</sub> level may vary, with the device still meeting the propagation delay specification. The V<sub>IL</sub> level must be such that the peak to peak voltage is less than 1.0 V and greater than or equal to V<sub>PP</sub>(min).

#### LVNECL DC CHARACTERISTICS $V_{CC} = 0.0 \text{ V}$ ; $V_{EE} = -3.3 \text{ V}$ (Note 5.)

|                    |                                                                                                  |              | –40°C |              |              | 25°C  |              |              | 85°C  |              |             |
|--------------------|--------------------------------------------------------------------------------------------------|--------------|-------|--------------|--------------|-------|--------------|--------------|-------|--------------|-------------|
| Symbol             | Characteristic                                                                                   | Min          | Тур   | Max          | Min          | Тур   | Max          | Min          | Тур   | Max          | Unit        |
| I <sub>EE</sub>    | Power Supply Current                                                                             |              | 122   | 136          |              | 122   | 136          |              | 125   | 139          | mA          |
| V <sub>OH</sub>    | Output HIGH Voltage (Note 6.)                                                                    | -1085        | -1005 | -880         | -1025        | -955  | -880         | -1025        | -955  | -880         | mV          |
| V <sub>OL</sub>    | Output LOW Voltage (Note 6.)                                                                     | -1830        | -1695 | -1555        | -1810        | -1705 | -1620        | -1810        | -1705 | -1620        | mV          |
| V <sub>IH</sub>    | Input HIGH Voltage (Single Ended)                                                                | -1165        |       | -880         | -1165        |       | -880         | -1165        |       | -880         | mV          |
| V <sub>IL</sub>    | Input LOW Voltage (Single Ended)                                                                 | -1810        |       | -1475        | -1810        |       | -1475        | -1810        |       | -1475        | mV          |
| $V_{BB}$           | Output Voltage Reference                                                                         | -1.38        |       | -1.26        | -1.38        |       | -1.26        | -1.38        |       | -1.26        | V           |
| V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential) (Note 7.)<br>Vpp < 500 mV<br>Vpp ≧ 500 mV | -2.0<br>-1.7 |       | -0.4<br>-0.4 | -2.1<br>-1.8 |       | -0.4<br>-0.4 | -2.1<br>-1.8 |       | -0.4<br>-0.4 | <b>&gt;</b> |
| I <sub>IH</sub>    | Input HIGH Current                                                                               |              |       | 150          |              |       | 150          |              |       | 150          | μΑ          |
| I <sub>IL</sub>    | Input LOW Current Others CLK0, CLK1                                                              | 0.5<br>-300  |       |              | 0.5<br>-300  |       |              | 0.5<br>-300  |       |              | μΑ<br>μΑ    |

NOTE: Devices are designed to meet the DC specifications shown in the above table, after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 500 lfpm is maintained.

- 5. Input and output parameters vary 1:1 with  $V_{CC}$ .  $\dot{V}_{EE}$  can vary  $\pm 0.3$  V.
- 6. Outputs are terminated through a 50 ohm resistor to  $V_{CC}$  –2 volts.
- 7.  $V_{IHCMR}$  min varies 1:1 with  $V_{EE}$ , max varies 1:1 with  $V_{CC}$ .  $V_{IHCMR}$  is defined as the range within which the  $V_{IH}$  level may vary, with the device still meeting the propagation delay specification. The  $V_{IL}$  level must be such that the peak to peak voltage is less than 1.0 V and greater than or equal to V<sub>PP</sub>(min).

AC CHARACTERISTICS  $V_{CC} = 3.3 \text{ V}$ ;  $V_{EE} = 0.0 \text{ V}$  or  $V_{CC} = 0.0 \text{ V}$ ;  $V_{EE} = -3.3 \text{ V}$  (Note 8.)

|                                      |                                                                                                  |                     | −40°C 25°C           |                      |                      |                      |                      |                      |                      |                      |      |
|--------------------------------------|--------------------------------------------------------------------------------------------------|---------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|------|
| Symbol                               | Characteristic                                                                                   | Min                 | Тур                  | Max                  | Min                  | Тур                  | Max                  | Min                  | Тур                  | Max                  | Unit |
| f <sub>max</sub>                     | Maximum Toggle Frequency                                                                         |                     | TBD                  |                      |                      | TBD                  |                      |                      | TBD                  |                      | GHz  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay to Output<br>IN (differential) (Note 9.)<br>IN (single-ended) (Note 10.)<br>MR | 1040<br>990<br>1100 | 1140<br>1140<br>1250 | 1240<br>1290<br>1400 | 1080<br>1030<br>1170 | 1180<br>1180<br>1320 | 1280<br>1330<br>1470 | 1120<br>1070<br>1220 | 1220<br>1220<br>1370 | 1320<br>1370<br>1520 | ps   |
| t <sub>skew</sub>                    | Within–Device Skew (Note 11.) Part–to–Part Skew (Differential)                                   |                     |                      | 50<br>200            |                      |                      | 50<br>200            |                      |                      | 50<br>200            | ps   |
| t <sub>JITTER</sub>                  | Cycle-to-Cycle Jitter                                                                            |                     | TBD                  |                      |                      | TBD                  |                      |                      | TBD                  |                      | ps   |
| V <sub>PP</sub>                      | Input Swing (Differential) (Note 12.)                                                            | 400                 |                      | 1000                 | 400                  |                      | 1000                 | 400                  |                      | 1000                 | mV   |
| t <sub>r</sub> /t <sub>f</sub>       | Output Rise/Fall Time 20%-80%                                                                    | 200                 |                      | 600                  | 200                  |                      | 600                  | 200                  |                      | 600                  | ps   |

- 8. V<sub>EE</sub> can vary ±0.3 V.
- 9. The differential propagation delay is defined as the delay from the crossing points of the differential input signals to the crossing point of the differential output signals.
- 10. The single-ended propagation delay is defined as the delay from the 50% point of the input signal to the 50% point of the output signal.
- 11. The within-device skew is defined as the worst case difference between any two similar delay paths within a single device.
- 12. V<sub>PP</sub>(min) is defined as the minimum input differential voltage which will cause no increase in the propagation delay. The V<sub>PP</sub>(min) is AC limited for the LVE222. A differential input as low as 50 mV will still produce full ECL levels at the output.



Figure 4. Typical Termination for Output Driver and Device Evaluation (Refer to Application Note AND8020 – Termination of ECL Logic Devices)

#### **Resource Reference of Application Notes**

AN1404 – ECLinPS Circuit Performance at Non–Standard V<sub>IH</sub> Levels

AN1405 – ECL Clock Distribution Techniques

AN1406 – Designing with PECL (ECL at +5.0 V)

AN1503 - ECLinPS I/O SPICE Modeling Kit

AN1504 – Metastability and the ECLinPS Family

AN1560 – Low Voltage ECLinPS SPICE Modeling Kit

AN1568 - Interfacing Between LVDS and ECL

AN1596 – ECLinPS Lite Translator ELT Family SPICE I/O Model Kit

AN1650 – Using Wire-OR Ties in ECLinPS Designs

AN1672 - The ECL Translator Guide

AND8001 - Odd Number Counters Design

AND8002 - Marking and Date Codes

AND8020 - Termination of ECL Logic Devices

#### PACKAGE DIMENSIONS

#### **FA SUFFIX**

TQFP PACKAGE CASE 848D-03 ISSUE D











#### **SECTION AB-AB** ROTATED 90° CLOCKWISE

#### NOTES:

- DIMENSIONING AND TOLERANCING PER ANSI
- Y14.5M, 1982.
  2. CONTROLLING DIMENSION: MILLIMETER.

- 2. CONTROLLING DIMENSION: MILLIMETER.
  3. DATUM PLANE -H- IS LOCATED AT BOTTOM OF LEAD AND IS COINCIDENT WITH THE LEAD WHERE THE LEAD EXITS THE PLASTIC BODY AT THE BOTTOM OF THE PARTING LINE.
  4. DATUMS -L-, -M- AND -N- TO BE DETERMINED AT DATUM PLANE -H-.
  5. DIMENSIONS S AND V TO BE DETERMINED AT SEATING PLANE -T-.
  6. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25 (0.010) PER SIDE. DIMENSIONS A AND B DO INCLUDE MOLD MISMATCH AND ARE DETERMINED AT DATUM PLANE -H-. DETERMINED AT DATUM PLANE -H-.
- DETERMINED AT DATUM PLANE-H-.

  7. DIMENSION D DOES NOT INCLUDE DAMBAR
  PROTRUSION. DAMBAR PROTRUSION SHALL
  NOT CAUSE THE LEAD WIDTH TO EXCEED 0.46
  (0.018). MINIMUM SPACE BETWEEN
  PROTRUSION AND ADJACENT LEAD OR
  PROTRUSION 0.07 (0.003).

|     | MII I IN | IETERS | INC       | HES   |  |
|-----|----------|--------|-----------|-------|--|
|     |          |        | _         |       |  |
| DIM | MIN      | MAX    | MIN       | MAX   |  |
| Α   |          | BSC    |           | BSC   |  |
| A1  |          | BSC    |           | BSC   |  |
| В   |          | BSC    | 0.394     |       |  |
| B1  | 5.00     | BSC    | 0.197     | BSC   |  |
| С   |          | 1.70   |           | 0.067 |  |
| C1  | 0.05     | 0.20   | 0.002     | 0.008 |  |
| C2  | 1.30     | 1.50   | 0.051     | 0.059 |  |
| D   | 0.20     | 0.40   | 0.008     | 0.016 |  |
| Е   | 0.45     | 0.75   | 0.018     | 0.030 |  |
| F   | 0.22     | 0.35   | 0.009     | 0.014 |  |
| G   | 0.65     | BSC    | 0.026     | BSC   |  |
| J   | 0.07     | 0.20   | 0.003     | 0.008 |  |
| K   | 0.50     | REF    | 0.020     | REF   |  |
| R1  | 0.08     | 0.20   | 0.003     | 0.008 |  |
| S   | 12.00    | BSC    | 0.472     | BSC   |  |
| S1  | 6.00     | BSC    | 0.236     | BSC   |  |
| U   | 0.09     | 0.16   | 0.004     | 0.006 |  |
| ٧   | 12.00    | BSC    | 0.472     | BSC   |  |
| V1  | 6.00     | BSC    | 0.236     | BSC   |  |
| W   | 0.20     | REF    | 0.008 REF |       |  |
| Z   |          | REF    | 0.039 REF |       |  |
| θ   | 0°       | 7°     | 0°        | 7°    |  |
| θ1  | 0°       |        | 0°        |       |  |
| θ2  | 12°      |        | 12°       |       |  |
| θ3  | 5°       | 13°    | 5° 13°    |       |  |



ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer.

#### **PUBLICATION ORDERING INFORMATION**

#### NORTH AMERICA Literature Fulfillment:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA

**Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada **Fax**: 303–675–2176 or 800–344–3867 Toll Free USA/Canada

Email: ONlit@hibbertco.com

Fax Response Line: 303-675-2167 or 800-344-3810 Toll Free USA/Canada

#### N. American Technical Support: 800-282-9855 Toll Free USA/Canada

EUROPE: LDC for ON Semiconductor - European Support

German Phone: (+1) 303-308-7140 (Mon-Fri 2:30pm to 7:00pm CET)

Email: ONlit-german@hibbertco.com

French Phone: (+1) 303–308–7141 (Mon–Fri 2:00pm to 7:00pm CET)

Email: ONlit-french@hibbertco.com

English Phone: (+1) 303–308–7142 (Mon–Fri 12:00pm to 5:00pm GMT)

Email: ONlit@hibbertco.com

#### EUROPEAN TOLL-FREE ACCESS\*: 00-800-4422-3781

\*Available from Germany, France, Italy, UK, Ireland

#### CENTRAL/SOUTH AMERICA:

Spanish Phone: 303-308-7143 (Mon-Fri 8:00am to 5:00pm MST)

Email: ONlit-spanish@hibbertco.com

Toll-Free from Mexico: Dial 01-800-288-2872 for Access -

then Dial 866-297-9322

ASIA/PACIFIC: LDC for ON Semiconductor – Asia Support

Phone: 303-675-2121 (Tue-Fri 9:00am to 1:00pm, Hong Kong Time)

Toll Free from Hong Kong & Singapore:

001-800-4422-3781

Email: ONlit-asia@hibbertco.com

JAPAN: ON Semiconductor, Japan Customer Focus Center 4–32–1 Nishi–Gotanda, Shinagawa–ku, Tokyo, Japan 141–0031

**Phone**: 81–3–5740–2700 **Email**: r14525@onsemi.com

#### ON Semiconductor Website: http://onsemi.com

For additional information, please contact your local

Sales Representative.