# MIL-STD-1750A **Radiation-Hardened MBU Preliminary**



#### Description

The L64551 MBU (Memory Management and Block Protect Unit) from LSI Logic is a radiation-hardened, single-chip memory management unit which supports the L64501 CPU. While the L64501 provides the required 1750A functionality as defined in MIL-STD-1750A, the L64551 focuses on the system implementation aspects and optional features of the standard.

For example, the L64551 includes on-chip control logic and fast mapping RAMs to implement both a memory management unit (MMU) and a block protect unit (BPU). The MMU provides logical-to-physical address translation and logical protection, and the BPU provides physical block protection. Other on-chip functions include watch-dog and bus time-out timers, a memory fault status register (MFSR), multimaster bus arbitration, and an extended addressing capability for up to 8 M words of

physical memory. The L64551 can interface directly with the L64501 CPU, also available from LSI Logic, to provide these optional MIL-STD-1750A enhancements and to optimize system performance.

To shorten the design cycle for L64501-based systems, L64551 MBU and L64501 CPU models are available in the LSI Logic Modular Design Environment™ or MDE™ software. The MDE software provides extensive design flexibility through its multichip and system simulation capabilities.

LSI Logic manufactures the L64551 MBU in a two-layer metal HCMOS process. The radiationhardened L64551 operates at 25 MHz, guaranteed after exposure, over the military temperature range -55°C to 125°C, and utilizes a single  $5V \pm 10\%$  power supply.

### **Features**

- Total ionizing dose specification of 200K Rad
- No single event upset (SEU) latchup expected; test results available Q4 89
- SEU cross-section (cm²/bit) to be determined; test results available Q4 89
- Threshold (MeV-cm² per milligram (LET)) to be determined; test results available Q4 89
- Guaranteed post-radiation clock frequency of 25 MHz
- MIL-STD-1750A (Notice 1) Instruction Set
- SEAFAC certification in an L64501-based system

- MMU, BPU, MFSR, timers, multi-master arbitration
- TTL-compatible interface
- MIL-STD-883C/38510 Class B and Class S screening options
- Silicon-gate epitaxial two-layer metal LMA9000 HCMOS technology
- Directly interfaces with L64501 CPU
- Available in 144-pin ceramic pin grid array (CPGA) and ceramic leaded chip carrier (CLDCC) packages

#### **Radiation Test Data**

SEU and total dose radiation data expected in Q4 89.

#### **Technical Information**

Refer to the L64500/64550 MIL-STD-1750A Microprocessor Technical Manual and datasheet, October, 1989.

#### **Ordering Information**

L64551 G Μ -25 Screening option: M–Class B Package option: Part number:

S-Class S

G-144-Pin Ceramic Pin Grid Array (CPGA) L-144-Pin Ceramic Leaded Chip Carrier (CLDCC)

Radiation-hardened

© 1990 LSI Logic Corporation. All rights reserved.

February 1990

Order Number L64551

L64551 MIL-STD-1750A **Radiation-Hardened** MBU **Preliminary** 



## **Sales Offices** and Design **Resource Centers**

**LSI** Logic Corporation Headquarters Milpitas CA

408.433.8000

Alabama **205.883.3527** 

Arizona

602.951.4560

California San Jose

**408.954.1561** 

Irvine

**714.553.5600** 

San Diego 619.541.7092

Encino

818.379.2400

Colorado 303.756.8800

Florida Altamonte Springs 407.339.2242

Boca Raton 407.395.6200

Georgia 404.448.4898

Illinois **708.773.0111** 

Maryland

Bethesda **301.897.5800** 

> Columbia 301.740.2048

Massachusetts

■ 617.890.0180 (Design Ctr) 617.890.0161 (Sales Ofc)

Michigan 313.930.6975

Minnesota

■ 612.921.8300

**New Jersey** 

**201.549.4500** 

**New York** 914.226.1620

**North Carolina** 

**919.872.8400** 

Ohio 614.438.2644

Oregon

503.645.9882

Pennsylvania 215.638.3010

Texas

Austin 512.338.2140

Dallas

214.788.2966

Washington **206.822.4384** 

> **LSI Logic Corporation** of Canada, Inc.

Headquarters Calgary **403.262.9292** 

Edmonton

403.450.4400

Ottawa 613.592.1263

Montreal 514.694.2417

Toronto

**416.620.7400** 

Vancouver **604.433.5705** 

France

LSI Logic S.A.

33.1.46212525

**LSI Logic Limited 972.3.5403741/4** 

Italy LSI Logic SPA

**39.39.6056881** 

Japan LSI Logic K.K.

Tokyo **81.3.589.2711** 

Tsukuba-Shi

81.298.52.8371

Osaka

81.6.947.5281

LSI Logic Corporation

of Korea Limited 82.2.785.1693

Netherlands LSI Logic/Arcobel

**31.4120.30335** 

Scotland **LSI Logic Limited** 

44.506.416767

Sweden LSI Logic Export AB

46.8.703.4680

Switzerland LSI Logic/Sulzer

41.32.515441

Taiwan **LSI Logic Corporation** 02.755.3433

**United Kingdom LSI Logic Limited** Bracknell

44.344.426544

Sidcup

44.1.302.8282

**West Germany** LSI Logic GmbH Headquarters

Munich 49.89.926903.0

Dusseldorf

**49.211.5961066** 

Stuttgart **49.711.2262151** 

**AE Advanced Electronics** 

Hannover

**49.511.3681756** 

**AE Advanced Electronics** 

Munich

49.89.93009855

Sales Offices with Design Resource Centers

© 1989 k

Distriction (% X \_\_\_\_\_\_

LSI Logic logo design and LDS are registered trademarks and CDE, Co-Designer, Channel-Free, ChipSizer, Compacted Array, Compacted Array Plus, Direct Drive, EasyASIC, Embedded Array, FloorPlanner, Logic Integrator, MDE, Modular Design Environment, Right-First-Time, Silicon Integrator and System Integrator are trademarks of LSI Logic Corporation.

LSI Logic Corporation reserves the right to make changes to any products and services herein at any time without notice. LSI Logic does not assume any responsibility or liability arising out of the application or use of any product or service described herein, except as expressly agreed to in writing by LSI Logic; nor does the purchase, lease, or use of a prod-uct or service from LSI Logic convey a license under any patent rights, copyrights, trademark rights, or any other of the intellectual property rights of LSI Logic or of third parties. All rights reserved.