# Integrated 10/100/1000 Gigabit Ethernet Transceiver #### **Features** - IEEE 802.3 compliant 1000BASE-T, 100BASE-TX, and 10BASE-T - Support auto-negotiation - Support timing programmable MII/ GMII/ RGMII (delay clock, and driving current etc.) - Support 3 power saving modes - Support software based Smart Cable Analyzer (SCA) - Support auto MDI/MDIX (auto negotiation or force mode) - Support auto polarity correction - Supports programmable LED modes and LED driving current - Supports speed down shift feature - Built in synchronization FIFO to support jumbo frame size up to 10KB in giga mode (4KB in 10M/100M mode) - Supports 2.1v and 1.2v built-in regulator control - Provide a 125MHz free running clock - Operating voltage 3.3v/ (2.5v option for RGMII)/ 1.8v/ 1.2v - 64-pin QFN lead-free package - Supports Lead Free package (Please refer to the Order Information) ## **General Description** IP1001 is an integrated physical layer device for 1000BASE-T, 100BASE-TX, and 10BASE-T applications. IP1001 supports MII, GMII and RGMII for different types of 10/100/1000Mb Media Access Controller (MAC). It supports Auto MDI/MDIX function to simplify the network installation and reduce the system maintenance cost. IP1001 supports speed down shift feature for a poor link quality to guarantee data transmission. Cable analysis function "SCA" is supported by programming MII registers of IP1001 through MDC/MDIO. IP1001 supports 2 types of power saving modes; i.e., power down mode defined in IEEE802.3, and APS (auto power saving). # **Table of Contents** | Fea | atures | | | |-----|-----------|---------------------------------------------------------|----| | Ge | neral De | escription | 1 | | Tab | ole of Co | ontents | 2 | | Re | vision H | listory | 3 | | 1 | Pin dia | agram | 4 | | 2 | Pin de | escription | 5 | | 3 | Functi | ional Description | | | | 3.1 | Medium Dependent Interface (MDI) for Twisted Pair Cable | 16 | | | 3.2 | MAC Interface (RGMII/ GMII/ MII) | | | | 3.3 | Serial Management Interface | | | | 3.4 | LED | 20 | | | 3.5 | Auto MDI/MDIX Crossover | 22 | | | 3.6 | Polarity Correction | | | | 3.7 | Auto-Negotiation | | | | 3.8 | Smart speed | | | | 3.9 | Power supply | | | | 3.10 | Digital Internal Function | | | | 3.11 | IEEE802.3 1000BASE_T Test mode | | | 4 | | ter Descriptions | | | | 4.1 | Control Register (Reg0) | | | | 4.2 | Status Register (Reg1) | | | | 4.3 | PHY Identifier Register (Reg2) | | | | 4.4 | PHY Identifier Register (Reg3) | | | | 4.5 | Advertisement Register (Reg4) | | | | 4.6 | Link Partner's Ability Register (Base Page) (Reg5) | | | | 4.7 | Auto-Negotiation Expansion Register (Reg6) | | | | 4.8 | Auto-Negotiation Next Page Transmit Register (Reg7) | | | | 4.9 | Auto-Negotiation Link Partner Next Page Register (Reg8) | | | | 4.10 | 1000BASE-T Control Register (Reg9) | | | | 4.11 | 1000BASE-T Status Register (Reg10) | | | | 4.12 | Extended Status Register (Reg15) | 37 | | | 4.13 | PHY Specific Control & Status Register (Reg16) | | | | 4.14 | PHY Link Status Register (Reg17) | | | | 4.15 | PHY Specific Control Register2 (Reg20) | | | 5 | | ical Characteristics | | | | 5.1 | Absolute Maximum Rating | | | | 5.2 | DC. Characteristic | | | | 5.3 | AC Timing | | | | 5.4 | Thermal Data | | | 6 | Order | Information | | | 7 | Packa | age Detail | 48 | # **Revision History** | Revision # | Change Description | |---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | IP1001-DS-R01 | Initial release. | | IP1001-DS-R02 | Assign pin number to power pins. Modify CAP pin description. Modify package dimension. | | IP1001-DS-R03 | Modify features description. Modify the pin desecration for X1. Change the part number to "IP1001 LF". Modify the LED pins description. Modify the RGMII/GMII driving current. Modify the operating temperature range. Modify RGMII/GMII timing. | | IP1001-DS-R04 | Modify LED mode description of pin 55. Modify DC characteristics. Add thermal parameters. | | IP1001-DS-R05 | Correct an editing error found on Page 4. | | IP1001-DS-R06 | Modify Maximum voltage of AVDD to 2.2V on Page 42 DC. Characteristic. | ## 1 Pin diagram # 2 Pin description ## Abbreviation | Abbreviation | Description | | | | | | |--------------|----------------------------------------------------------------------|--|--|--|--|--| | PWR | Power and Ground Pin | | | | | | | Ι | Schmitt trigger input | | | | | | | LI | The input is latched at the end of reset and used as a default value | | | | | | | 0 | Output | | | | | | | I/O | Schmitt trigger input/ Output | | | | | | | OD | Open drain output | | | | | | | IPH | Schmitt trigger input with 60 kohm internal pull high | | | | | | | IPL | Schmitt trigger input with 60 kohm internal pull low | | | | | | | IPECL | PECL input | | | | | | | OPECL | PECL output | | | | | | | Pin no. | Label | Туре | Description | |---------------|---------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configuration | n | | | | 50,51,53,7,8 | PHY_ADDR[4:0] | LI/O,<br>IPH | PHY Address Configuration These pins are latched upon power-on reset to define the PHY address of IP1001. PHY_ADDR[1:0] are internally pulled high. PHY_ADDR[4:0] share the same pins with RXD6, RXD7, RX_ER, CRS and COL. | | 36 | RGMII_N/GMII | IPL | GMII (MII)/ RGMII MAC Interface Mode Selection This pin is latched upon power-on reset to define the RGMII/GMII interface mode. 0: RGMII mode (default) 1: GMII/MII mode | | 48 | RXPHASE_SEL | LI/O | RX_CLK Phase Selection This pin is latched upon power-on reset, and acts as the initial value of register16 [0] to adjust timing of RX_CLK. 0: No output delay is added on RX_CLK 1: An output delay is added on RX_CLK (with respect to RXD, about 2ns delay in 1000BASE-T, and about 4ns delay in 100BASE-TX and 10BASE-T). RXPHASE_SEL shares the same pin with RXD4. | | 49 | TXPHASE_SEL | LI/O | GTX_CLK/TXC Phase Selection This pin is latched upon power-on reset, and acts as the initial value of register16 [1] to adjust timing of GTX_CLK/TXC. 0: No input delay is added on GTX_CLK/TXC 1: An input delay is added on GTX_CLK/TXC (with respect to TXD, about 2ns delay in 1000BASE-T, and about 4ns delay in 100BASE-TX and 10BASE-T). TXPHASE_SEL shares the same pin with RXD5. | | Pin no. | Label | | | Туре | Descripti | ion | | |---------|---------------|-------|--------|------|---------------|----------------|-----------------------------------------------------------------------------------------------------------------------------| | | MAC Interface | | | | | | | | | GMII | RGMII | MII | ] | | | | | 57 | GTX_CLK | TXC | | I | GMII/RG | MII Transı | mit Clock | | | | | | | I/F | MDI<br>speed | Description | | | | | | | GMII<br>Mode | Gigabit | 125Mhz input. IP1001 utilizes this clock to sample TXD[7:0], TX_ER and TX_EN at the rising edge. | | | | | | | | 10/100M<br>bps | Not used. | | | | | | | RGMII<br>Mode | Gigabit | 125Mhz input. IP1001 utilizes this clock to sample TXD[3:0] and TX_CTL at both the rising edge and falling edge of GTX_CLK. | | | | | | | | · | 25Mhz input. IP1001 utilizes this clock to sample TXD[3:0] and TX_CTL at both the rising edge and falling edge. | | | | | | | | 10Mbps | 2.5Mhz input. IP1001 utilizes this clock to sample TXD[3:0] and TX_CTL at both the rising edge and falling edge. | | 55 | | | TX_CLK | 0 | MII Trans | smit Clock | | | | | | | | I/F | MDI<br>speed | Description | | | | | | | GMII<br>Mode | | Not used. 25Mhz output. IP1001 uses the clock to sample TX_EN, TX_ER, and TXD[3:0]. | | | | | | | | · | 2.5Mhz output. IP1001 uses the clock to sample TX_EN, TX_ER, and TXD[3:0]. | | | | | | | RGMII<br>Mode | | Not used. This pin should be left open for normal operation. | | Pin no. | Label | | | Туре | Description | on | | |-------------|---------------|----------|----------|------|---------------------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | MAC Interface | | | | | | | | | GMII | RGMII | MII | | | | | | 58 | TX_EN | TX_CTL | TX_EN | I | GMII and<br>Control | l MII Trans | smit Enable/ RGMII Transmit | | | | | | | I/F | MDI<br>speed | Description | | | | | | | GMII<br>Mode | | Indicates the valid data is present on the data bus of TXD. Synchronous to the rising edge of GTX_CLK (Gigabit) or TXC_CLK (10/100M). | | | | | | | RGMII<br>Mode | | The TX_CTL indicates a signal like TX_EN at the rising edge of TXC. A signal like TX_ER is derived by the logical operation of latched "TX_EN" and the value at the falling edge of TXC. | | 5,4,2,1 | TXD[7:4] | | | I | | | description of pin 57. | | 62,61,60,59 | TXD[3:0] | TXD[3:0] | TXD[3:0] | I | _ | | ansmit Data<br>description of pin 57. | | 6 | TX_ER | | TX_ER | I | GMII and | I MII Trans | smit Error | | | | | | | I/F<br>GMII | MDI<br>speed<br>Gigabit | Description A "high" state present on this pin indicates transmit data | | | | | | | Mode | | error or carrier extension. It is synchronous to GTX_CLK | | | | | | | | | A "high" state present on this pin indicates transmit data error. It is synchronous to TX_CLK | | | | | | | RGMII<br>Mode | Gigabit,<br>100Mbps,<br>10Mbps | Not used. | | Pin no. | Label | | | Туре | Description | |-------------|---------------|--------|--------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------| | | MAC Interface | | | | | | | GMII | RGMII | MII | | | | 39 | RX_CLK | RXC | RX_CLK | 0 | GMII/ RGMII Receive Clock. | | | | | | | I/F MDI Description speed | | | | | | | Gigabit 125Mhz output. IP1001 sends out RXD[7:0], RXDV and RX_ER at the rising edge of RX_CLK. | | | | | | | 100Mbps 25Mhz output. IP1001 sends out RXD[3:0], RXDV and RX_ER at the rising edge of RX_CLK. | | | | | | | 10Mbps 2.5Mhz output.<br> P1001 sends out RXD[3:0],<br> RXDV and RX_ER at the<br> rising edge of RX_CLK. | | | | | | | RGMII Gigabit 125Mhz output. IP1001 sends out RXD[3:0] and RX_CTL at both the rising edge and falling edge of RXC. | | | | | | | 100Mbps 25Mhz output. IP1001 sends out RXD[3:0] and RX_CTL at both the rising edge and falling edge of RXC. | | | | | | | 10Mbps 2.5Mhz output. IP1001 sends out RXD[3:0] and RX_CTL at both the rising edge and falling edge of RXC. | | 40 | RX_DV | RX_CTL | RX_DV | 0 | GMII and MII Receive Enable/ RGMII Receive Control | | | | | | | I/F MDI Description speed | | | | | | | GMII Mode Gigabit 100Mbps data is present on the data bus of RXD. Synchronous to the rising edge of RX_CLK. | | | | | | | RGMII Mode Gigabit | | 51,50,49,48 | RXD[7:4] | | | 0 | GMII Receive Data (high nibble) Please see the pin description of pin 39. RXD[7:4] share the same pins with PHY_ADDR[3:4], TXPHASE_SEL, and RXPHASE_SEL. | | Pin no. | Label | | | Туре | Description | |-------------|---------------|----------|----------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | MAC Interface | | | | | | | GMII | RGMII | MII | | | | 45,44,42,41 | RXD[3:0] | RXD[3:0] | RXD[3:0] | 0 | GMII/RGMII/MII Receive Data Please see the pin description of pin 39. | | 53 | RX_ER | | RX_ER | 0 | GMII and MII Receive Error RX_ER shares the same pin with PHY_ADDR2. I/F MDI Description speed Gigabit A "high" state present on this pin indicates received data error or carrier extension. It is synchronous to RX_CLK 100Mbps A "high" state present on this , 10Mbps pin indicates received data error. It is synchronous to RX_CLK Gigabit, Not used. Gigabit, RGMII 100Mbps, Mode 10Mbps | | 7 | CRS | | CRS | IPH/O | GMII/MII Carrier Sense It asserts during either the transmission or the reception. CRS shares the same pin with PHY_ADDR1. | | 8 | COL | | COL | IPH/O | GMII/MII Collision If IP1001 operates in half mode, it asserts when both transmission and reception are running. If IP1001 works in full duplex mode, COL is always idle (logic low). COL shares the same pin with PHY_ADDR0. | | Pin no. | Pin no. Label Type | | Description | | | | |-------------------------|--------------------------------------------------------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|--| | LED Display | | | | | | | | | | LI/O | LED_MODE[1:0] Mode3. LED_MODE1 is defined by pin or LED_MODE0 is After power up, t register during th Since LED_MOD set pin 55 to sele | LED Mode Selection (MODE0~MODE3). LED_MODE[1:0] can provide 4 LED display modes, Mode0~Mode3. LED_MODE1 is set by register16[15]. LED_MODE0 is defined by pin or by register16[14]. The pin state of LED_MODE0 is latched upon reset and set to register 16[14] After power up, the designer can configure LED_MODE[1:0] register during the operation. Since LED_MODE1 is set to "0" upon reset, the designer can set pin 55 to select "00" or "01" display mode if the register 16[15:14] is unchanged. | | | | 15,14,13 | 15,14,13 LED2, LED1,<br>LED0 | | LED output pins 0,1,2 | | | | | | Mode0 | | Mode1 | Mode2 | Mode3 | | | LED_Mode1,<br>LED_Mode0 | 00 | | 01 | 10 | 11 | | | LED1 | 10/100M Link/A<br>0: link off<br>1: 10/100M link<br>Flash: TX or RX<br>100M Link/Act | on ( | Bi-color mode<br>{LED0, LED1}=<br>10= 1G Link;<br>01=10/100M Link; | 1G Link/Act 0: link off 1: Giga link on Flash: TX or RX 100M Link/Act | Bi-triple-color mode<br>{LED0, LED1}=<br>10= 1G Link;<br>01= 100M Link | | | | 0: link off<br>1: 100M link on<br>Flash: TX or RX | | 00= link off<br>11= link off | 0: link off<br>1: 100M link on<br>Flash: TX or RX | 00= 10M Link;<br>11= link off | | | LED2 | 1G Link/Act<br>0: link off<br>1: Giga link on<br>Flash: TX or RX | ( | Act<br>0: link off or idle<br>1: TX or RX | 10M Link/Act<br>0: link off<br>1: 10M link on<br>Flash: TX or RX | Link/ Act<br>0: link off<br>1: 10/100M/giga link<br>on<br>Flash: TX or RX | | | Pin no. | Label | Type | Description | | | | |-----------------------------|-------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Serial Management Interface | | | | | | | | 11 | MDC | I | Management Data Clock. MDC is the management data clock reference. A continuous clock is not expected. The maximum frequency supported is 12.5 MHz. | | | | | 12 | MDIO | I/O | Management Data Input Output. MDIO transfers management data in and out of the device synchronous to MDC. This pin should be connected to VDDO through a $5.1$ -k $\Omega$ pull up resistor. | | | | | Pin no. | Label | Туре | Description | | | | | |-----------------------------|-------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Medium Inte | Medium Interface | | | | | | | | 29,26,21,18,<br>30,27,22,19 | MDI[3:0]P,<br>MDI[3:0]M | I/O | Twisted- Pair Media Dependent Interface In 1000BASE-T mode, all 4 pairs are both input and output at the same time. In 100BASE-TX and 10BASE-T mode, MDI[0]P/M are used for transmit pair under MDI configuration, and is used for receive pair under MDIX configuration. MDI[1]P/M are used for receive pair under MDI configuration, and is used for transmit pair under MDIX configuration. MDI[2]P/M and MDI[3]P/M are unused in 100BASE-TX and 10BASE-T mode. | | | | | | Pin no. | Label | Туре | Description | |--------------|---------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Miscellaneou | ıs | | | | 16 | CTRL21 | O | Regulator Control. The internal linear regulator uses this pin to control an external PNP transistor to generate a 2.1v voltage source. IP1001 uses the AVDDH as a reference voltage, which can be 3.3v or 2.5v as shown in the following figure. The 2.1v power source is used for center tap of transformer and AVDD. The built in regulator works only if AVDD pins are connected to the collector of the external PNP as shown in the following figure. If AVDD pins are connected to an external power source instead of the collector of PNP, the function of CTRL21 doesn't work. AVDDH (3.3v/ 2.5v) CTRL21 AVDD (2.1v) | | | | | This pin can be left open if it is not used. | | 32 | CTRL12D | 0 | Regulator Control. The internal linear regulator uses this pin to control an external PNP transistor to generate a 1.2v voltage source. IP1001 uses the VDDO as a reference voltage, which can be 3.3v or 2.5v as shown in the following figure. The 1.2v power source is used for DVDD. The built in regulator works only if DVDD pins are connected to the collector of the external PNP as shown in the following figure. If DVDD pins are connected an external power source instead of the collector of PNP, the function of CTRL12D doesn't work. VDDO (3.3v/ 2.5v) CTRL12D DVDD (1.2v) This pin can be left open if it is not used. | | Pin no. | Label | Туре | Description | |-----------|---------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Miscellan | eous | <u> </u> | | | 33 | X1 | I | Reference Clock. 25 MHz crystal reference or oscillator input. Connects to crystal to provide the 25MHz crystal input. If a 25MHz oscillator is used, connect X1 to the oscillator's output. The input voltage of this pin should not exceed 1.8V. A voltage divider formed by 2 resistors is recommended if the output voltage of oscillator is over 1.8V. Please refer to the Crystal Specifications in detail. | | 34 | X2 | 0 | Reference Clock. 25 MHz crystal reference. | | 35 | RESET# | I | Hardware reset Active low. IP1001 enters reset state when this pin is pulled low. | | 37 | NC_TEST | IPL | It is used for scan test only. It should be left open for normal operation. | | 10 | CLK_OUT | О | 125M clock output It is used by external MAC device. This signal is always active after reset. | | 25 | CAP | | Capacitor pin It should be connected to GND through an external 10uF capacitor. It is used to stabilize the internal analog power. | | 17 | R_SET | I | Band gap Reference $ Add \ an \ external \ 6.19k\Omega \pm 1\% \ resistor \ between \ this \ pin \ and \\ GND. \ IP1001 \ utilizes \ this \ resistor \ to \ set \ the \ current \ source. $ | | n description (continued) | | | | | |---------------------------|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Pin no. | Label | Type | Description | | | Power pins | | | | | | 3, 38, 46,<br>54, 63 | DVDD | | 1.2v digital power | | | 20, 23,<br>28,31, | AVDD | | 1.8v or 2.1v analog power AVDD can be fed with external 1.8v or 2.1v power. | | | | | | If there is no external 1.8v power source, AVDD can be connected the 2.1v power source generated by CTRL21. If an external 1.8v power is available, AVDD can be connected to 1.8v to reduce the power consumption. | | | | | | If there is no external 2.5v power source, the center tap of transformer can be connected the 2.1v power source generated by CTRL21. If an external 2.5v power is available, the center tap of transformer can be connected to it, consuming the extra power consumption. | | | 9, 43, 47,<br>52, 56, 64 | VDDO | | 3.3v/ 2.5v digial I/O power VDDO is connected to 3.3v if IP1001 works in MII or GMII | | | | | | mode. VDDO is connected to 2.5v if IP1001 works at RGMII mode. | | | 24 | AVDDH | | 3.3v/ 2.5v analog power | | | | | | AVDDH can be fed with 3.3v or 2.5v, using the same power | | | | | | source of VDDO. Although VDDO and AVDDH use the same | | | | | | power source, user has to place a bead between VDDO and | | | | | | AVDDH to prevent the noise of AVDDH noise. | | | | GND | | Exposed PAD (E-PAD) (Thermal PAD) is Analog and Digital ground. | | ## 3 Functional Description The IP1001 is an Ethernet transceiver for 1000BASE-T, 100BASE-TX, and 10BASE-T. It uses one pair of UTP wires to transmit data and uses another pair to receive data when working in 100BASE-TX or 10BASE-T. It uses four pairs of UTP wires to transmit and to receive data when working in 1000BASE-T. It supports auto-negotiation, including next page exchanging, speed (1000M, 100M, 100M), duplex (full/ half) mode and master/slave resolution. This device also supports RGMII/ GMII/ MII to interface a MAC device. Registers in the IP1001 can be accessed via the SMI (MDC/MDIO). Three LEDs shows the various statuses of the device. Pair skews in the cables are automatically adjusted. Wiring errors are automatically corrected via pair swapping (automatic MDI/MDIX) and polarity correction. ## 3.1 Medium Dependent Interface (MDI) for Twisted Pair Cable The interface between IP1001 and CAT5 cable consists of four signal pairs, channel A, B, C and D, that are used for 1000BASE-T transmission/receiving. Each signal pair consists of two bi-directional pins that transmit and receive data stream at the same time. When the IP1001 operates in 100BASE-TX or 10BASE-T mode, only channel A and B are used, one for transmission and the other for reception. IP1001 will handle the MDIX/MDI crossover issue of the twisted-pair wire automatically. Please refer to section 3.5 Auto MDI/MDIX Crossover for detail. ## 3.2 MAC Interface (RGMII/ GMII/ MII) IP1001 supports RGMII and GMII/ MII interfaces. User can select the one of the interfaces by configure pin 36 and IP1001 will latch the setting at the end of hardware reset. If pin 36 is connected to GND through a resistor R44, RGMII is selected. If pin 36 is connected to VDDO through a resistor R24, GMII/ MII is selected. If GMII mode is selected and IP1001 links in 1000BASE-T mode, GTX\_CLK, TX\_EN, TXD[7:0] and TX\_ER are input signals and should be driven by an external MAC device, TX\_CLK is driven low. RX\_CLK, CRS, RX\_DV, RXD[7:0], RX\_ER and COL are output signals to an external MAC device. In the 100BASE-TX (10BASE-T) modes, both TX\_CLK and RX\_CLK source 25 MHz (2.5 MHz) clock respectively. TX\_EN, TXD[3:0] and TX\_ER are input signal and should be driven by an external MAC device. RX\_CLK, CRS, RX\_DV, RXD[3:0], RX\_ER and COL are output signals to an external MAC device. GTX\_CLK and TXD[7:4] signals are ignored and RXD[7:4] drives low. If RGMII mode is selected, TXC, TX\_CTL and TXD[3:0] are input signals and should be driven by an external MAC device, TX\_CLK is driven low. RXC, RX\_CTL and RXD[3:0] are output signals to an external MAC device. RXC provides a 125 Mhz, 25 Mhz or 2.5 Mhz reference clock depending on the link speed is 1000M, 100M or 10M. A timing adjustment on MAC interface is implemented in IP1001 by adding delay to the clock pins and changing driving capability on RX pins. User can add input delay to the GTX\_CLK(TXC) by programming pin 49 TXPHASE\_SEL or register 16.1 or add output delay to the RX\_CLK(RXC) by programming pin 48 RXPHASE\_SEL or register 16.0. The driving capability of RX signals can be configured by programming MII register 16[8:5] #### MII/GMII/RGMII selection and signal direction RGMII is active if pin 36 RGMII\_N/GMII is pulled low. GMII is active if pin 15 RGMII\_N/GMII is pulled high and IP1001is linked at giga mode. MII is active if pin 15 RGMII\_N/GMII is pulled high and IP1001 islinked at 100M, or 10M. ## Waveform of RGMII and GMII (MII) #### RGMII #### TXERR = GMII'S TX\_EN (XOR) GMII'S TX\_ER RXERR = GMII'S RX\_DV (XOR) GMII'S RX\_ER ## GMII (MII) ## 3.3 Serial Management Interface The serial management interface consisting of two pins, MDC and MDIO, provides access to the MII registers of IP1001. MDC is a clock input and runs at a maximum rate of 12.5 MHz. MDIO is a bi-directional data pin that runs synchronously to MDC. The MDIO pin requires a 5.1-k $\Omega$ pull up resistor. To access MII register in IP1001, MDC should be at least one more cycle than MDIO. That is, a complete command consists of 32 bits MDIO data and at least 33 MDC clocks. | Frame format | <ld><ldle><start><op code=""><phy address=""><registers address=""><turnaround><data><idle></idle></data></turnaround></registers></phy></op></start></ldle></ld> | |--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Read<br>Operation | $ < A_4A_3A_2A_1A_0 > A_4A_3A_1A_1A_0 > < A_4A_3A_1A_1A_0 > < A_4A_3A_1A_1A_0 > < A_4A_3A_1A_1A_1A_1A_1A_1A_1A_1A_1A_1A_1A_1A_1A$ | | Write<br>Operation | $ < Idle > < 0.1 > < 0.1 > < A_4A_3A_2A_1A_0 > < R_4R_3R_2R_1R_0 > < 1.0 > < b_{15}b_{14}b_{13}b_{12}b_{11}b_{10}b_9b_8b_7b_6b_5b_4b_3b_2b_1b_0 > < Idle > < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 < 0.0 $ | IP1001 provides 3 LED pins, LED0~2, and four LED display modes, mode0~3. User can select one of four LED modes by configuring LED\_MODE1 and LED\_MODE0. LED\_MODE1 and LED\_MODE0 are defined in register 16[15:14]. Pin 55 LED\_MODE0 defines the default value of register 16[14]. The functionality of the LED pins is shown in the table below. The driving capability of LED pins can be programmed by writing MII register 16[13]. LED mode setting VDDO R24 M5.1K TX CLK/LED MODE0 R44 M5.1K TX CLK/LED MODE0 ## LED application circuit #### Mode 0 & mode 2 ## Mode 1 Bi-color LED configuration ## Mode 3 Bi-tripple color LED configuration | | Mode0 | Mode1 | Mode2 | Mode3 | |-------------------------|------------------|-----------------------------------------------------------------------------------|----------------|---------------------------------------------------------------------------------| | LED_MODE1,<br>LED_MODE0 | 0,0 | 0,1 | 1,0 | 1,1 | | Pin 13 LED0 | 10/100M Link/Act | Bi-color mode | 1G Link/ Act | Bi-triple-color mode | | Pin 14 LED1 | 100M Link/Act | {LED0, LED1}=<br>10= 1G Link;<br>01=10/100M Link;<br>00= link off<br>11= link off | 100M Link/ Act | {LED0, LED1}=<br>10= 1G Link;<br>01= 100M Link<br>00= 10M Link;<br>11= link off | | Pin 15 LED2 | 1G Link/Act | Act | 10M Link/ Act | Link/ Act | Note: Link: LED on Act (activity): LED blinking (frequency is about 10Hz) #### 3.5 Auto MDI/MDIX Crossover The IP1001 implements auto-crossover function, that is, users don't have to care using a crossover or non-crossover cable. Its pin mapping in MDI and MDIX modes is shown in the following table. If IP1001 interoperates with a device that does not implement auto MDI/MDIX crossover, the IP1001 makes the necessary adjustment prior to performing auto-negotiation. If the IP1001 interoperates with a device that implements auto MDI/MDIX crossover, a random algorithm as described in IEEE 802.3 section 40.4.4 determines which device performs the crossover. When the IP1001 interoperates with a 10BASE\_T PHY or a PHY that implements auto-negotiation, IP1001 decides the MDI/MDIX by the presence of link pulses. However, when interoperating with a 100BASE\_TX PHY that does not implement auto-negotiation (i.e. link pulses are not present), IP1001 uses signal energy of receiving MLT3 signals to determine whether or not to crossover. The auto MDI/MDIX function is turned on automatically after hardware reset and users can disable it by programming MII register 20.2. User can check if IP1001 is in MDI or MDIX type by reading MII register 17.11. Auto MDI/MDIX function is not affected by disabling auto-negotiation function. | Pin | MDI | | | MDIX | | | |-----------|------------|------------|----------|------------|------------|----------| | | 1000BASE-T | 100BASE-TX | 10BASE-T | 1000BASE-T | 100BASE-TX | 10BASE-T | | MDI[0]P/M | BI_DA+/- | TX+/- | TX+/- | BI_DB+/- | RX+/- | RX+/- | | MDI[1]P/M | BI_DB+/- | RX+/- | RX+/- | BI_DA+/- | TX+/- | TX+/- | | MDI[2]P/M | BI_DC+/- | Unused | Unused | BI_DD+/- | Unused | Unused | | MDI[3]P/M | BI_DD+/- | Unused | Unused | BI_DC+/- | Unused | Unused | #### 3.6 Polarity Correction The IP1001 performs polarity correction without any manual setting. It corrects polarity errors on the receive pairs in 1000BASE-T and 10BASE-T modes automatically. In 1000BASE-T mode, polarity correction is based on the sequence of idle symbols. In 10BASE-T mode, polarity correction is based on the detection the polarity of valid normal link pulse and idle pulse. In 100BASE-TX mode, the polarity does not matter. ## 3.7 Auto-Negotiation IP1001 will performs Auto-Negotiation automatically if one of the following conditions happened: - 1) Power up reset, hardware reset, or software reset (by programming MII register 0.15). - 2) Restart Auto-Negotiation (by programming MII register 0.9). - 3) Transition from power down to power up (by programming MII register 0.11). - 4) Link is down. Once Auto-Negotiation is initiated, IP1001 sends out the appropriate base pages/ next pages to advertise its capability and negotiate with the link partner to determine speed, duplex, and master/slave. Note that IP1001 handles the base page/ next page exchanges automatically without user intervention. To link at giga mode, the link partner of IP1001 has to support Auto-Negotiation, too. Once IP1001 completes Auto-Negotiation it updates the statuses in registers 1, 5, 6, 10 and 17. The advertised abilities can be changed by writing registers 4 and 9. It is noted that a write access to register 4 or 9 has no effect once the IP1001 begins transmitting Fast Link Pulses (FLPs). This guarantees that the transmitted FLPs are consistent. Register 7 is treated in a similar way as registers 4 and 9 during additional next page exchanges. If the link partner doesn't support Auto-Negotiation, IP1001 determines the link speed using parallel detection and the link result is either 10M half duplex or 100M half duplex. Please refer to IEEE 802.3 clause 28 and 40 for more detailed description of Auto-Negotiation. Auto-Negotiation can be disabled by programming register 0.12. When Auto-Negotiation is disabled, the speed and duplex of IP1001 can be changed by programming registers 0.13, 0.6 and 0.8, respectively. ## 3.8 Smart speed IP1001 supports smart speed function. If IP1001 can't link at Gigabit speed due to cable quality, the link speed is down shift to 100M automatically if smart speed option is turned on. If the function is turned off, IP1001 will link down if it can't link at giga mode due to cable quality. The function is default on and it can be enabled/disabled by programming MII register 16.11. ## 3.9 Power supply IP1001 has 4 sets of power pins, DVDD, AVDD, VDDO and AVDDH. VDDO is connected to 3.3v or 2.5v depending on MAC interface is GMII or RGMII. AVDDH can use the same power source of VDDO, that is 3.3v or 2.5v, but it needs a bead to prevent VDDO noise. AVDD can be connected to 1.8v or 2.1v. If there is no external 1.8v power source, user can use the 2.1v power generated by the built in regulator (CTRL21). DVDD is connected to 1.2v. The center tap of transformer can be connected to 2.1v or 2.5v. If there is no external 2.5v power source, user can use the 2.1v power generated by the built in regulator control(CTRL21). The current limit of bead should be large enough to prevent the IR drop in power supply input. ## 3.10 Digital Internal Function The IP1001 integrates all necessary function blocks to achieve the communication ability over CAT5 unshielded twisted pair cables. These function blocks include analog blocks and digital blocks. Analog function blocks includes analog to digital converter (ADC), digital to analog converter (DAC), active hybrid, and high-speed 1.25GHz transmitter/receiver. Digital function blocks include digital adaptive feed-forward equalizer (FFE), decision-feedback equalizer (DFE), echo canceller (EC), near-end-cross-talk canceller, baseline wander canceller, and digital phase lock-loop (DPLL). Some other encoding/decoding blocks are also necessary in the transmission/receiving data path. ## 3.11 IEEE802.3 1000BASE\_T Test mode IP1001 supports four test modes for 1000BASE\_T defined in IEEE802.3 clause 40.6. User can force IP1001 to be in test mode to characterize its waveform, jitter, and distortion by programming MII register 9[15:13]. # **Register Descriptions** # Abbreviation description | Abbreviation | Description | |--------------|--------------------------------| | SC | Self-Clear | | LH | Latched High | | LL | Latched Low | | RO | Read Only | | R/W | Read and Write | | NA | Not Affected | | HW Reset | Reset by RESET# pin | | SW Reset | Reset by MII register 0 bit 15 | PHY registers The IP1001 supports a full set of PHY registers, which can be accessed through the MDC/MDIO interface. | Register | Description | |----------|--------------------------------------------------| | Reg0 | Control Register | | Reg1 | Status Register | | Reg2 | PHY Identifier Register | | Reg3 | PHY Identifier Register | | Reg4 | Auto-Negotiation advertise register | | Reg5 | Link Partner Ability Register | | Reg6 | Auto-Negotiation Expansion Register | | Reg7 | Auto-Negotiation Next Page Transmit Register | | Reg8 | Auto-Negotiation Link Partner Next Page Register | | Reg9 | 1000BASE-T Control Register | | Reg10 | 1000BASE-T Status Register | | Reg11~14 | Reserved. Do not access to these registers. | | Reg15 | Extended Status Register | | Reg16 | PHY Specific Control Register1 | | Reg17 | PHY Link Status Register | | Reg18~19 | Reserved. Do not access to these registers. | | Reg20 | PHY Specific Control Register2 | | Reg21~31 | Reserved | # 4.1 Control Register (Reg0) | Bit | Name | Descr | Description | | | HW<br>Reset | SW<br>Reset | |-------|----------------------------|---------|--------------------------------------------------------------------------|--------------------------------|-----------|-------------|-------------| | 0.5:0 | Reserved | | | | RO | Always | 0 | | 0.6 | Speed Selection | 0.6 | 0.13 | | R/W | 1 | NA | | | (MSB) | 1 | 1 | Reserved | | | | | | | 1 | 0 | 1000Mb/s | | | | | | | 0 | 1 | 100Mb/s | | | | | | | 0 | 0 | 10Mb/s | | | | | 0.7 | Collision Test | | | . signal test<br>L signal test | R/W | 0 | 0 | | 8.0 | Duplex Mode | | 1: Full duplex<br>D: Half duplex | | | 1 | NA | | 0.9 | Restart Auto-NEG | | Restart Auto-Negotiation Process Normal operation | | | 0 | SC | | 0.10 | Isolate | electri | 1: Isolate PHY from MII, GMII, or RGMII electrically 0: normal operation | | | 0 | 0 | | 0.11 | Power Down | | 1: Power down<br>D: Normal operation | | | 0 | 0 | | 0.12 | Auto-Negotiation<br>Enable | | 1: Enable Auto-Negotiation Process D: Disable Auto-Negotiation Process | | | 1 | NA | | 0.13 | Speed Selection (LSB) | Please | Please refer to bit 0.6 for detail information | | | 0 | NA | | 0.14 | Loopback | | 1: Enable loop back mode<br>0: Disable loop back mode | | | 0 | 0 | | 0.15 | Software Reset | | Y softwa<br>mal oper | | R/W<br>SC | 0 | 0 (SC) | # 4.2 Status Register (Reg1) | Bit | Name | Description | Туре | HW<br>Reset | SW<br>Reset | |------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|----------|-------------|-------------| | 1.0 | Extended Capability | <ul><li>1: Support extended register capabilities</li><li>0: Support basic register set capabilities only</li></ul> | RO | 1 | 1 | | 1.1 | Jabber Detect | Jabber condition detected No jabber condition detected | | | 0 | | 1.2 | Link Status | 1: Link is up<br>0: Link is down | RO<br>LL | 0 | 0 | | 1.3 | Auto-Negotiation<br>Ability | PHY is able to perform Auto-Negotiation PHY is not able to perform Auto-Negotiation | RO | 1 | 1 | | 1.4 | Remote Fault | Remote fault condition detected No remote fault condition detected | RO<br>LH | 0 | 0 | | 1.5 | Auto-Negotiation<br>Complete | Auto-Negotiation process completed Auto-Negotiation process not completed | RO | 0 | 0 | | 1.6 | MF Preamble<br>Suppression | PHY accepts management frames with preamble suppressed. PHY does not accept management frames with preamble suppressed. | RO | Reserve | ed 1 | | 1.7 | Reserved | Ignore when read | RO | Reserved 0 | | | 1.8 | Extended Status | There is extended status information in Register 15 No extended status information in Register 15 | RO | Reserve | ed 1 | | 1.9 | 100BASE-T2 Half<br>Duplex | <ul><li>1: PHY able to perform half duplex 100BASE-T2</li><li>0: PHY not able to perform half duplex 100BASE-T2</li></ul> | RO | Reserve | ed 0 | | 1.10 | 100BASE-T2 Full<br>Duplex | 1: PHY able to perform full duplex 100BASE-T2 0: PHY not able to perform full duplex 100BASE-T2 | RO | Reserve | ed 0 | | 1.11 | 10Mb/s Half Duplex | 1: PHY able to operate at 10 Mb/s in half duplex mode 0: PHY not able to operate at 10 Mb/s in half duplex mode | RO | 1 | 1 | | 1.12 | 10 Mb/s Full<br>Duplex | <ul><li>1: PHY able to operate at 10Mb/s in full duplex mode</li><li>0: PHY not able to operate at 10Mb/s in full duplex mode</li></ul> | RO | 1 1 | | | 1.13 | 100BASE-X Half<br>Duplex | 1: PHY able to perform half duplex 100BASE-X 0: PHY not able to perform half duplex 100BASE-X | RO | 1 | 1 | | 1.14 | 100BASE-X Full<br>Duplex | 1: PHY able to perform full duplex 100BASE-X 0: PHY not able to perform full duplex 100BASE-X | RO | 1 | 1 | | 1.15 | 100BASE-T4 | 1: PHY able to perform 100BASE-T4 0: PHY not able to perform 100BASE-T4 | RO | Reserve | ed 0 | # 4.3 PHY Identifier Register (Reg2) | Bit | Name | Description | Туре | HW<br>Reset | SW<br>Reset | |---------|-----------------------------------------------------|-------------------------------------------------------|------|-------------|-------------| | 2[15:0] | Organizationally<br>Unique Identifier<br>Bit [3:18] | 0000_0010_0100_0011<br>Note: ICplus's OUI is 0x0090C3 | RO | Always ( | 0x0243 | # 4.4 PHY Identifier Register (Reg3) | Bit | Name | Description | Туре | HW<br>Reset | SW<br>Reset | |----------|------------------------------------------------------|-------------|------|-------------|-------------| | 3[3:0] | Revision Number | 0000 | RO | Always ( | 0000 | | 3[9:4] | Manufacturer's<br>Model Number | 011001 | RO | Always ( | 011001 | | 3[15:10] | Organizationally<br>Unique Identifier<br>Bit [19:24] | 000011 | RO | Always ( | 000011 | # 4.5 Advertisement Register (Reg4) | Name | Description | Туре | HW<br>Reset | SW<br>Reset | |---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Selector Filed | Only CSMA/CD <00001> is specified. No | RO | 00001 | 00001 | | | other protocols are supported. | | | | | 10BASE-T Half<br>Duplex | 1 = 10Base-T full duplex is supported 0 = 10Base-T full duplex not supported | R/W | 1 | 1 | | 10BASE-T Full<br>Duplex | 1 = 10Base-T half duplex is supported 0 = 10Base-T half duplex not supported | R/W | 1 | 1 | | 100BASE-TX Half<br>Duplex | 1 = 100Base-TX half duplex is supported 0 = 100Base-TX half duplex not supported | R/W | 1 | 1 | | 100BASE-TX Full<br>Duplex | 1 = 100Base-TX full duplex is supported 0 = 100Base-TX full duplex not supported | R/W | 1 | 1 | | 100BASE-T4 | 1 = 100Base-T4 is supported<br>0 = 100Base-T4 not supported | RO | Reserved 0 | | | PAUSE | 1 = flow control is supported 0 = flow control is not supported | R/W | 0 | | | Asymmetric Pause | 1 = asymmetric flow control is supported 0 = asymmetric flow control is not supported | R/W | 0 | | | Reserved | Ignore when read | R/W | 0 | 0 | | Remote Fault | 1 = Advertise remote fault detection capability 0 = Not advertise remote fault detection capability | R/W | 0 | | | Reserved | Ignore when read | RO | Reserve | ed 0 | | Next Page | 1 = Next pages are supported | R/W | 1 | | | | Selector Filed 10BASE-T Half Duplex 10BASE-T Full Duplex 100BASE-TX Half Duplex 100BASE-TX Full Duplex 100BASE-TA Full Duplex Asymmetric Pause Reserved Remote Fault Reserved | Selector Filed Only CSMA/CD <00001> is specified. No other protocols are supported. 10BASE-T Half Duplex 1 = 10Base-T full duplex is supported 0 = 10Base-T full duplex is supported 10BASE-T Full Duplex 1 = 10Base-T half duplex is supported 0 = 10Base-T half duplex not supported 100BASE-TX Half Duplex 1 = 100Base-TX half duplex is supported 0 = 100Base-TX half duplex not supported 100BASE-TX Full Duplex 1 = 100Base-TX full duplex is supported 0 = 100Base-TX full duplex not supported 0 = 100Base-TX full duplex not supported 100BASE-T4 1 = 100Base-T4 is supported 0 = 100Base-T4 not supported 0 = 100Base-T4 not supported 0 = flow control is not supported 0 = flow control is not supported 1 = asymmetric flow control is not supported Reserved Remote Fault 1 = Advertise remote fault detection capability 0 = Not advertise remote fault detection capability Reserved Ignore when read | Selector Filed Only CSMA/CD <00001> is specified. No other protocols are supported. 10BASE-T Half Duplex 1 = 10Base-T full duplex is supported 0 = 10Base-T full duplex not supported 110BASE-T Full Duplex 1 = 10Base-T half duplex is supported 0 = 10Base-T half duplex not supported 1100BASE-TX Half Duplex 1 = 100Base-TX half duplex is supported 0 = 100Base-TX half duplex not supported 1100BASE-TX Full Duplex 1 = 100Base-TX full duplex is supported 0 = 100Base-TX full duplex not supported 0 = 100Base-TX full duplex not supported 0 = 100Base-TX full duplex not supported 0 = 100Base-T4 is supported 0 = 100Base-T4 not supported PAUSE 1 = flow control is supported 0 = flow control is not supported 0 = asymmetric flow control is supported 0 = asymmetric flow control is not supported Reserved Ignore when read R/W Remote Fault 1 = Advertise remote fault detection capability 0 = Not advertise remote fault detection capability Reserved Ignore when read RO Next Page 1 = Next pages are supported R/W | Selector Filed Only CSMA/CD <00001> is specified. No other protocols are supported. 10BASE-T Half Duplex 1 = 10Base-T full duplex is supported 0 = 10Base-T full duplex not supported 10BASE-T Full Duplex 1 = 10Base-T half duplex is supported 0 = 10Base-T half duplex is supported 100BASE-TX Half Duplex 1 = 100Base-TX half duplex is supported 0 = 100Base-TX half duplex is supported 100BASE-TX Full Duplex 1 = 100Base-TX half duplex is supported 0 = 100Base-TX half duplex is supported 0 = 100Base-TX full duplex is supported 0 = 100Base-TX full duplex not supported 1 = 100Base-TX full duplex not supported 0 = 100Base-TX full duplex not supported 0 = 100Base-TX full duplex not supported 1 = 100Base-TX full duplex not supported 0 = 100Base-TX is supported 0 = 100Base-T4 is supported 0 = 100Base-T4 not supported 0 = 100Base-T4 not supported 0 = 100Base-T4 not supported 0 = 100Base-T4 is 100Base-T5 is not supported 0 = 100Base-T6 is not supported 0 = 100Base-T6 is not supported 0 = 100Base-T7 is not supported 0 = 100Base-T8 | # 4.6 Link Partner's Ability Register (Base Page) (Reg5) | Bit | Name | Description | | HW<br>Reset | SW<br>Reset | |--------|---------------------------|------------------------------------------------|----|-------------|-------------| | 5[4:0] | Selector Field | | RO | 0 | 0 | | 5.5 | 10BASE-T Half<br>Duplex | 1 = 10Base-T is supported by link partner | RO | 0 | 0 | | | Duplex | 0 = 10Base-T not supported by link partner | | | | | 5.6 | 10BASE-T Full | 1 = 10Base-T full duplex is supported by link | RO | 0 | 0 | | | Duplex | partner | | | | | | | 0 = 10Base-T full duplex not supported by link | | | | | | | partner | | | | | 5.7 | 100BASE-TX Half | 1 = 100Base-TX is supported by link partner | RO | 0 | 0 | | | Duplex | 0 = 100Base-TX not supported by link partner | | | | | 5.8 | 100BASE-TX Full<br>Duplex | 1 = 100Base-TX full duplex is supported by | RO | 0 | 0 | | | | link partner | | | | | | | 0 = 100Base-TX full duplex not supported by | | | | | | | link partner | | | | | 5.9 | 100BASE-T4 | 1 = 100Base-T4 is supported by link partner | RO | 0 | 0 | | | | 0 = 100Base-T4 not supported by link partner | | | | | 5.10 | PAUSE | 1 = flow control is supported by Link partner | RO | 0 | 0 | | | | 0 = flow control is not supported by Link | | | | | | | partner | | | | | 5.11 | Asymmetric Pause | 1 = asymmetric flow control is supported by | RO | 0 | 0 | | | | Link partner | | | | | | | 0 = asymmetric flow control is NOT supported | | | | | | | by Link partner | | | | | 5.12 | Reserved | | RO | 0 | 0 | | Bit | Name | Description | Туре | HW<br>Reset | SW<br>Reset | |------|--------------|------------------------------------------------------------------------------------|------|-------------|-------------| | 5.13 | Remote Fault | 1 = link partner is indicating a remote fault | RO | 0 | 0 | | | | 0 = link partner does not indicate a remote | | | | | | | fault. | | | | | | | It is Received Code Word Bit 13. | | | | | 5.14 | Acknowledge | 1 = link partner acknowledges reception of | RO | 0 | 0 | | | | local node's capability | | | | | | | 0 = no acknowledgement | | | | | | | It is Received Code Word Bit 14. | | | | | 5.15 | Next Page | 1 = Next pages are supported by link partner | RO | 0 | 0 | | | | 0 = Next pages are not supported by link partner. It is Received Code Word Bit 15. | | | | # 4.7 Auto-Negotiation Expansion Register (Reg6) | Bit | Name | Description | Туре | HW<br>Reset | SW<br>Reset | |--------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|----------|-------------|-------------| | 6.0 | Link Partner<br>Auto-Negotiation Able | 1: Link partner supports Auto-Negotiation D: Link partner does not support Auto-Negotiation | | 0 | 0 | | 6.1 | Page Received | 1: A new page has been received<br>0: A new page has not been received | RO<br>LH | 0 | 0 | | 6.2 | Local Next Page<br>Able | Local device supports Next Page Local device does not support Next Page | RO | 1 | 0 | | 6.3 | Link Partner Next<br>Page Able | Link Partner supports Next Page Link Partner does not support Next Page | RO | 0 | 0 | | 6.4 | Parallel Detection<br>Fault | A fault has been detected via Parallel Detection function A fault has not been detected via Parallel Detection function | RO | 0 | 0 | | 6.15:5 | Reserved | Ignore when read | RO | Reserve | 0 | # 4.8 Auto-Negotiation Next Page Transmit Register (Reg7) | Bit | Name | Description | | HW<br>Reset | SW<br>Reset | |---------|---------------------------|---------------------------|-----|-------------|-------------| | 7[10:0] | Message/Unformatted Field | ansmit Code Word Bit 10:0 | | 0x001 | 0x001 | | 7.11 | Toggle | Transmit Code Word Bit 11 | RO | 0 | 0 | | 7.12 | Acknowledge 2 | Transmit Code Word Bit 12 | R/W | 0 | 0 | | 7.13 | Message Page | Transmit Code Word Bit 13 | R/W | 1 | 1 | | 7.14 | Reserved | Transmit Code Word Bit 14 | RO | Reserved 0 | | | 7.15 | Next Page | Transmit Code Word Bit 15 | | 0 | 0 | # 4.9 Auto-Negotiation Link Partner Next Page Register (Reg8) | Bit | Name | Description Typ | | HW<br>Reset | SW<br>Reset | |---------|---------------------------|---------------------------|----|-------------|-------------| | 8[10:0] | Message/Unformatted Field | ceived Code Word Bit 10:0 | | 0x000 | 0x000 | | 8.11 | Toggle | Received Code Word Bit 11 | RO | 0 | 0 | | 8.12 | Acknowledge 2 | Received Code Word Bit 12 | RO | 0 | 0 | | 8.13 | Message Page | Received Code Word Bit 13 | RO | 0 | 0 | | 8.14 | Acknowledge | Received Code Word Bit 14 | RO | 0 | 0 | | 8.15 | Next Page | Received Code Word Bit 15 | RO | 0 | 0 | # 4.10 1000BASE-T Control Register (Reg9) | Bit | Name | Description | on | Туре | HW<br>Reset | SW<br>Reset | |----------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|------|-------------|-------------| | 9[7:0] | Reserved | Ignore wh | Ignore when read | | | ed to | | 9.8 | 1000BASE-T Half<br>Duplex | | 1: Advertise 1000BASE-T half duplex capable 0: Not advertise | | | 0 | | 9.9 | 1000BASE-T Full<br>Duplex | | 1: Advertise 1000BASE-T full duplex capable 0: Not advertise | | | 0 | | 9.10 | Port Type | 1: Prefer of the contract t | R/W | 1 | 0 | | | 9.11 | Configuration<br>Value | 1: Manual<br>0: Manual<br>It is valid | R/W | 0 | 0 | | | 9.12 | Manual<br>Configuration<br>Enable | 1: Manual<br>0: Manual | R/W | 0 | 0 | | | 9[15:13] | Test mode | 1000BASE_T test mode defined in IEEE802.3 clause 40.6. | | R/W | 000 | 000 | | | | 9[15:13] | Mode | | | | | | | 000 | Normal Mode | | | | | | | 001 | Test Mode 1 - Transmit waveform test | | | | | | | 010 | Test Mode 2 - Transmit Jitter test in MASTER mode | | | | | | | 011 | Test Mode 3 - Transmit Jitter test in SLAVE mode | | | | | | | 100 | Test Mode 4 - Transmit distortion test | | | | | | | Others | Reserved | | | | # 4.11 1000BASE-T Status Register (Reg10) | Bit | Name | Description | | HW<br>Reset | SW<br>Reset | |---------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|----|-------------|-------------| | 10[7:0] | Idle Error Count | RO 0x0 | | 0x00 | 0x00 | | 10.8 | Reserved | Ignore when read | RO | Reserve | ed to 0 | | 10.9 | Reserved | Ignore when read | RO | Reserve | ed to 0 | | 10.10 | Link Partner's<br>1000BASE-T Half<br>Duplex Capability | Link Partner is capable of 1000BASE-T half duplex C: Link Partner is not capable of 1000BASE-T half duplex | RO | 0 | 0 | | 10.11 | Link Partner's<br>1000BASE-T Full<br>Duplex Capability | : Link Partner is capable of 1000BASE-T full duplex : Link Partner is not capable of 1000BASE-T full duplex | | 0 | 0 | | 10.12 | Remote Receiver Status | 1: Remote Receiver OK D: Remote Receiver Not OK | | 0 | 0 | | 10.13 | Local Receiver<br>Status | 1: Local Receiver OK<br>0: Local Receiver Not OK | | 0 | 0 | | 10.14 | MASTER/SLAVE<br>Configuration<br>Resolution | Local PHY configuration resolved to MASTER Cocal PHY configuration resolved to SLAVE | | 0 | 0 | | 10.15 | MASTER/SLAVE<br>Configuration Fault | MASTER/SLAVE configuration fault detected E No MASTER/SLAVE configuration fault detected | | 0 | 0 | # 4.12 Extended Status Register (Reg15) | Bit | Name | Description | Туре | HW<br>Reset | SW<br>Reset | |----------|---------------------------|--------------------------------------------------------------------------------------------|------|-------------|-------------| | 15[11:0] | Reserved | Ignore when read | RO | 0x000 | 0x000 | | 15.12 | 1000BASE-T<br>Half Duplex | 1: be able to perform half duplex 1000BASE-T 0: not able to perform half duplex 1000BASE-T | RO | 1 | 1 | | 15.13 | 1000BASE-T<br>Full Duplex | 1: be able to perform full duplex 1000BASE-T 0: not able to perform full duplex 1000BASE-T | RO | 1 | 1 | | 15.14 | 1000BASE-X<br>Half Duplex | 1: be able to perform half duplex 1000BASE-X 0: not able to perform half duplex 1000BASE-X | RO | 0 | 0 | | 15.15 | 1000BASE-X<br>Full Duplex | 1: be able to perform full duplex 1000BASE-X 0: not able to perform full duplex 1000BASE-X | RO | 0 | 0 | # 4.13 PHY Specific Control & Status Register (Reg16) | Bit | Name | Descripti | on | | | | Туре | HW<br>Reset | SW<br>Reset | |---------|------------------|-----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------|--------------|------|-------------|-------------| | 16.0 | RXPHASE_SEL | GMII/ RC<br>0: No into<br>1: An into<br>(about 2)<br>4ns dela | This bit is used to adjust RX clock phase at GMII/ RGMII interface 0: No intentional delay is added on RX_CLK 1: An intentional delay is added on RX_CLK (about 2ns delay in 1000BASE-T, and about 4ns delay in 100BASE-TX and 10BASE-T). (Pin 48 sets the default value of this bit) | | | | | Pin 48 | NA | | 16.1 | TXPHASE_SEL | GMII/ RC<br>0: No into<br>GTX_CL<br>1: An into<br>GTX_CL<br>(about 2:<br>4ns dela | This bit is used to adjust TX clock phase at GMII/ RGMII interface 0: No intentional delay is added on GTX_CLK/ TXC 1: An intentional delay is added on GTX_CLK/ TXC (about 2ns delay in 1000BASE-T, and about 4ns delay in 100BASE-TX and 10BASE-T) Pin 49 sets the default value of this bit. | | | | | Pin 49 | NA | | 16.2 | Repeater Mode | 1 = Enab<br>0 = Disal | | | | | RW | 0 | NA | | 16[4:3] | Reserved | | | | | | | 01 | NA | | 16[6:5] | RXCLK_DRIVE[1:0] | current o | f RX_CL | .K. | - | | RW | 10 | NA | | | | I/F<br>MII | 2'b00<br>2mA | 2'b01<br>4mA | 2'b10<br>8mA | 2'b11<br>2mA | | | | | | | GMII/<br>RGMII<br>(10/100) | 2mA | 4mA | 8mA | 2mA | | | | | | | GMII/<br>RGMII<br>(1000) | 4mA | 8mA | 12mA | 2mA | | | | | 16[8:7] | RXD_DRIVE[1:0] | current o | f RXD[7: | :0], RX_E | EŔ, and F | _ | RW | 10 | NA | | | | I/F | 2'b00 | 2'b01 | 2'b10 | 2'b11 | | | | | | | MII<br>GMII/<br>RGMII<br>(10/100) | 2mA<br>2mA | 4mA<br>4mA | 8mA<br>8mA | 2mA<br>2mA | | | | | | | GMII/<br>RGMII<br>(1000) | 4mA | 8mA | 12mA | 2mA | | | | | | | The drivi | | | | d RX_ER | | | | | | | MII | 2'b00<br>2mA | 2'b01<br>4mA | 2'b10<br>8mA | 2'b11<br>2mA | | | | | | | GMII<br>(10/100) | 2mA | 4mA | 8mA | 2mA | | | | | | | GMII<br>(1000) | 4mA | 8mA | 12mA | 2mA | | | | | | | RGMII<br>(10/100)<br>RGMII | 2mA<br>4mA | 2mA<br>2mA | 2mA<br>12mA | 2mA<br>2mA | | | | | | | (1000) | TI 11/C | <u> </u> | 12111/ | 2111/5 | | | | | 16.9 | Jabber | 1 = Enab | le Jabbe | er | | | RW | 1 | NA | | Bit | Name | Description | Туре | HW<br>Reset | SW<br>Reset | |-----------|---------------|----------------------------------------------------------------------------------------------|------|-------------|-------------| | | | 0 = Disable Jabber | | | | | 16.10 | Heart beat | 1 = Enable Heart beat<br>0 = Disable Heart beat | RW | 0 | NA | | 16.11 | Smart Speed | 1 = Downshift to 100Mbps when 1000Mbps<br>link fails<br>0 = No Downshift | RW | 1 | NA | | 16.12 | Reserved | The default value (1) should be adopted for normal operation. | | 1 | NA | | 16.13 | LED_DRIVE | This bit is used to adjust LED driving current 1'b0 1'b1 4mA 8mA | RW | 0 | NA | | 16[15:14] | LED_MODE[1:0] | These 2 bits are used to select LED displaying mode (Pin 55 sets the default value of bit14) | RW | 0<br>Pin55 | NA | # 4.14 PHY Link Status Register (Reg17) | Bit | Name | Descr | Description | | | | | | Туре | HW<br>Reset | SW<br>Reset | |-----------|-----------------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|-----|------|------|-----|------|-------------|-------------| | 17[8:0] | Reserved | | | | | | | | RO | 0 | | | 17.9 | Jabber Detected | | 0: 10Base Jabber not detected<br>1: 10Base Jabber detected | | | | | | | 0 | | | 17.10 | APS_Sleep | | 0: Normal Operation 1: APS sleep mode is entered | | | | | | RO | 0 | | | 17.11 | MDI/MDIX | _ | 0: MDI<br>1: MDIX | | | | | | | 0 | | | | | | MDI | | | MDIX | ( | | | | | | | | | 1G | 100M | 10M | 1G | 100M | 10M | | | | | | | MDI0 | Α | TX | TX | В | RX | RX | | | | | | | MDI1 | В | RX | RX | Α | TX | TX | | | | | | | MDI2 | C | | | D | | | | | | | | | MDI3 | D | | | С | | | | | | | 17.12 | Link_Duplex | 1: link | at full | f duple<br>duplex<br>y if bit | | l. | | | RO | 0 | | | 17[14:13] | Link_Speed[1:0] | 2'b01:<br>2'b10:<br>2'b11: | 2'b00: link at 10Base-T<br>2'b01: link at 100Base-TX<br>2'b10: link at 1000Base-T<br>2'b11: Reserved<br>It is valid only if bit 15 is 1. | | | | | RO | 0 | | | | 17.15 | Link_Status | 1: link<br>0: link | up<br>down | | | | | | RO | 0 | | Register 18 $\sim$ 19 are reserved registers. User is inhibited to access to these registers. It may introduce abnormal function to write these registers. # 4.15 PHY Specific Control Register2 (Reg20) | Bit | Name | Description | Туре | HW<br>Reset | SW<br>Reset | |-----------|--------------------------|-------------------------------------------------------------------------------------------------------------------|------|-------------|-------------| | 20[1:0] | SR_V/ SR_FAST | Sew rate control parameters | RW | 11 | NA | | 20.2 | Auto-crossover<br>Enable | 1: Enable auto MDI/MDIX<br>0: Disable auto MDI/MDIX | RW | 1 | NA | | 20[5:3] | Reserved | The default value should be adopted for normal operation. | R/W | 101 | NA | | 20.6 | Speed10to100en<br>able | Detect the link partner's speed change from 10BASE-T to 100BASE-TX by detecting MLT3 signals 1: Enable 0: Disable | RW | 1 | NA | | 20[8: 7] | FIFO_Depth | FIFO depth latency<br>00: latency = 2<br>01: latency = 3<br>10: latency = 4<br>11: latency = 5 | RW | 10 | NA | | 20.9 | MDIX Enable | When disable auto-crossover 0: MDI 1: MDIX | RW | 0 | 0 | | 20.10 | Reserved | The default value should be adopted for normal operation. | R/W | 1 | NA | | 20.11 | APS_ON | This bit is used to activate auto power saving (APS) mode 0: Disable APS 1: Enable APS | RW | 1 | NA | | 20[15:12] | Reserved | The default value should be adopted for normal operation. | R/W | 0000 | NA | Register 21~31 are reserved registers. User is inhibited to access to these registers. It may introduce abnormal function to write these registers. #### 5 Electrical Characteristics ### 5.1 Absolute Maximum Rating Stresses exceed those values listed under Absolute Maximum Ratings may cause permanent damage to the device. Functional performance and device reliability are not guaranteed under these conditions. All voltages are specified with respect to GND. Supply Voltage -0.3V to 4.0V Input Voltage -0.3V to 5.0V Output Voltage -0.3V to 5.0V Storage Temperature $-65^{\circ}$ C to $150^{\circ}$ C Ambient Operating Temperature (Ta) $-10^{\circ}$ C to $70^{\circ}$ C #### 5.2 DC. Characteristic | Symbol | Conditions | Minimum | Typical | Maximum | Note | |--------|--------------------------------|---------|---------|---------|----------| | DVDD | Digital core supply voltage | | 1.2V | | | | AVDD | Analog core supply voltage | 1.7V | 1.8V | 2.2V | | | VDDO | I/O pad supply voltage | 3.0V | 3.3V | 3.6V | GMII/MII | | VDDO | I/O pad supply voltage | 1.88V | 2.5V | 2.75V | RGMII | | AVDDH | Analog supply voltage | 3.0V | 3.3V | 3.6V | GMII/MII | | AVDDH | Analog supply voltage | 2.4V | 2.5V | 2.75V | RGMII | | VCT | Transformer center tap voltage | 2.1V | 2.5V | 2.75V | | | TA | Operating Temperature | -10°C | | 70°C | | #### Input Clock | Parameter | Sym. | Min. | Тур. | Max. | Unit | Conditions | |---------------------|------|------|------|------|------|------------| | Frequency | | | 25 | | MHz | | | Frequency Tolerance | | -50 | | +50 | PPM | | #### I/O Electrical Characteristics | Symbol | Specific Name | Condition | Min | Max | |-----------------|----------------------------------|-----------------|---------|----------| | $V_{IH}$ | Input High Vol. | | 0.5*Vcc | Vcc+0.5V | | V <sub>IL</sub> | Input Low Vol. | | -0.5V | 0.3*Vcc | | V <sub>OH</sub> | Output High Vol. | | 0.9*Vcc | Vcc | | $V_{OL}$ | Output Low Vol. | | | 0.1*Vcc | | I <sub>OZ</sub> | Tri-state Leakage | Vout=Vcc or GND | | | | I <sub>IN</sub> | Input Current | Vin=Vcc or GND | | | | Icc | Average Operating Supply Current | lout=0mA | | | ## 5.3 AC Timing ## 5.3.1 Reset Timing | Description | Min. | Тур. | Max. | Unit | |-----------------------------------------------|------|------|------|------| | X1 valid period before reset released | 10 | - | - | ms | | Reset period | 10 | - | = | ms | | MII/GMII/RGMII clock out after reset released | - | 1 | - | μs | | CLK_OUT clock out after reset released | 0 | - | 20 | ns | #### 5.3.2 MII Timing ## a. Transmit Timing Requirements | Symbol | Description | Min. | Тур. | Max. | Unit | |--------------------|----------------------------------------------------------------------|-------|------|------|------| | T <sub>Tclk1</sub> | Period of transmit clock in 100M mode | - | 40 | - | ns | | T <sub>Tclk1</sub> | Period of transmit clock in 10M mode | - | 400 | - | ns | | T <sub>s1</sub> | TXEN, TXD to TX_CLK setup time (TXPHASE_SEL=0, no clock delay added) | -0.65 | | | ns | | | TXEN, TXD to TX_CLK setup time (TXPHASE_SEL=1, clock delay added) | 3.35 | | | ns | | T <sub>h1</sub> | TXEN, TXD to TX_CLK hold time (TXPHASE_SEL=0, no clock delay added) | 0.2 | | | ns | | | TXEN, TXD to TX_CLK hold time (TXPHASE_SEL=1, clock delay added) | 4.2 | | | ns | # b. Receive Timing | Symbol | Description | Min. | Тур. | Max. | Unit | |--------------------|--------------------------------------------------------------------------|------|------|------|------| | T <sub>Rclk1</sub> | Period of receive clock in 100M mode | - | 40 | - | ns | | T <sub>Rclk1</sub> | Period of receive clock in 10M mode | - | 400 | - | ns | | T <sub>d1</sub> | MII_RXCLK rising edge to RXDV, RXD (RXPHASE_SEL=0, no clock delay added) | -0.4 | 0 | 0.4 | ns | | | MII_RXCLK rising edge to RXDV, RXD (RXPHASE_SEL=1, clock delay added) | 3.6 | 4 | 4.4 | ns | ### 5.3.3 GMII Timing ### c. Transmit Timing Requirements | Symbol | Description | Min. | Тур. | Max. | Unit | |--------------------|-----------------------------------------------------------------------|-------|------|------|------| | T <sub>TXCLK</sub> | Period of transmit clock | - | 8 | - | ns | | T <sub>s2</sub> | TXEN, TXD to GTX_CLK setup time (TXPHASE_SEL=0, no clock delay added) | -0.65 | | | ns | | | TXEN, TXD to GTX_CLK setup time (TXPHASE_SEL=1, clock delay added) | 3.35 | | | ns | | T <sub>h2</sub> | TXEN, TXD to GTX_CLK hold time (TXPHASE_SEL=0, no clock delay added) | 0.2 | | | ns | | | TXEN, TXD to GTX_CLK hold time (TXPHASE_SEL=1, clock delay added) | 4.2 | | | ns | #### d. Receive Timing | Symbol | Description | Min. | Тур. | Max. | Unit | |--------------------|-----------------------------------------------------------------------|------|------|------|------| | T <sub>Rclk2</sub> | Period of receive clock | - | 8 | - | ns | | T <sub>d2</sub> | RX_CLK rising edge to RXDV, RXD (RXPHASE_SEL=0, no clock delay added) | | | 0.4 | ns | | | RX_CLK rising edge to RXDV, RXD (RXPHASE_SEL=1, clock delay added) | | | 4.4 | ns | #### 5.3.4 RGMII Timing ## e. Transmit Timing Requirements | Symbol | Description | Min. | Тур. | Max. | Unit | |--------------------|-------------------------------------------------------------------|-------|------|------|------| | T <sub>Tclk3</sub> | Period of transmit clock in giga mode | - | 8 | - | ns | | T <sub>Tclk3</sub> | Period of transmit clock in 100M mode | - | 40 | - | ns | | T <sub>Tclk3</sub> | Period of transmit clock in 10M mode | - | 400 | - | ns | | $T_{s3}$ | TXEN, TXD to TXC setup time (TXPHASE_SEL=0, no clock delay added) | -0.65 | | | ns | | | TXEN, TXD to TXC setup time (TXPHASE_SEL=1, clock delay added) | 1.35 | | | ns | | T <sub>h3</sub> | TXEN, TXD to TXC hold time (TXPHASE_SEL=0, no clock delay added) | 0.2 | | | ns | | | TXEN, TXD to TXC hold time (TXPHASE_SEL=1, clock delay added) | 2.2 | | | ns | #### f. Receive Timing | Symbol | Description | Min. | Тур. | Max. | Unit | |--------------------|--------------------------------------------------------------|------|------|------|------| | T <sub>Rclk3</sub> | Period of receive clock in giga mode | - | 8 | - | ns | | T <sub>Rclk3</sub> | Period of receive clock in 100M mode | - | 40 | - | ns | | T <sub>Rclk3</sub> | Period of receive clock in 10M mode | - | 400 | - | ns | | T <sub>d3</sub> | RXC edge to RXCTL, RXD (RXPHASE_SEL=0, no clock delay added) | | | 0.4 | ns | | | RXC edge to RXCTL, RXD (RXPHASE_SEL=1, clock delay added) | | | 2.4 | ns | #### 5.3.5 SMI Timing ## a. MDC/MDIO Timing Requirements | Symbol | Description | Min. | Тур. | Max. | Unit | |-----------------|--------------------|------|------|------|------| | T <sub>ch</sub> | MDC0 High Time | 40 | - | - | ns | | T <sub>cl</sub> | MDC0 Low Time | 40 | - | - | ns | | T <sub>cm</sub> | MDC0 period | 80 | - | - | ns | | $T_{md}$ | MDIO0 output delay | - | - | 5 | ns | | $T_{mh}$ | MDIO0 setup time | 10 | - | - | ns | | T <sub>ms</sub> | MDIO0 hold time | 10 | - | - | ns | #### 5.4 Thermal Data | Theta Ja | Theta Jc | Conditions | Units | |----------|----------|-------------------------------|-------| | 24.5 | 11.1 | 4 Layer PCB; air flow@ 0m/sec | °C/W | | 68.6 | 14.2 | 2 Layer PCB; air flow@ 0m/sec | °C/W | #### 6 Order Information | Part No. | Package | Notice | |-----------|------------|-----------| | IP1001 LF | 64-PIN QFN | Lead free | ### 7 Package Detail #### 64 QFN Outline Dimensions ### IC Plus Corp. Headquarters 10F, No.47, Lane 2, Kwang-Fu Road, Sec. 2, Hsin-Chu City, Taiwan 300, R.O.C. Website: www.icplus.com.tw Sales Office 4F, No. 106, Hsin-Tai-Wu Road, Sec.1, Hsi-Chih, Taipei Hsien, Taiwan 221, R.O.C.