

# FEMTOCLOCK™ CRYSTAL-TO-HCSL CLOCK GENERATOR

ICS8416641

### GENERAL DESCRIPTION



The ICS841664I is an optimized sRIO clock generator and member of the HiPerClocks<sup>™</sup> family of high-performance clock solutions from IDT. The device uses a 25MHz parallel crystal to generate 125MHz and 156.25MHz clock signals.

replacing solutions requiring multiple oscillator and fanout buffer solutions. The device has excellent phase jitter (< 1ps rms) suitable to clock components requiring precise and low-jitter sRIO clock signals. Designed for telecom, networking and industrial applications, the ICS841664I can also drive the high-speed sRIO SerDes clock inputs of communication processors, DSPs, switches and bridges.

### **FEATURES**

- Four differential HCSL clock outputs: configurable for sRIO (125MHz or 156.25MHz) clock signals
   One REF\_OUT LVCMOS/LVTTL clock output
- Selectable crystal oscillator interface, 25MHz, 18pF parallel resonant crystal or LVCMOS/LVTTL single-ended reference clock input
- Supports the following output frequencies: 125MHz or 156.25MHz
- VCO: 625MHz
- · PLL bypass and output enable
- RMS phase jitter, using a 25MHz crystal (1.875MHz 20MHz): 0.35ps (typical) @ 125MHz
- · Full 3.3V power supply mode
- -40°C to 85°C ambient operating temperature
- Available in both standard (RoHS 5) and lead-free (RoHS 6) packages

### **BLOCK DIAGRAM**



### PIN ASSIGNMENT



### ICS841664I

28-Lead TSSOP

6.1mm x 9.7mm x 0.925mm package body

G Package Top View

The Preliminary Information presented herein represents a product in pre-production. The noted characteristics are based on initial product characterization and/or qualification. Integrated Device Technology, Incorporated (IDT) reserves the right to change any circuitry or specifications without notice.

TABLE 1. PIN DESCRIPTIONS

| Number           | Name                         | T      | уре      | Description                                                                                                                                                                                                                                                       |
|------------------|------------------------------|--------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 18            | $V_{_{\mathrm{DD}}}$         | Power  |          | Core supply pins.                                                                                                                                                                                                                                                 |
| 2                | REF_OUT                      | Output |          | LVCMOS/LVTTL reference frequency clock output.                                                                                                                                                                                                                    |
| 3, 7, 15, 22     | GND                          | Power  |          | Power supply ground.                                                                                                                                                                                                                                              |
| 4, 5,<br>8, 9    | QA0, nQA0,<br>QA1, nQA1      | Ouput  |          | Differential Bank A output pairs. HCSL interface levels.                                                                                                                                                                                                          |
| 6                | $V_{DDOA}$                   | Power  |          | Output supply pin for Bank A outputs.                                                                                                                                                                                                                             |
| 10               | nREF_OE                      | Input  | Pullup   | Active low REF_OUT enable/disable. See Table 3E. LVCMOS/LVTTL interface levels.                                                                                                                                                                                   |
| 11               | BYPASS                       | Input  | Pulldown | Selects PLL operation/PLL bypass operation. See Table 3C. LVCMOS/LVTTL interface levels.                                                                                                                                                                          |
| 12               | REF_IN                       | Input  | Pulldown | LVCMOS/LVTTL PLL reference clock input.                                                                                                                                                                                                                           |
| 13               | REF_SEL                      | Input  | Pulldown | Reference select. Selects the input reference source. See Table 3B. LVCMOS/LVTTL interface levels.                                                                                                                                                                |
| 14               | $V_{\scriptscriptstyle DDA}$ | Power  |          | Analog supply pin.                                                                                                                                                                                                                                                |
| 16, 17           | XTAL_OUT,<br>XTAL_IN         | Input  |          | Parallel resonant crystal interface. XTAL_OUT is the output, XTAL_IN is the input. (PLL reference.)                                                                                                                                                               |
| 19               | MR/nOE                       | Input  | Pulldown | Active HIGH master reset. Active LOW output enable. When logic HIGH, the internal dividers are reset and the outputs are in high impedance (HiZ). When logic LOW, the internal dividers and the outputs are enabled. See Table 3D. LVCMOS/LVTTL interface levels. |
| 20, 21<br>24, 25 | nQB1, QB1<br>nQB0, QB0       | Output |          | Differential Bank B output pairs. HCSL interface levels.                                                                                                                                                                                                          |
| 23               | V <sub>DDOB</sub>            | Power  |          | Output supply pin for Bank B outputs.                                                                                                                                                                                                                             |
| 26, 27           | FSEL1,<br>FSEL0              | Input  | Pulldown | Output frequency select pins. LVCMOS/LVTTL interface levels.                                                                                                                                                                                                      |
| 28               | IREF                         | Output |          | HCSL current reference resistor output. A fixed precision resistor (475Ω) from this pin to ground provides a reference current used for differential current-mode QXx/nQXx clock outputs.                                                                         |

NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.

Table 2. Pin Characteristics

| Symbol                | Parameter                     | Test Conditions                             | Minimum | Typical | Maximum | Units |
|-----------------------|-------------------------------|---------------------------------------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance             |                                             |         | 4       |         | pF    |
| C <sub>PD</sub>       | Power Dissipation Capacitance | $V_{DD}$ , $V_{DDOA}$ , $V_{DDOB} = 3.465V$ |         | 18      |         | pF    |
| R <sub>PULLUP</sub>   | Input PullupResistor          |                                             |         | 51      |         | kΩ    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor       |                                             |         | 51      |         | kΩ    |

Table 3A. FSELx Function Table ( $f_{ref} = 25MHz$ )

|       | Inputs    |    | Outputs Frequency Settings |                       |  |
|-------|-----------|----|----------------------------|-----------------------|--|
| FSEL1 | 1 FSEL0 M |    | QA0:1/nQA0:1               | QB0:1/nQB0:1          |  |
| 0     | 0         | 25 | VCO/5 (125MHz)             | VCO/5 (125MHz)        |  |
| 0     | 1         | 25 | VCO/5 (125MHz)             | VCO/4 (156.25MHz)     |  |
| 1     | 0         | 25 | VCO/5 (125MHz)             | QB0:1 = L, nQB0:1 = H |  |
| 1     | 1         | 25 | VCO/4 (156.25MHz)          | VCO/4 (156.25MHz)     |  |

TABLE 3B. REF\_SEL FUNCTION TABLE

| Ir      | Input           |  |  |  |  |
|---------|-----------------|--|--|--|--|
| REF_SEL | Input Reference |  |  |  |  |
| 0       | XTAL            |  |  |  |  |
| 1       | REF_IN          |  |  |  |  |

TABLE 3C. BYPASS FUNCTION TABLE

| Input                    |                                |  |  |  |
|--------------------------|--------------------------------|--|--|--|
| BYPASS PLL Configuration |                                |  |  |  |
| 0                        | PLL on                         |  |  |  |
| 1                        | PLL bypassed (QA, QB = fref/N) |  |  |  |

NOTE 1: Asynchr. function (may cause output glitch).

TABLE 3D. MR/nOE FUNCTION TABLE

| Input                 |                                      |  |  |  |  |
|-----------------------|--------------------------------------|--|--|--|--|
| MR/nOE FunctionNOTE 1 |                                      |  |  |  |  |
| 0                     | Outputs enabled                      |  |  |  |  |
| 1                     | Device reset, outputs disabled (Low) |  |  |  |  |

NOTE 1: Asynchr. function (may cause output glitch).

TABLE 3E. nREF\_OE FUNCTION TABLE

| Input                  |                                   |  |  |  |
|------------------------|-----------------------------------|--|--|--|
| nREF_OE FunctionNOTE 1 |                                   |  |  |  |
| 0                      | REF_OUT enabled                   |  |  |  |
| 1                      | REF_OUT disabled (high impedance) |  |  |  |

NOTE 1: Asynchr. function (may cause output glitch).

### FEMTOCLOCK™ CRYSTAL-TO-HCSL CLOCK GENERATOR

#### ABSOLUTE MAXIMUM RATINGS

Supply Voltage, V<sub>DD</sub> 4.6V

Inputs,  $V_1$  -0.5V to  $V_{DD}$  + 0.5V

Outputs,  $V_O$  -0.5V to  $V_{DDO x} + 0.5V$ 

Package Thermal Impedance,  $\theta_{IA}$  64.5°C/W (0 mps)

Storage Temperature,  $T_{STG}$  -65°C to 150°C

NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

Table 4A. Power Supply DC Characteristics,  $V_{DD} = V_{DDOA} = V_{DDOB} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C

| Symbol                                            | Parameter             | Test Conditions | Minimum                | Typical | Maximum | Units |
|---------------------------------------------------|-----------------------|-----------------|------------------------|---------|---------|-------|
| V <sub>DD</sub>                                   | Core Supply Voltage   |                 | 3.135                  | 3.3     | 3.465   | V     |
| V <sub>DDA</sub>                                  | Analog Supply Voltage |                 | V <sub>DD</sub> - 0.15 | 3.3     | 3.465   | V     |
| $egin{array}{c} V_{DDOA,} \ V_{DDOB} \end{array}$ | Output Supply Voltage |                 | 3.135                  | 3.3     | 3.465   | V     |
| I <sub>DD</sub>                                   | Power Supply Current  |                 |                        | 70      |         | mA    |
| I <sub>DDA</sub>                                  | Analog Supply Current |                 |                        | 15      |         | mA    |
| I <sub>DDOA,</sub>                                | Output Supply Current |                 |                        | 75      |         | mA    |

Table 4B. LVCMOS / LVTTL DC Characteristics,  $V_{DD} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C

| Symbol            | Parameter                     |                                                     | Test Conditions                             | Minimum | Typical | Maximum        | Units |
|-------------------|-------------------------------|-----------------------------------------------------|---------------------------------------------|---------|---------|----------------|-------|
| V <sub>IH</sub>   | Input High Voltage            |                                                     |                                             | 2       |         | $V_{DD} + 0.3$ | V     |
| V <sub>IL</sub>   | Input Low Voltage             |                                                     |                                             | -0.3    |         | 0.8            | V     |
| I <sub>IH</sub>   | Input High Current            | REF_IN, REF_SEL,<br>BYPASS, MR/nOE,<br>FSEL0, FSEL1 | V <sub>DD</sub> = V <sub>IN</sub> = 3.465 V |         |         | 150            | μА    |
|                   |                               | nREF_OE                                             | $V_{DD} = V_{IN} = 3.465V$                  |         |         | 5              | μΑ    |
|                   | Input Low Current             | REF_IN, REF_SEL,<br>BYPASS, MR/nOE,<br>FSEL0, FSEL1 | $V_{DD} = 3.465V, V_{IN} = 0V$              | -5      |         |                | μА    |
| I I <sub>IL</sub> |                               | nREF_OE                                             | $V_{DD} = 3.465V, V_{IN} = 0V$              | -150    |         |                | μА    |
| V <sub>OH</sub>   | Ouput High Voltage;<br>NOTE 1 | REF_OUT                                             | V <sub>DD</sub> = 3.465V                    | 2.275   |         |                | V     |
| V <sub>OL</sub>   | Ouput Low Voltage;<br>NOTE 1  | REF_OUT                                             | V <sub>DD</sub> = 3.465V                    |         |         | 0.775          | V     |
| Z <sub>out</sub>  | Output Impedance              | REF_OUT                                             | $V_{DD} = 3.465V$                           |         | 20      |                | Ω     |

NOTE 1: Outputs terminated with  $50\Omega$  to  $V_{DD}/2$ . See Parameter Measurement Information Section, Output Load Test Circuit diagram.

### FEMTOCLOCK™ CRYSTAL-TO-HCSL CLOCK GENERATOR

TABLE 5. CRYSTAL CHARACTERISTICS

| Parameter                          | Test Conditions | Minimum     | Typical | Maximum | Units |
|------------------------------------|-----------------|-------------|---------|---------|-------|
| Mode of Oscillation                |                 | Fundamental |         |         |       |
| Frequency                          |                 |             | 25      |         | MHz   |
| Equivalent Series Resistance (ESR) |                 |             |         | 50      | Ω     |
| Shunt Capacitance                  |                 |             |         | 7       | pF    |
| Drive Level                        |                 |             |         | 0.1     | mW    |

NOTE: Characterized using an 18pF parallel resonant crystal.

Table 6A. LVCMOS AC Characteristics,  $V_{DD} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C

| Symbol           | Parameter             |         | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------|-----------------------|---------|-----------------|---------|---------|---------|-------|
| f <sub>MAX</sub> | Output Frequency      | REF_OUT |                 |         | 25      |         | MHz   |
| $t_R/t_F$        | Output Rise/Fall Time |         | 20% to 80%      |         | 1       |         | ns    |
| odc              | Output Duty Cycle     |         |                 |         | 50      |         | %     |

Table 6B. HCSL AC Characteristics,  $V_{DD} = V_{DDOA} = V_{DDOB} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C

| Symbol                          | Parameter                                            |                       | Test Conditions                   | Minimum | Typical | Maximum | Units |
|---------------------------------|------------------------------------------------------|-----------------------|-----------------------------------|---------|---------|---------|-------|
|                                 | Outrout Francisco                                    |                       | VCO/5                             |         | 125     |         | MHz   |
| t <sub>MAX</sub>                | Output Frequency                                     |                       | VCO/4                             |         | 156.25  |         | MHz   |
| <i>t</i> jit(Ø)                 | RMS Phase Jitter (Rando                              | om);                  | 125MHz,<br>(1.875MHz - 20MHz)     |         | 0.35    |         | ps    |
| ון וועט)                        | NOTE 1                                               |                       | 156.25MHz,<br>(1.875MHz - 20MHz)  |         | 0.35    |         | ps    |
| tsk(o)                          | Output Skew;<br>NOTE 2, 3                            | QAx/nQAx,<br>QBx/nQBx |                                   |         |         |         | ps    |
| t_                              | PLL Lock Time                                        |                       |                                   |         |         | 1       | ms    |
| $V_{HIGH}$                      | Voltage High                                         |                       |                                   | 660     | 700     | 850     | mV    |
| V <sub>LOW</sub>                | Voltage Low                                          |                       |                                   | -150    |         | 150     | mV    |
| V <sub>ovs</sub>                | Max. Voltage, Overshoot                              |                       |                                   | 0.3     |         | 0.3     | V     |
| V <sub>UDS</sub>                | Min. Voltage, Undershoot                             | :                     |                                   | -0.3    |         | -0.3    | V     |
| V <sub>rb</sub>                 | Ringback Voltage                                     |                       |                                   | 0.2     |         |         | V     |
| V <sub>CROSS</sub>              | Absolute Crossing Voltage                            | je                    |                                   | 250     |         | 550     | mV    |
| $\Delta V_{	ext{cross}}$        | Total Variation of V <sub>CROSS</sub> over all edges |                       |                                   |         |         | 140     | mV    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time                                | QAx/nQAx,<br>QBx/nQBx | measured between 0.175V to 0.525V |         | 350     |         | ps    |
| $\Delta t_R / \Delta t_F$       | Rise/Fall Time Variation                             |                       |                                   |         |         | 125     | ps    |
| odc                             | Output Duty Cycle                                    | QAx/nQAx,<br>QBx/nQBx |                                   |         | 50      |         | %     |

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE: All specifications are taken at 125MHz and 156.25MHz.

NOTE 1: Please refer to the Phase Noise Plot.

NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions.

Measured at the output differential cross points.

NOTE 3: This parameter is defined in accordance with JEDEC Standard 65.





# PARAMETER MEASUREMENT INFORMATION





#### 3.3V HCSL OUTPUT LOAD AC TEST CIRCUIT





3.3V LVCMOS OUTPUT LOAD AC TEST CIRCUIT



HCSL OUTPUT SKEW



RMS PHASE JITTER



### LVCMOS OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD



HCSL OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD



#### LVCMOS OUTPUT RISE/FALL TIME

HCSL OUTPUT RISE/FALL TIME

### **APPLICATION INFORMATION**

#### Power Supply Filtering Techniques

As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. To achieve optimum jitter performance, power supply isolation is required. The ICS841664I provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL.  $V_{\rm DD},\,V_{\rm DDA},\,V_{\rm DDOA}$  and  $V_{\rm DDOB}$  should be individually connected to the power supply plane through vias, and 0.01µF bypass capacitors should be used for each pin. Figure 1 illustrates this for a generic  $V_{\rm DD}$  pin and also shows that  $V_{\rm DDA}$  requires that an additional10 $\Omega$  resistor along with a 10µF bypass capacitor be connected to the  $V_{\rm DDA}$  pin.



FIGURE 1. POWER SUPPLY FILTERING

#### **CRYSTAL INPUT INTERFACE**

The ICS841664I has been characterized with 18pF parallel resonant crystals. The capacitor values shown in *Figure 2* below

were determined using a 25MHz, 18pF parallel resonant crystal and were chosen to minimize the ppm error.



FIGURE 2. CRYSTAL INPUT INTERFACE

#### LVCMOS TO XTAL INTERFACE

The XTAL\_IN input can accept a single-ended LVCMOS signal through an AC couple capacitor. A general interface diagram is shown in *Figure 3*. The XTAL\_OUT pin can be left floating. The input edge rate can be as slow as 10ns. For LVCMOS inputs, it is recommended that the amplitude be reduced from full swing to half swing in order to prevent signal interference with the power rail and to reduce noise. This configuration requires that the output impedance of the driver (Ro) plus the

series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the crystal input will attenuate the signal in half. This can be done in one of two ways. First, R1 and R2 in parallel should equal the transmission line impedance. For most  $50\Omega$  applications, R1 and R2 can be  $100\Omega$ . This can also be accomplished by removing R1 and making R2  $50\Omega$ .



FIGURE 3. GENERAL DIAGRAM FOR LVCMOS DRIVER TO XTAL INPUT INTERFACE

#### RECOMMENDATIONS FOR UNUSED INPUT AND OUTPUT PINS

#### INPUTS:

#### **CRYSTAL INPUTS**

For applications not requiring the use of the crystal oscillator input, both XTAL\_IN and XTAL\_OUT can be left floating. Though not required, but for additional protection, a  $1 k\Omega$  resistor can be tied from XTAL\_IN to ground.

#### REF\_IN INPUT

For applications not requiring the use of the reference clock, it can be left floating. Though not required, but for additional protection, a  $1k\Omega$  resistor can be tied from the REF\_IN to ground.

#### LVCMOS CONTROL PINS

All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A  $1k\Omega$  resistor can be used.

#### **OUTPUTS:**

#### **HCSL OUTPUTS**

All unused HCSL outputs can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated.

#### LVCMOS OUTPUT

The unused LVCMOS output can be left floating. We recommend that there is no trace attached.

#### RECOMMENDED TERMINATION

Figure 4A is the recommended termination for applications which require the receiver and driver to be on a separate PCB. All traces should be  $50\Omega$  impedance.



FIGURE 4A. RECOMMENDED TERMINATION

Figure 4B is the recommended termination for applications which require a point to point connection and contain the driver and receiver on the same PCB. All traces should all be  $50\Omega$  impedance.



FIGURE 4B. RECOMMENDED TERMINATION

#### SCHEMATIC EXAMPLE

Figure 5 shows an example of ICS841664I application schematic. In this example, the device is operated at  $V_{\rm cc}$  = 3.3V. The 18pF parallel resonant 25MHz crystal is used. The C1 = 27pF and C2 = 27pF are recommended for frequency accuracy. For different board layout, the C1 and C2 may be slightly adjusted for optimizing

frequency accuracy. One example of HCSL and one example of LVCMOS terminations are shown in this schematic. The decoupling capacitors should be located as close as possible to the power pin.



FIGURE 5. ICS841664I SCHEMATIC LAYOUT

### POWER CONSIDERATIONS

This section provides information on power dissipation and junction temperature for the ICS841664I. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the ICS841664l is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for  $V_{pp} = 3.3V + 5\% = 3.465V$ , which gives worst case results.

#### **Core and HCSL Output Power Dissipation**

- Power (core)<sub>MAX</sub> =  $V_{DD_MAX}$  \* ( $I_{DD}$  +  $I_{DDA}$ ) = 3.465V \* (70mA + 15mA) = **294.5mW**
- Power (outputs)<sub>MAX</sub> = 44.5mW/Loaded Output pair
   If all outputs are loaded, the total power is 4 \* 44.5mW = 178mW

#### **LVCMOS Output Power Dissipation**

Dynamic Power Dissipation at 25MHz
 Power (25MHz) = C<sub>PD</sub> \* Frequency \* (V<sub>DD</sub>)<sup>2</sup> = 18pF \* 25MHz \* (3.465V)<sup>2</sup> = 5.40mW per output

#### **Total Power Dissipation**

- Total Power
  - = Power (core) + Power (Outputs) + Total Power (25MHz)
  - = 294.5 mW + 178 mW + 5.4 mW
  - = 477.9 mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS™ devices is 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{\text{\tiny M}}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in Section 1 above)

T<sub>A</sub> = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{\text{\tiny JA}}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 64.5°C/W per Table 7 below.

Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

 $85^{\circ}\text{C} + 0.478\text{W} * 64.5^{\circ}\text{C/W} = 115.8^{\circ}\text{C}$ . This is below the limit of  $125^{\circ}\text{C}$ .

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (multi-layer).

#### Table 7. Thermal Resistance $\theta_{,a}$ for 28-Lead TSSOP, Forced Convection

#### θ, by Velocity (Meters per Second)

0 1 2.5
Multi-Layer PCB, JEDEC Standard Test Boards 64.5°C/W 60.4°C/W 58.5°C/W

#### 3. Calculations and Equations.

The purpose of this section is to calculate power dissipation on the IC per HCSL output pair.

HCSL output driver circuit and termination are shown in Figure 6.



FIGURE 6. HCSL DRIVER CIRCUIT AND TERMINATION

HCSL is a current steering output which sources a maximum of 17mA of current per output. To calculate worst case on-chip power dissipation, use the following equations which assume a  $50\Omega$  load to ground.

The highest power dissipation occurs when  $V_{_{DD\_MAX}}$ . Power =  $(V_{_{DD\_MAX}} - V_{_{OUT}}) * I_{_{OUT}}$ since  $V_{_{OUT}} = I_{_{OUT}} * R_{_{L}}$ Power =  $(V_{_{DD\_MAX}} - I_{_{OUT}} * R_{_{L}}) * I_{_{OUT}}$ 

Total Power Dissipation per output pair = 44.5mW

 $= (3.465V - 17mA * 50\Omega) * 17mA$ 

# RELIABILITY INFORMATION

Table 8.  $\theta_{_{JA}} \text{vs. Air Flow Table for 28 Lead TSSOP}$ 

### $\theta_{\text{\tiny A}}$ by Velocity (Meters per Second)

 0
 1
 2.5

 Multi-Layer PCB, JEDEC Standard Test Boards
 64.5°C/W
 60.4°C/W
 58.5°C/W

#### **TRANSISTOR COUNT**

The transistor count for ICS841664I is: 2954

# PACKAGE OUTLINE AND DIMENSIONS

PACKAGE OUTLINE - G SUFFIX FOR 28 LEAD TSSOP



TABLE 9. PACKAGE DIMENSIONS

| CVMPOL | Millimeters |         |  |
|--------|-------------|---------|--|
| SYMBOL | Minimum     | Maximum |  |
| N      | 28          |         |  |
| A      |             | 1.20    |  |
| A1     | 0.05        | 0.15    |  |
| A2     | 0.80        | 1.05    |  |
| b      | 0.19        | 0.30    |  |
| С      | 0.09        | 0.20    |  |
| D      | 9.60        | 9.80    |  |
| Е      | 8.10 BASIC  |         |  |
| E1     | 6.00        | 6.20    |  |
| е      | 0.65 BASIC  |         |  |
| L      | 0.45        | 0.75    |  |
| α      | 0°          | 8°      |  |
| aaa    |             | 0.10    |  |

Reference Document: JEDEC Publication 95, MO-153

TABLE 10. ORDERING INFORMATION

| Part/Order Number | Marking        | Package                   | Shipping Packaging | Temperature   |
|-------------------|----------------|---------------------------|--------------------|---------------|
| 841664AGI         | ICS841664AGI   | 28 Lead TSSOP             | tube               | -40°C to 85°C |
| 841664AGIT        | ICS841664AGI   | 28 Lead TSSOP             | 1000 tape & reel   | -40°C to 85°C |
| 841664AGILF       | ICS841664AGILF | 28 Lead "Lead-Free" TSSOP | tube               | -40°C to 85°C |
| 841664AGILFT      | ICS841664AGILF | 28 Lead "Lead-Free" TSSOP | 1000 tape & reel   | -40°C to 85°C |

NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant.

While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology, Incorporated (IDT) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial and industrial applications. Any other applications such as those requiring high reliability or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any IDT product for use in life support devices or critical medical instruments.

### Innovate with IDT and accelerate your future networks. Contact:

www.IDT.com

For Sales

800-345-7015 (inside USA) +408-284-8200 (outside USA) Fax: 408-284-2775 www.IDT.com/go/contactIDT For Tech Support

netcom@idt.com +480-763-2056 **Corporate Headquarters** 

Integrated Device Technology, Inc. 6024 Silver Creek Valley Road San Jose, CA 95138 United States 800-345-7015 (inside USA) +408-284-8200 (outside USA)

