# **LUPA-4000** # **4M Pixel CMOS Image Sensor** # **Datasheet** ## **Document history record** | Issue | Date | Description of changes | | | |-------|-------------------|------------------------------------------|--|--| | 1.0 | August, 2004 | Origination | | | | 1.0 | November, 2004 | Correct bias voltages precharge_bias and | | | | | | Pre_load | | | | 1.1 | November, 2004 | Updated timing diagrams and timing | | | | | | explanation | | | | 1.2 | December 23, 2004 | Added Cypress equivalent part numbers, | | | | | | ordering information | | | | | | Added Cypress Document # 38-05712 | | | | | | Rev ** in the document footer. | | | # TABLE OF CONTENTS | 1 | PR | REAMBLE | 5 | |---|----------------|---------------------------------------------------------|----| | | 1.1 | Overview | 5 | | | 1.2 | Main features | | | | 1.3 | PART NUMBER | 5 | | 2 | SP | PECIFICATIONS | 6 | | | | | | | | 2.1 2.2 | GENERAL SPECIFICATIONSELECTRO-OPTICAL SPECIFICATIONS | | | | 2.2 | | | | | | 2.2 Spectral response curve | | | | | 2.3 Photo-voltaic response curve | | | | 2.3 | $m{r}$ | | | | 2.4 | ELECTRICAL SPECIFICATIONS | | | | | 4.1 Recommended operating conditions | | | 2 | | NSOR ARCHITECTURE | | | 3 | | | | | | 3.1 | THE 6-T PIXEL | | | | 3.2 | | | | | | 2.1 Frame rate | | | | 3.2 | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | | | 3.3 | OUTPUT AMPLIFIER | | | | 3.4 | PIXEL ARRAY DRIVERS | | | | 3.5 | COLUMN AMPLIFIERS | | | | 3.6 | ANALOG TO DIGITAL CONVERTER | | | | | 6.1 ADC timing | | | | <i>3.6</i> 3.7 | | | | | 3.8 | SYNCHRONOUS SHUTTER | | | | 3.9 | OPERATION AND SIGNALLING | | | | , | O.1 Power supplies and ground | | | | | 9.2 Start-up sequence | | | | 3.9 | 1 1 | 20 | | | 3.10 | 0 0 | | | | | 10.1 Digital signals | | | | | 10.2 Test signals | | | 4 | | MING AND READ OUT OF THE IMAGE SENSOR | | | • | | | | | | 4.1<br>4.2 | TIMING OF THE PIXEL ARRAY READ OUT OF THE IMAGE SENSOR | | | | 4.2 | | | | | 4.2 | | | | | | 4.2.2.a Standard timing (200ns) | | | | | 4.2.2.b Back-up timing (ROT =100-200 ns) | 33 | #### LUPA-4000 Data Sheet | 4.2 | 2.3 Precharging of the buses | 34 | |------|---------------------------------------|----| | | SERIAL-PARALLEL-INTERFACE (SPI) | | | 5 PI | N LIST | 36 | | 6 Gl | EOMETRY AND MECHANICAL SPECIFICATIONS | 40 | | 6.1 | Bare die | 40 | | 6.2 | PACKAGE DRAWING | | | 6.3 | BONDING PADS | 43 | | 6.4 | BONDING DIAGRAM | 44 | | 7 H | ANDLING AND SOLDERING PRECAUTIONS | 45 | | 8 Ol | RDERING INFORMATION | 46 | | APPE | NDIX A: LUPA-4000 EVALUATION SYSTEM | 47 | | APPE | NDIX B: FREQUENTLY ASKED QUESTIONS | 48 | #### 1 Preamble #### 1.1 Overview This document describes the interfacing and the driving of the LUPA-4000 image sensor. This 4 mega-pixel CMOS active pixel sensor features synchronous shutter and a maximal frame-rate of 15fps in full resolution. The readout speed can be boosted by means of sub sampling and windowed Region Of Interest (ROI) readout. High dynamic range scenes can be captured using the double and multiple slope functionality. The sensor can be used with one or two outputs. Two on chip 10-bit ADC's can be used to convert the analog data to a 10-bit digital word stream. The sensor uses a 3-wire Serial-Parallel (SPI) interface. It is housed in a 127-pin ceramic PGA package. This datasheet allows the user to develop a camera-system based on the described timing and interfacing. #### 1.2 Main features The main features of the image sensor are identified as: - 2048 x 2048 active pixels (4M pixel resolution). - 12 $\mu m^2$ square pixels (based on the high-fill factor active pixel sensor technology of FillFactory (US patent No. 6,225,670 and others)). - Peak OE x FF of 37.50%. - Optical format: 24,6 mm x 24,6 mm - Pixel rate of 66 MHz using a 33 MHz system clock. - Optical dynamic range: 66 dB (2000:1) in single slope operation and up to 90 dB in multiple slope operation. - 2 On-chip 10 bit, 33 MSamples/s ADC. - Full snapshot shutter. - Random programmable windowing and sub-sampling modes. - 127-pin PGA package - Binning (Voltage averaging in X-direction) - Programmable read out direction (X and Y) #### 1.3 Part Number | Name | Package | Monochrome / color | |---------------------------------|-------------|--------------------| | LUPA-4000-M | 127 pin | Monochrome | | CYIL1SM4000AA-GBC (preliminary) | ceramic PGA | | Cypress Semiconductor Corporation 3901 North First Street San Jose, CA 95134 408-943-2600 Contact: info@Fillfactory.com Document #: 38-05712 Rev.\*\*(Revision 1.2) Page 5 of 49 # 2 Specifications # 2.1 General specifications Table 1: General specifications | Parameter | Specification | Remarks | | | | | |-----------------------------------------|------------------|-----------------------------------------------------------------------------|--|--|--|--| | Pixel architecture | 6T-pixel | Based on the high fill-factor active pixel sensor technology of FillFactory | | | | | | Pixel size | 12 μm x 12 μm | The resolution and pixel size results in a 24,6 mm x | | | | | | Resolution | 2048 x2048 | 24,6mm optical active area. | | | | | | Pixel rate 66 MHz Using a 33 outputs. | | Using a 33 MHz system clock and 1 or 2 parallel outputs. | | | | | | Shutter type Pipelined snapshot shutter | | Full snapshot shutter (integration during read out is possible). | | | | | | Full frame rate | 15 frames/second | Frame rate increase possible with ROI read out and/or sub sampling. | | | | | ## 2.2 Electro-optical specifications #### 2.2.1 Overview Table 2: Electro-optical specifications | Parameter | Specification | Remarks | |-----------------------|------------------|---------------------------------------------------------------------------| | FPN | <1.25 % RMS | of max. output swing | | PRNU | <2.5% RMS | at 25% and 75% (% of the signal) | | Conversion gain | 13.5 uV/electron | @ output (measured). | | Output signal | 1V | Converted by 2 on-chip 10-bit ADC's in 2x10 parallel | | amplitude | | digital outputs. Or to be used with external ADC's | | Saturation charge | 80.000 e- | | | Sensitivity | 2090 V.m2/W.s | Average white light. | | | 11.61 V/lux.s | Visible band only (180 $lx = 1 W/m2$ ). | | Peak QE * FF | 37.5 % | Average $QE*FF = 35\%$ . | | Peak SR * FF | 0.19 A/W | Average $SR*FF = 0.15 A/W$ . | | | | See spectral response curve. | | Dark current @ 21 | <140 mV/s | | | °C) | or 10000 e-/s | | | Noise electrons | < 40 e- | | | | | | | S/N ratio | 2000:1 | 66 dB. | | Spectral sensitivity | 400 – 1000 nm | | | range | | | | Parasitic sensitivity | < 1/5000 | I.e. sensitivity of the storage node during read out (after integration). | | MTF | 64% | megramony. | | Power dissipation | <200 mWatt | Typical (without ADC's). | Cypress Semiconductor Corporation 3901 North First Street San Jose, CA 95134 408-943-2600 Contact: info@Fillfactory.com Document #: 38-05712 Rev.\*\*(Revision 1.2) Page 6 of 49 #### 2.2.2 Spectral response curve Figure 1: Spectral response curve Figure 1 shows the spectral response characteristic. The curve is measured directly on the pixels. It includes effects of non-sensitive areas in the pixel, e.g. interconnection lines. The sensor is light sensitive between 400 and 1000 nm. The peak QE \* FF is 37.5% approximately between 500 and 700 nm. In view of a fill factor of 60%, the QE is thus larger than 60% between 500 and 700 nm. #### 2.2.3 Photo-voltaic response curve Figure 2: Photo-voltaic response curve Figure 2 shows the pixel response curve in linear response mode. This curve is the relation between the electrons detected in the pixel and the output signal. The resulting voltage-electron curve is independent of any parameters. The voltage to electrons conversion gain is $13.5~\mu\text{V/electron}$ . Note that the upper part of the curve (near saturation) is actually a logarithmic response. # 2.3 Features and general specifications Table 3: Features and general specifications | Feature | Specification/Description | | | | |-------------------------------|--------------------------------------------------------------------|--|--|--| | Electronic shutter type | Full snapshot shutter (integration during read out is possible). | | | | | Windowing (ROI) | Randomly programmable ROI read out. | | | | | Sub-sampling and binning | 2:1 subsampling and voltage averaging is possible (only in the X- | | | | | modes | direction). | | | | | Read out direction | Read out direction can be reversed in X and Y. | | | | | Extended dynamic range | Multiple slope (up to 90 dB optical dynamic range). | | | | | Analog output | The output rate of 66 Mpixels/s can be achieved with either 1 or 2 | | | | | Analog output | analog outputs. | | | | | Digital output | 2 on-chip 10-bit ADC's @ 33 Msamples/s. | | | | | Supply voltage VDD | Nominal 2.5V (some supplies require 3.3V). | | | | | Logic levels | 3.3V. | | | | | Operational temperature range | 0°C to 60°C; with degradation of dark current. | | | | | Interface | Serial-to Parallel Interface (SPI). | | | | | Package | 127 pin PGA package | | | | | Power dissipation | <200mW | | | | | Mass | <100g | | | | | Output amplifiers | Differential | | | | | External autuut laad | $R > 10 k\Omega$ | | | | | External output load | C < 20 pF (< 10 pF is advised) | | | | | Number of outputs | 1 at 66 Mpixels/sec | | | | | Number of outputs | 2 at 33Mpixels/sec | | | | Cypress Semiconductor Corporation 3901 North First Street San Jose, CA 95134 408-943-2600 Contact: info@Fillfactory.com Document #: 38-05712 Rev.\*\*(Revision 1.2 ) Page 9 of 49 #### 2.4 Electrical specifications #### 2.4.1 Recommended operating conditions Table 4: Recommended operation conditions | Symbol | Parameter | Min | Тур | Max | Unit | |--------------------------------------------------|--------------------------------------------------|------|-----|-----|-------------| | Vaa | Power supply column read out module. | | 2.5 | | V | | Va3 | Power supply column read out module | | 3.3 | 3.3 | V | | Vdd | Power supply digital modules | | 2.5 | | V | | Voo | Power supply output stages | | 2.5 | | V | | Vres | Power supply reset drivers | 2.5 | 3.3 | 3.5 | V | | Vres_ds Power supply multiple slope reset driver | | 2.0 | 2.5 | 3.3 | V | | Vmem_h Power supply memory element (high level) | | 2.5 | 3.3 | 3.5 | V | | Vmem_l Power supply memory element (low level) | | 2.0 | 2.6 | 3.0 | V | | Vpix Power supply pixel array | | 2.0 | 2.6 | 3.3 | V | | Vpre_l Power supply for Precharge off-<br>state | | -0.4 | 0 | 0 | V | | $T_A$ | T <sub>A</sub> Commercial operating temperature. | | 30 | 60 | $^{\circ}C$ | #### *Note*: - 1. All parameters are characterized for DC conditions after thermal equilibrium has been established. - 2. Unused inputs must always be tied to an appropriate logic level, e.g. either VDD or GND. - 3. This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however it is recommended that normal precautions be taken to avoid application of any voltages higher than the maximum rated voltages to this high impedance circuit. Cypress Semiconductor Corporation 3901 North First Street San Jose, CA 95134 408-943-2600 Contact: info@Fillfactory.com Document #: 38-05712 Rev.\*\*(Revision 1.2) Page 10 of 49 #### 3 Sensor architecture A schematic drawing of the architecture is given in the block diagram below. The image core consists of a pixel array, one X- and two Y-addressing registers (only one drawn), pixel array drivers and column amplifiers. The image sensor of 2048 \* 2048 pixels is read out in progressive scan. One or two output amplifiers read out the image sensor. The output amplifiers are working at 66MHz pixel rate nominal speed or each at 33MHz pixel rate in case the 2 output amplifiers are used to read out the imager. The complete image sensor has been designed for operation up to 66MHz. The structure allows having a programmable addressing in the x-direction in steps of 2 and in the y-direction in steps of 2 (only even start addresses in X- and Y-direction are possible). The starting point of the address is uploadable by means of the Serial-Parallel Interface (SPI). Figure 3: Block diagram of the image sensor ## 3.1 The 6-T pixel To obtain the global shutter feature combined with a high sensitivity and good Parasitic Light Sensitivity (PLS), the pixel architecture given in the figure below is implemented. Figure 4: 6T-pixel architecture This pixel architecture is designed in a $12 * 12 \mu m^2$ pixel pitch. The pixel is designed to meet the specifications as described in Tables 1, 2 and 3. #### 3.2 Frame rate and windowing #### 3.2.1 Frame rate To obtain a frame rate a 15 frames /sec, one needs 1 output amplifier, working at 66MHz pixel rate or 2 output amplifiers working at 33MHz each (assuming a Row Overhead Time (ROT) of 200nsec). The frame period of the LUPA-4000 sensor can be calculated as follows: Frame period = FOT + (Nr. Lines \* (ROT + pixel period \* Nr. Pixels) with: FOT: Frame Overhead Time = 5 us. Nr. Lines: Number of Lines read out each frame (Y). Nr. Pixels: Number of pixels read out each line (X). ROT: Row Overhead Time = 200 ns (nominal; can be further reduced). Pixel period: 1/66 MHz = 15.15 ns. Example read out of the full resolution at nominal speed (66 MHz pixel rate): Frame period = 5 us + (2048 \* (200 ns + 15.15 ns \* 2048) = 64 ms => 15 fps. #### 3.2.2 ROI read out (windowing) Windowing can easily be achieved by a serial–parallel uploadable interface in which the starting point of the x- and y-address is uploaded. This downloaded starting point initiates the shift register in the x- and y-direction triggered by the Sync\_x and Sync\_y pulse. The minimum step size for the x-address and the y-address is 2 (only even start addresses can be chosen). The size of both address registers is 10 bits. When for instance the addresses 0000000001 and 0000000001 are uploaded, the readout will start at line 2 and column 2. Table 5: Frame rate as function of ROI read out and/or sub sampling | Image Resolution | Frame rate | Frame readout | Comment | |------------------|------------|---------------|---------------------------| | (X*Y) | [frames/s] | time [ms] | | | 2048 x 2048 | 15 | 67 | Full resolution. | | 1024 x 2048 | 31 | 32 | Subsample in X-direction. | | 1024 x 1024 | 62 | 16 | ROI read out. | | 640 x 480 | 210 | 4.7 | ROI read out. | Cypress Semiconductor Corporation 3901 North First Street San Jose, CA 95134 408-943-2600 Contact: <a href="mailto:info@Fillfactory.com">info@Fillfactory.com</a> Document #: 38-05712 Rev.\*\*(Revision 1.2) Page 13 of 49 #### 3.3 Output amplifier 1 output amplifier working at 66Mpixels/sec is required to bring the whole pixel array of 2048 by 2048 pixels at the required frame rate to the outside world. A second output stage is also foreseen to convert the analog data on-chip by 2 10-bit ADC's each working at 33 MHz. By having a second output stage working in parallel, the pixel rate can be more relaxed to 33MHz for both output amplifiers. Using only one output-stage, the output signal will be the result of multiplexing between the 2 internal buses. When using 2 output-stages, both outputs will be in phase. Each output-stage has 2 outputs. One output is the pixel signal; the second output is a DC signal which offset can be programmed using a 7-bit word. The DC signal can be used for common mode rejection between the 2 signals. The disadvantage is an increase in power dissipation however this can be reduced by setting the highest DAC voltage by means of the SPI. Figure 5: Output stage architecture The output voltage of Out1 will be between 1.3V (dark level) and 0.3V (white level) and depends on process variations and voltage supply settings. The output voltage of Out2 is determined by the DAC. #### 3.4 Pixel array drivers We have foreseen on this image sensor on chip drivers for the pixel array signals. Not only the driving on system level is easy and flexible, also the maximum currents applied to the sensor are controlled on chip. This means that the charging on sensor level is fixed and that the sensor cannot be overdriven from externally. In the paragraph on the timing, the operation of the on-chip drivers is explained more in detail. #### 3.5 Column amplifiers The column amplifiers are designed for minimum power dissipation and minimum loss of signal for this reason multiple biasing signals are needed. The column amplifiers also have the "voltage-averaging" feature integrated. In case of voltage averaging mode, the voltage average between 2 columns is taken and read out. In this mode only 2:1 pixels have to be read out. To achieve the voltage-averaging mode, an additional external digital signal called "voltage-averaging" is required in combination with a bit from the SPI. #### 3.6 Analog to Digital Converter The LUPA4000 has a two 10 bit flash analog digital converters running nominally at 33 Msamples/s. The ADC's are electrically separated from the image sensor. The inputs of the ADC should be tied externally to the outputs of the output amplifiers. One ADC will sample the even columns and the other one will sample the odd columns. Although the input range of the ADC is between 1V and 2V and the output range of the analog signal is only between 0.3V and 1.3V, the analog output and digital input may be tied to each other directly. This is possible because there is an on chip level-shifter located in front of the ADC to lift up the analog signal to the ADC range. Parameter Specification Input range 1 - 2V(\*)Quantization 10 Bits 33 Msamples/s Nominal data rate DNL (linear conversion mode) Typ. < 0.4LSB RMS*Typ.* < 3.5**INL** (linear conversion mode) LSBInput capacitance < 2 pFPower dissipation @ 33 MHz 50 mW Linear / Gamma-corrected **Conversion law** Table 6: ADC specifications (\*): The internal ADC range will be typ. 50mV lower then the external applied ADC\_VHIGH and ADC\_VLOW voltages due to voltage drops over parasitic internal resistors in the ADC. Cypress Semiconductor Corporation 3901 North First Street San Jose, CA 95134 408-943-2600 Contact: <a href="mailto:info@Fillfactory.com">info@Fillfactory.com</a> Document #: 38-05712 Rev.\*\*(Revision 1.2) Page 15 of 49 #### 3.6.1 ADC timing The ADC converts the pixel data on the falling edge of the ADC\_CLOCK but it takes 2 clock cycles before this pixel data is at the output of the ADC. This pipeline delay is shown in Figure 6. First value at output Figure 6: ADC timing #### 3.6.2 Setting of the ADC reference voltages Figure 7: In- and external ADC connections The internal resistor $R_{ADC}$ has a value of approximately 300 $\Omega$ . This results in the values for the external resistors: | Resistor | Value (Ω) | |------------------------|-----------| | R <sub>ADC</sub> VHIGH | 75 | | R <sub>ADC</sub> | 300 | | R <sub>ADC VLOW</sub> | 220 | The values of the resistors depend on the value of R<sub>ADC</sub>. The voltage difference between ADC\_VLOW and ADC\_VHIGH should be at least 1.0V to assure proper working of the ADC. #### 3.7 Synchronous shutter In a synchronous (snapshot) shutter light integration takes place on all pixels in parallel, although subsequent readout is sequential. Figure 8: Synchronous shutter operation Figure 8 shows the integration and read out sequence for the synchronous shutter. All pixels are light sensitive at the same period of time. The whole pixel core is reset simultaneously and after the integration time all pixel values are sampled together on the storage node inside each pixel. The pixel core is read out line by line after integration. Note that the integration and read out cycle can occur in parallel or in sequential mode. (ref. 4. Timing and read out of the image sensor) #### 3.8 Non-destructive readout (NDR) The sensor can also be read out in a non-destructive way. After a pixel is initially reset, it can be read multiple times, without resetting. The initial reset level and all intermediate signals can be recorded. High light levels will saturate the pixels quickly, but a useful signal is obtained from the early samples. For low light levels, one has to use the later or latest samples. Figure 9. Principle of non-destructive readout. Essentially an active pixel array is read multiple times, and reset only once. The external system intelligence takes care of the interpretation of the data. Table 7 summarizes the advantages and disadvantages of non-destructive readout. Table 7: Advantages and disadvantages of non-destructive readout. | Advantages | Disadvantages | | | |--------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|--|--| | Low noise – as it is true CDS. | System memory required to record the reset level and the intermediate samples. | | | | High sensitivity – as the conversion capacitance is kept rather low. | Requires multiples readings of each pixel, thus higher data throughput. | | | | High dynamic range – as the results includes signal for short and long integrations times. | Requires system level digital calculations. | | | #### 3.9 Operation and signalling One can distinguish the different signals into different groups: - Power supplies and grounds - Biasing and Analog signals - Pixel array signals - Digital signals - Test signals #### 3.9.1 Power supplies and ground Every module on chip, as there are: column amplifiers, output stages, digital modules, drivers... has its own power supply and ground. Off chip the grounds can be combined, but not all power supplies may be combined. This results in several different power supplies, but this is required to reduce electrical cross-talk and to improve shielding, dynamic range and output swing. On chip we have the ground lines of every module which are kept separately to improve shielding and electrical cross talk between them. Cypress Semiconductor Corporation 3901 North First Street San Jose, CA 95134 408-943-2600 Contact: info@Fillfactory.com Document #: 38-05712 Rev.\*\*(Revision 1.2) Page 18 of 49 An overview of the supplies is given in table 8 and 9. Table 9 summarizes the supplies related to the pixel array signals, where table 8 summarizes the supplies related with all other modules. Table 8: Power supplies | Name | DC Current | Max.current | Typ. | Max. | Description | |------|------------|-------------|------|------|---------------------------------------------------------------------| | Vaa | 7mA | 50mA | 2.5V | | Power supply column readout module. | | Va3 | 10mA | 50mA | 3.3V | 3.3V | Power supply column readout module. Should be tuneable to 3.3V max. | | Vdd | 1mA | 200mA | 2.5V | | Power supply digital modules | | Voo | 20mA | 20mA | 2.5V | | Power supply output stages | | Vdda | 1mA | 200mA | 2.5V | | Analog supply of ADC circuitry | | Vddd | lmA | 200mA | 2.5V | | Digital supply of ADC circuitry | Table 9: Overview of the power supplies related to the pixel signals | Name | DC | Max. | Min. | Typ. | Max. | Description | |---------|---------|---------|--------|-------|------|---------------------------------------------------------------------------------| | | current | current | | | | | | Vres | 1mA | 200mA | 2.5V | 3.3V | 3.5V | Power supply reset drivers. | | Vres_ds | 1mA | 200mA | 2.0V | 2.5V | 3.3V | Power supply dual slope reset drivers. | | Vmem_h | 1mA | 200mA | 2.5V | 3.3V | 3.5V | Power supply memory elements in pixel for high voltage level | | Vmem_l | 1mA | 200mA | 2.0V | 2.5 V | 3.0V | Power supply memory elements in pixel for low voltage level. Should be tuneable | | Vdd | 1mA | 200mA | 2.0V | 2.5V | 3.0V | Power supply for Sample | | Vpix | 12mA | 500mA | 2.0V | 2.5V | 3.3V | Power supply pixel array. Should be tuneable to 3.3V | | Vpre_l | 1mA | 200mA | -400mV | 0V | OV | Power supply for Precharge in off-stat. May be connected to ground. | The maximum currents mentioned in table 8 and 9 are peak currents which occur once per frame (except for Vres\_ds in multiple slope mode). All power supplies should be able to deliver these currents except for Vmem\_l and Vpre\_l, which must be able to sink this current. The maximum peak current for Vpix should not be higher than 500mA. It is important to notice that no power supply filtering on chip is implemented and that noise on these power supplies can contribute immediately to the noise on the signal. Especially the voltage supplies Vpix and Vaa are important to be well noise free. Cypress Semiconductor Corporation 3901 North First Street San Jose, CA 95134 408-943-2600 Contact: <a href="mailto:info@Fillfactory.com">info@Fillfactory.com</a> Document #: 38-05712 Rev.\*\*(Revision 1.2) Page 19 of 49 #### 3.9.2 Start-up sequence The LUPA-4000 will go in latch up (draw high current) as soon as all power supplies are turned on at the same time. The sensor will come out of latch-up and start working normally as soon as it is being clocked. A power supply with a 400 mA limit is recommended to avoid damage to the sensor. It is recommended to avoid the time that the device is in the latch-up state, so clocking of the sensor should start as soon as possible (i.e. as soon as the system is turned on). In order to completely avoid latch-up of the image sensor, the next sequence should be taken into account: - o Apply Vdd - o Apply clocks and digital pulses to the sensor - Count 2048 clock\_x and 2048 clock\_y pulses to empty the shift registers - o Apply other supplies #### 3.9.3 Biasing and analog signals The analog output levels that may be expected are between 0.3V for a white, saturated, pixel and 1.3V for a black pixel. 2 Output stages are foreseen, each consisting of 2 output amplifiers, resulting in 4 outputs. 1 Output amplifier is used for the analog signal resulting from the pixels. The second amplifier is used for a dc reference signal. The dc-level from the buffer is defined by a DAC, which is controlled by a 7-bit word downloaded in the SPI. Additionally, an extra bit in the SPI defines if 1 output or the 2 output stages are used. Table 10 summarizes the biasing signals required to drive this image sensor. For optimisation reasons of the biasing of the column amplifiers with respect to power dissipation, we need several biasing resistors. This optimisation results in an increase of signal swing and dynamic range. | Signal | Comment | Related module | DC-level | |-------------|--------------------------------------------------------------------|-------------------|----------| | Out_load | Connect with 60 KΩ to<br>Voo and capacitor of<br>100 nF to Gnd | Output stage | 0.7 V | | dec_x_load | Connect with 2 $M\Omega$ to $Vdd$ and capacitor of $100$ nF to Gnd | X-addressing | 0.4 V | | muxbus_load | Connect with 25 KΩ to<br>Vaa and capacitor of<br>100 nF to Gnd | Multiplex bus | 0.8 V | | nsf_load | Connect with 5 $K\Omega$ to Vaa and capacitor of 100 nF to Gnd | Column amplifiers | 1.2 V | Table 10: Overview of bias signals | Signal | Comment | Related module | DC-level | |--------------------------------------------------------------------|------------------------------------------------------------------------|-------------------|----------| | uni_load_fast | Connect with 10K\O to Vaa and capacitor of 100 nF to Gnd | Column amplifiers | 1.2 V | | uni_load Connect with IMQ to Vaa and capacitor of 100 nF to Gnd | | Column amplifiers | 0.5 V | | pre_load | Connect with 3 KΩ to<br>Vaa and capacitor of<br>100 nF to Gnd | Column amplifiers | 0.6 V | | col_load | Connect with 1 MΩ to Vaa and capacitor of 100 nF to Gnd | Column amplifiers | 0.5 V | | dec_y_load | Connect with 2 MΩ to<br>Vdd and capacitor of<br>100 nF to Gnd | Y-addressing | 0.4 V | | psf_load | Connect with 1 $M\Omega$ to Vaa and capacitor of 100 nF to Gnd | Column amplifiers | 0.5 V | | precharge_bias | Connect with $1k\Omega$ to Vdd and capacitor of at least 200nF to Gnd. | Pixel drivers | 1.4V | Each biasing signal determines the operation of a corresponding module in the sense that it controls speed and dissipation. Some modules have 2 biasing resistors: one to achieve the high speed and another to minimize power dissipation. 3901 North First Street San Jose, CA 95134 408-943-2600 Cypress Semiconductor Corporation Document #: 38-05712 Rev.\*\*(Revision 1.2) Contact: info@Fillfactory.com Page 21 of 49 #### 3.10 Pixel array signals The Pixel array of the image sensor requires digital control signals and several different power supplies. This paragraph explains the relation between the control signals and the applied supplies and the internal generated pixel array signals. From figure 9 one can see that the internal generated pixel array signals are Reset, Sample, Precharge, Vmem and Row\_select. These are internal generated signals derived by on chip drivers from external applied signals. Row\_select is generated by the y addressing and will not be discussed in this paragraph. The function of each of the signals is: **Reset:** Resets the pixel and initiates the integration time. If reset is high than the photodiode is forced to a certain voltage, depending on Vpix, which is the pixel supply; and depending on the high level of reset signal. The higher these signals or supplies are, the higher the voltage-swing. The limitation on the high level of Reset and Vpix is 3.3V. Nevertheless, it has no sense increasing Vpix without increasing the reset level. The opposite does make sense. Additionally, it is this reset pulse that also controls the dual or multiple slope feature inside the pixel. By giving a reset pulse during integration, but not at full reset level, the photodiode is reset to a new value, only if his value is sufficient decreased due to light illumination. The low level of reset is 0V, but the high level is 2.5V or higher (3.3V) for the normal reset and a lower (<2.5V) level for the multiple slope reset. **Precharge**: Precharge serves as a load for the first source follower in the pixel and is activated to overwrite the current information on the storage node by the new information on the photodiode. Precharge is controlled by an external digital signal between 0 and 2.5V. **Sample**: Samples the photodiode information onto the memory element. This signal is also a standard digital level between 0 and 2.5V **Vmem**: this signal increases the information on the memory element with a certain offset. This way one can increase the output voltage variation. Vmem changes between Vmem 1 (2.5V) and Vmem h (3.3V). Figure 10: Internal timing of the pixel. Levels are defined by the pixel array voltage supplies (For the correct polarities of the signals refer to table 11). The signals in figure 10 are generated from the on chip drivers. These on chip drivers need 2 types of signals to generate the exact type of signal. It needs digital control signals between 0 and 3.3V (internally converted to 2.5V) with normal driving capability and power supplies. The control signals are required to indicate the moment they need to occur and the power supplies indicate the level. Vmem is made of a control signal Mem\_hl and 2 supplies Vmem\_h and Vmem\_l. If the signal Mem\_hl is the logic "0" than the internal signal Vmem is low, if Mem\_hl is logic "1" the internal signal Vmem is high. Reset is made by means of 2 control signals: Reset and Reset\_ds and 2 supplies: Vres and Vres\_ds. Depending on the signal that becomes active, the corresponding supply level is applied to the pixel. Table 11 summarizes the relation between the internal and external pixel array signals. Vlow Vhigh Low DC-High DC-level Internal Signal **External** control signal level Precharge Controlled by 0 0.45V**Precharge** Vpre 1 (AL)bias-resistor Sample 0 2.5VSample (AL) Gnd VddReset (AH) & Vres & Reset 0 2.5 - 3.3VGnd Reset\_ds (AH) Vres\_ds 2.0 - 2.5V2.5-3.3V Vmem Mem\_hl (AL) Vmem 1 Vmem h Table 11: Overview of the in- and external pixel array signals AH: Active High AL: Active Low In case the dual slope operation is desired, one needs to give a second reset pulse to a lower reset level during integration. This can be done by the control signal Reset\_ds and by the power supply Vres\_ds that defines the level to which the pixel has to be reset. Note that Reset is dominant over Reset\_ds, which means that the high voltage level will be applied for reset, if both pulses occur at the same time. Note that multiple slopes are possible having multiple Reset\_ds pulses with a lower Vres ds level for each pulse given within the same integration time. The rise and fall times of the internal generated signals are not very fast (200nsec). In fact they are made rather slow to limit the maximum current through the power supply lines (Vmem\_h, Vmem\_l, Vres, Vres\_ds, Vdd). Current limitation of those power supplies is not required. Nevertheless, it is advisable to limit the currents not higher than 400mA. The power supply Vmem\_l must be able to sink this current because it must be able to discharge the internal capacitance from the level Vmem\_h to the level Vmem\_l. The external control signals should be capable of driving input capacitance of about 10pF. #### 3.10.1 Digital signals The digital signals control the readout of the image sensor. These signals are: - Sync\_y (AH): Starts the readout of the frame. This pulse synchronises the y-address register: active high. This signal is at the same time the end of the frame or window and determines the window width. - Clock\_y (AH): Clock of the y-register. On the rising edge of this clock, the next line is selected. - Sync\_x (AH): Starts the readout of the selected line at the address defined by the x-address register. This pulse synchronises the x-address register: active high. This signal is at the same time the end of the line and determines the window length. - Clock\_x (AH): Determines the pixel rate. A clock of 33MHz is required to achieve a pixel rate of 66MHz. - Spi data (AH): the data for the SPI - Spi\_clock (AH): clock of the serial parallel interface. This clock downloads the data into the SPI register. - Spi\_load (AH): when the SPI register is uploaded, then the data will be internally available on the rising edge of SPI\_load - Sh\_kol (AL): control signal of the column readout. Is used in sample & hold mode and in binning mode - Norowsel (AH): Control signal of the column readout. (See timing) - Pre\_col (AL): Control signal of the column readout to reduce row blanking time - Voltage averaging (AH): Signal required obtaining voltage averaging of 2 pixels. #### 3.10.2 Test signals The test structures implemented in this image sensor are: - Array of pixels (6\*12) which outputs are tied together: used for spectral response measurement. - Temperature diode (2): Apply a forward current of $10\text{-}100\mu\text{A}$ and measure the voltage $V_T$ of the diode. $V_T$ varies linear with the temperature ( $V_T$ decreases with approximately 1,6 mV/°C). - End of scan pulses (do not use to trigger other signals): #### LUPA-4000 Data Sheet - Eos\_x: end of scan signal: is an output signal, indicating when the end of the line is reached. Is not generated when doing windowing - o Eos\_y: end of scan signal: is an output signal, indicating when the end of the frame is reached. Is not generated when doing windowing. - Eos\_spi: output signal of the SPI to check if the data is transferred correctly through the SPI. Cypress Semiconductor Corporation 3901 North First Street San Jose, CA 95134 408-943-2600 Contact: <a href="mailto:info@Fillfactory.com">info@Fillfactory.com</a> Document #: 38-05712 Rev.\*\*(Revision 1.2) Page 25 of 49 # 4 Timing and read out of the image sensor The timing of the LUPA-4000 sensor consists of 2 parts. The first part is related with the control of the pixels, the integration time and the signal level. The second part is related with the readout of the image sensor. As this image sensor is able for full synchronous shutter, integration time and readout can be in parallel or sequential. In the parallel mode the integration time of the frame I is ongoing during readout of frame I-1. Figure 11 shows this parallel timing structure. Figure 11:Integration and read out in parallel The control of the readout of the frame and of the integration time are independent of each other with the only exception that the end of the integration time from frame I+1 is the beginning of the readout of frame I+1. The LUPA-4000 sensor also can be used in sequential mode (triggered snapshot mode) where readout and integration will be sequentially. Figure 12 shows this sequential timing sequence. Figure 12: Integration and readout sequentially #### 4.1 Timing of the pixel array The first part of the timing is related with the timing of the pixel array. This implies the control of the integration time, the synchronous shutter operation and the sampling of the pixel information onto the memory element inside each pixel. The signals needed for this control are described in the previous paragraph 3.9 and in figure 10. Figure 13 shows the external applied signals required to control the pixel array. At the end of the integration time from frame I+1, the signals Mem\_hl, Precharge and Sample have to be given. The reset signal controls the integration time, which is defined as the time between the falling edge of reset and the rising edge of sample. Figure 13: Timing of the pixel array: The integration time is determined by the falling edge of the reset pulse. The longer the pulse is high, the shorter the integration time. At the end of the integration time, the information has to be stored onto the memory element for readout. Timing specifications for each signal are: Table 12: Timing specifications | Symbol | Name | Value | |--------|------------------|---------------| | a | Mem HL | 5 – 8,2 | | a | Wiem_IIL | μsec | | b | Precharge | $3-6 \mu sec$ | | c | Sample | $5-8 \mu sec$ | | d | Precharge-Sample | > 2 µsec | | e | Integration time | > 1 µsec | - Falling edge of Precharge is equal or later than falling edge of Vmem. - Sample is overlapping with precharge. - Rising edge of Vmem is more than 200nsec after rising edge of Sample. - Rising edge of reset is equal or later than rising edge of Vmem. #### LUPA-4000 Data Sheet The timing of the pixel array is straightforward. Before the frame is read, the information on the photodiode needs to be stored onto the memory element inside the pixels. This is done by means of the signals Mem\_hl, Precharge and Sample. When precharge is activated it serves as a load for the first source follower in the pixel. Sample stores the photodiode information onto the memory element. Mem\_hl pumps up this value to reduce the loss of signal in the pixel and this signal must be the envelop of Precharge and Sample. After Mem\_hl is high again, the readout of the pixel array can start. The frame blanking time or frame overhead time is thus the time that Mem\_hl is low, which is about 5µsec. Once the readout starts, the photodiodes can all be initialised by reset for the next integration time. The minimal integration time is the minimal time between the falling edge of reset and the rising edge of sample. Keeping the slow fall times of the corresponding internal generated signals in mind, the minimal integration time is about 2 usec. An additional reset pulse of minimum 2 $\mu$ sec can be given during integration by asserting Reset\_ds to implement the double slope integration mode. #### 4.2 Read out of the image sensor As soon as the information of the pixels is stored in to the memory element of each pixel, this information can be readout sequentially. As seen in the previous section, integration and readout can also be done in parallel. The readout timing is straightforward and is basically controlled by means of sync and clock pulses. Figure 14 shows the top level concept of this timing. The readout of a frame consists of the frame overhead time, the selection of the lines sequentially and the readout of the pixels of the selected line. Figure 14: Readout of the image sensor. F.O.T: Frame overhead time. R.O.T: Row overhead time. L: selection of line, C: Selection of column. The readout of an image consists of the FOT (Frame overhead time) and the sequential selection of all pixels. The FOT is the overhead time between 2 frames to transfer the information on the photodiode to the memory elements. From figure 13 it should be clear that this time is the time that Mem\_hl is low (typically 5 $\mu$ s). After the FOT the information is stored into the memory elements and a sequential selection of rows and columns makes sure the frame is read. #### 4.2.1 X- and Y-addressing To readout a frame the lines are selected sequentially. Figure 15 gives the timing to select the lines sequentially. This is done by means of a Clock\_y and a Sync\_y signal. The Sync\_y signals synchronises the y-addressing and initialises the y-address selection registers. The start address is the address downloaded in the SPI multiplied by 2. On the rising edge of Clock\_y the next line is selected. The Sync\_y signal is dominant and from the moment it occurs the y-address registers are initialised. If a Sync\_y pulse is given before the end of the frame is reached, only a part of the frame will be read. To obtain a correct initialisation Sync\_y must contain at least 1 rising edge of Clock y when it is active. Figure 15: X- and Y-addressing Table 13: Read-out timing specifications | Symbol | Name | Value | |--------|-------------------|-------------------------------------------------------------------------| | a | Sync_Y | >20ns | | b | Sync_Y-Clock_Y | >0ns | | c | Clock_Y-Sync_Y | >0ns | | d | NoRowSel | >50ns | | e | Pre_col | >50ns | | f | Sh_col | 200ns (more information on this timing can be found in section 4.2.2.a) | | g | Voltage averaging | >20ns | | h | Sync_X-Clock_X | >0ns | As soon as a new line is selected, it has to be read out by the output amplifiers. Before the pixels of the selected line can be multiplexed onto the output amplifiers, one has to wait a certain time, indicated as the ROT or Row overhead time shown in figure 15. This is the time to get the data stable from the pixels to the output bus before the output stages. This ROT is in fact lost time and rather critical in a high-speed sensor. Different timings to reduce this ROT are explained in next paragraph. During the selection of 1 line, 2048 pixels are selected. These 2048 pixels have to be readout by 1 (or 2) output amplifier. Please note that the pixel rate is the double frequency of the Clock\_x frequency. To obtain a pixel rate of 66 MHz, one needs to apply a pixel clock Clock\_x of 33MHz. When only 1 analog output is used 2 pixels are output every Clock\_x period. When Clock\_x is high, the first pixel is selected, when Clock\_x is low, the next pixel is selected. Consequently, during 1 complete period of Clock\_x 2 pixels are readout by the output amplifier. If 2 analog outputs are used each Clock-X period 1 pixel is presented at each output. Figure 16: X-addressing. From bottom to top: Clock\_x, Sync\_x, internal selection pixel 1&2, internal selection pixel 3&4, internal selection pixel 5 & 6. The first pixel that is selected is the x-address downloaded in the SPI. The starting address is the number downloaded into the SPI, multiplied with 2. Windowing is achieved by a starting address downloaded in the SPI and the size of the window. In the x-direction, the size is determined by the moment a new Clock\_y is given. In the y-direction, the sync\_y pulse determines the size. Consequently, the best way to obtain a certain window is by using an internal counter in the controller. Figure 16 is the simulation result after extraction of the layout module from a different sensor to show the principle. In this figure the pixel clock has a frequency of 50MHz, which would result in a pixel rate of 100 Msamples/sec. Figure 17 shows the relation between the applied Clock\_x and the output signal. Figure 17: output signal related to Clock\_x signal. From bottom to top: Clock\_x, Sync\_x and output. The output level before the first pixel is the level of the last pixel of previous line. As soon as Sync\_x is high and 1 rising edge of Clock\_x occurs, the pixels are brought to the analog outputs. This is again the simulation result of a comparable sensor to show the principle. Please note there is a time difference between the clock edge and the moment the data is seen at the output. As this time difference is very difficult to predict in advance, it is advisable to have the ADC sampling clock flexible to set an optimal Adc sampling point. The time differences can easily vary between 5-15nsec and have to be tested on the real devices. #### 4.2.2 Reduced Row Overhead Time timing The row overhead time is the time between the selection of lines that one has to wait to get the data stable at the column amplifiers. This row overhead time is a loss in time, which should be reduced as much as possible. #### 4.2.2.a Standard timing (200ns) Figure 18: Standard timing for the R.O.T. Only pre col and Norowsel control signals are required. In this case the control signals Norowsel and pre\_col are made active for about 20nsec from the moment the next line is selected. The time these pulses have to be active is related with the biasing resistance Pre\_load. The lower this resistance, the shorter the pulse duration of Norowsel and pre\_col may be. After these pulses are given, one has to wait for at least 180nsec before the first pixels can be sampled. For this mode Sh col must be made active all the time. #### 4.2.2.b Back-up timing (ROT = 100-200 ns) A straightforward way of reducing the R.O.T is by using a sample and hold function. By means of Sh\_col the analog data is tracked during the first 100nsec during the selection of a new set of lines. After 100nsec, the analog data is stored. The ROT is in this case reduced to 100nsec, but as the internal data was not stable yet dynamic range is lost because not the complete analog levels are reached yet after 100ns. Figure 18 shows this principle. Sh\_col is now a pulse of 100ns-200ns starting at the same moment as pre\_col and Norowsel. The duration of Sh\_col is equal to the ROT. The shorter this time the shorter the ROT will be however this lowers also the dynamic range. In case "voltage averaging" is required, the sensor must work in this mode with Sh\_col signal and a "voltage averaging" signal must be generated after Sh\_col drops and before the readout starts (see figure 15). Figure 19: Reduced standard ROT by means of Sh\_col signal. pre\_col (short pulse), Norowsel (short pulse) and Sh\_col (large pulse). #### 4.2.3 Precharging of the buses This timing mode is exactly the same as the mode without sample and hold, except that the prebus1 and prebus2 signals are activated. It should be noticed that the precharging of the buses can be combined with all of the timing modes discussed above. The idea is to have a short pulse of about 5ns to precharge the output buses to a well-known level. This mode makes the ghosting of bad columns impossible. In this mode, Nsf load must be made much larger (at least 1 Mohms). 1 18 W C 20111 WHA I WAN COOKING WHAT PROCESSING OF THE CHARGE Table 14: Read-out timing specifications with precharching of the buses | Symbol | Name | Value | |--------|-------------------|--------------------------------------------------------| | a | Sync_Y | >20ns | | b | Sync_Y-Clock_Y | >0ns | | c | Clock_Y-Sync_Y | >0ns | | d | NoRowSel | >50ns | | e | Pre_col | >50ns | | f | Sh_col | 200ns (or cst<br>high,<br>depending on<br>timing mode) | | g | Voltage averaging | >20ns | | h | Sync_X-Clock_X | >0ns | | i | Prebus pulse | As short as possible | #### 4.3 Serial-Parallel-Interface (SPI) The SPI is required to upload the different modes. Table 15 shows the parameters and there bit position Table 15: SPI parameters | Parameter | Bit nr. | Remarks | |----------------------------|---------|-----------------------| | Y-direction | 0 | 1: from bottom to top | | Y-address | 1-10 | Bit 1 is LSB | | X-voltage averaging enable | 11 | 1: Enabled | | X-subsampling | 12 | 1: Subsampling | | X-direction | 13 | 0: From left to right | | X-address | 14-23 | Bit 14 is LSB | | Nr output amplifiers | 24 | 0: 1 Output | | DAC | 25-31 | Bit 25 is LSB | When all zeros are loaded into the SPI, the sensor will start at pixel 0,0. The scanning will be from left to right and from top to bottom. There will be no sub-sampling or voltage averaging and only one output is used. The DAC will have the lowest level at its output. When using sub sampling, only even X-addresses may be applied. Figure 20: SPI block diagram and timing # 5 Pin list Table 16 is a list of all the pins and their functionalities. Table 16: Pin list | Pad | Pin | Pin Name | Pin Type | Description | |-----|-----------|---------------|----------|----------------------------------------------------------------------------------------------------------------------------| | 1 | E1 | sync x | Input | Digital input. Synchronises the X-address register. | | 2 | F1 | eos x | Testpin | Indicates when the end of the line is reached. | | 3 | D2 | vdd | Supply | Power supply digital modules. | | 4 | G2 | clock x | Input | Digital input. Determines the pixel rate. | | 5 | G1 | eos_spi | Testpin | Checks if the data is transferred correctly through the SPI. | | 6 | F2 | spi_data | Input | Digital input. Data for the SPI. | | 7 | H1 | spi_load | Input | Digital input. Loads data into the SPI. | | 8 | H2 | spi_clock | Input | Digital input. Clock for the SPI. | | 9 | J2 | gndo | Ground | Ground output stages | | 10 | Jl | out2 | Output | Analog output 2. | | 11 | K1 | out2DC | Output | Reference output 2. | | 12 | M2 | voo | Supply | Power supply output stages | | 13 | L1 | out1DC | Output | Reference output 1. | | 14 | M1 | out1 | Output | Analog output 1. | | 15 | N2 | gndo | Ground | Ground output stages. | | 16 | <i>P1</i> | vaa | Supply | Power supply analog modules. | | 17 | P2 | gnda | Ground | Ground analog modules. | | 18 | N1 | va3 | Supply | Power supply column modules. | | 19 | P3 | vpix | Supply | Power supply pixel array. | | 20 | Q1 | psf_load | Input | Analog reference input. Biasing for column modules. Connect with $R=1M\Omega$ to Vaa and decouple with $C=100$ nF to gnda. | | 21 | Q2 | nsf_load | Input | Analog reference input. Biasing for column modules. Connect with $R=5k\Omega$ to Vaa and decouple with $C=100$ nF to gnda. | | 22 | R1 | muxbus_load | Input | Analog reference input. Biasing for multiplex bus. Connect with $R=25k\Omega$ to Vaa and decouple with $C=100$ nF to gnda. | | 23 | R2 | uni_load_fast | Input | Analog reference input. Biasing for column modules. Connect with $R=10k\Omega$ to Vaa and decouple with $C=100nF$ to gnda. | | 24 | Q3 | pre_load | Input | Analog reference input. Biasing for column modules. Connect with $R=3k\Omega$ to Vaa and decouple with $C=100nF$ to gnda. | | 25 | Q4 | out_load | Input | Analog reference input. Biasing for output stage. Connect with $R=60k\Omega$ to Vaa and decouple with $C=100nF$ to gnda. | | 26 | N3 | dec_x_load | Input | Analog reference input. Biasing for X-addressing. Connect with $R=2M\Omega$ to Vdd and decouple with $C=100$ nF to gndd. | | 27 | Q5 | uni_load | Input | Analog reference input. Biasing for column modules. Connect with $R=1M\Omega$ to Vaa and decouple with $C=100$ nF to gnda. | | 28 | Q6 | col_load | Input | Analog reference input. Biasing for column modules. Connect with $R=1M\Omega$ to Vaa and decouple with $C=100$ nF to gnda. | Cypress Semiconductor Corporation 3901 North First Street San Jose, CA 95134 408-943-2600 Contact: <a href="mailto:info@Fillfactory.com">info@Fillfactory.com</a> Document #: 38-05712 Rev.\*\*(Revision 1.2) Page 36 of 49 | Dod | Din | Din Nama | Din Tyma | Description | | |-----|-----------|--------------|----------|---------------------------------------------------------------------------------------------------------------------------------|--| | Pad | Pin | Pin Name | Pin Type | Description Analog reference input. Biasing for Y-addressing. | | | 29 | Q7 | dec y load | Input | Analog reference input. Blasting for 1-addressing. Connect with $R=2M\Omega$ to Vdd and decouple with | | | 2) | Ψ' | uec_y_touu | Іприі | C=100nF to gndd. | | | 30 | R3 | vdd | Supply | Power supply digital modules. | | | 31 | <i>M3</i> | gndd | Ground | Ground digital modules. | | | 32 | L2 | prebus1 | Input | Digital input. Control signal to reduce readout time. | | | 33 | L3 | prebus2 | Input | Digital input. Control signal to reduce readout time. | | | 34 | Q8 | sh_col | Input | Digital input. Control signal of the column readout. | | | 35 | R4 | pre_col | Input | Digital input. Control signal of the column readout to reduce row-blanking time. | | | 36 | R5 | norowsel | Input | Digital input. Control signal of the column readout. | | | 37 | R6 | clock_y | Input | Digital input. Clock of the Y-addressing. | | | 38 | R7 | sync_y | Input | Digital input. Synchronises the Y-address register. | | | 39 | K2 | eos_y_r | Testpin | Indicates when the end of frame is reached when scanning in the 'right' direction. | | | 40 | Q9 | temp_diode_p | Testpin | Anode of temperature diode. | | | 41 | Q10 | temp_diode_n | Testpin | Cathode of temperature diode. | | | 42 | R8 | vpix | Supply | Power supply pixel array. | | | 43 | R9 | vmem_l | Supply | Power supply Vmem drivers. | | | 44 | R10 | vmem_h | Supply | Power supply Vmem drivers. | | | 45 | R11 | vres | Supply | Power supply reset drivers. | | | 46 | Q11 | vres_ds | Supply | Power supply reset drivers. | | | 47 | R12 | ref_low | Input | Analog reference input. Low reference voltage of ADO (see figure 7 for exact resistor value) | | | 48 | Q12 | linear_conv | Input | Digital input. $0$ = linear conversion; $1$ = gamma correction. | | | 49 | P15 | bit_9 | Output | Digital output 1 < 9> (MSB). | | | 50 | Q14 | bit_8 | Output | Digital output 1 <8>. | | | 51 | Q15 | bit 7 | Output | Digital output 1 <7>. | | | 52 | R13 | bit 6 | Output | Digital output 1 <6>. | | | 53 | R14 | bit 5 | Output | Digital output 1 <5>. | | | 54 | R15 | bit 4 | Output | Digital output 1 <4>. | | | 55 | P14 | bit 3 | Output | Digital output 1 <3>. | | | 56 | Q13 | bit 2 | Output | Digital output 1 <2>. | | | 57 | R16 | bit 1 | Output | Digital output $1 < 1 >$ . | | | 58 | Q16 | bit 0 | - | <u> </u> | | | 59 | P16 | clock | Output | Digital output 1 <0> (LSB). | | | | | | Input | ADC clock input. | | | 60 | N14 | gndd | Supply | Digital GND of ADC circuitry. | | | 61 | N15 | vddd | Supply | Digital supply of ADC circuitry (nominal 2.5V). | | | 62 | L16 | gnda | Supply | Analog GND of ADC circuitry. | | | 63 | L15 | vdda | Supply | Analog supply of ADC circuitry (nominal 2.5V). | | | 64 | N16 | bit_inv | Input | Digital input. $0$ =no inversion of output bits; $1$ = inversion of output bits. | | | 65 | M16 | CMD_SS | Input | Analog reference input. Biasing of second stage of ADC Connect to VDDA with $R=50k\Omega$ and decouple with $C=100$ nF to GNDa. | | | 66 | L14 | analog_in | Input | Analog input of I <sup>st</sup> ADC. | | | 67 | M15 | CMD_FS | Input | Analog reference input. Biasing of first stage of ADC. Connect to VDDA with $R=50k\Omega$ and decouple with $C=100$ nF to GNDa. | | | Pad | Pin | Pin Name | Pin Type | Description | | |-----|-----|--------------|----------|---------------------------------------------------------------------------------------------------------------------------------|--| | 68 | M14 | ref_high | Input | Analog reference input. High reference voltage of ADC. | | | | | | - | (see figure 7 for exact resistor value) | | | 69 | K14 | vres_ds | Supply | Power supply reset drivers. | | | 70 | J14 | vres | Supply | Power supply reset drivers. | | | 71 | J15 | vpre_l | Supply | Power supply precharge drivers. Must be able to sink current. Can also be connected to ground. | | | 72 | J16 | vdd | Supply | Power supply digital modules. | | | 73 | K15 | vmem_h | Supply | Power supply Vmem drivers. | | | 74 | K16 | vmem_l | Supply | Power supply Vmem drivers. | | | 75 | H15 | ref_low | Input | Analog reference input. Low reference voltage of ADC. (see figure 7 for exact resistor value) | | | 76 | H16 | linear_conv | Input | Digital input. 0= linear conversion; 1= gamma correction. | | | 77 | G16 | bit 9 | Output | Digital output 2 <9> (MSB). | | | 78 | F16 | bit 8 | Output | Digital output 2 <8>. | | | 79 | E16 | bit 7 | Output | Digital output 2 < 7>. | | | 80 | G15 | bit 6 | Output | Digital output 2 <6>. | | | 81 | G14 | bit 5 | Output | Digital output 2 <5>. | | | 82 | F14 | bit 4 | Output | Digital output 2 <4>. | | | 83 | E14 | bit 3 | Output | ~ 1 | | | | | _ | * | Digital output 2 < 3>. | | | 84 | D16 | bit_2 | Output | Digital output 2 <2>. | | | 85 | E15 | bit_1 | Output | Digital output 2 <1>. | | | 86 | F15 | bit_0 | Output | Digital output 2 <0> (LSB). | | | 87 | D15 | clock | Input | ADC clock input. | | | 88 | C15 | gndd | Supply | Digital GND of ADC circuitry. | | | 89 | D14 | vddd | Supply | Digital supply of ADC circuitry (nominal 2.5V). | | | 90 | B16 | gnda | Supply | Analog GND of ADC circuitry. | | | 91 | B14 | vdda | Supply | Analog supply of ADC circuitry (nominal 2.5V). | | | 92 | C16 | bit_inv | Input | Digital input. $0$ =no inversion of output bits; $I$ = inversion of output bits. | | | 93 | A16 | CMD_SS | Input | Biasing of second stage of ADC. Connect to VDDA with $R=50k\Omega$ and decouple with $C=100$ nF to GNDa. | | | 94 | B15 | analog in | Input | Analog input 2 <sup>nd</sup> ADC. | | | 95 | A15 | CMD_FS | Input | Analog reference input. Biasing of first stage of ADC. Connect to VDDA with $R=50k\Omega$ and decouple with $C=100$ nF to GNDa. | | | 96 | A14 | ref_high | Input | Analog reference input. High reference voltage of ADC. (see figure 7 for exact resistor value) | | | 97 | C14 | vres_ds | Supply | Power supply reset drivers. | | | 98 | B13 | vres | Supply | Power supply reset drivers. | | | 99 | A13 | vmem_h | Supply | Power supply Vmem drivers. | | | 100 | A9 | vmem_l | Supply | Power supply Vmem drivers. | | | 101 | A10 | vpix | Supply | Power supply pixel array. | | | 102 | A11 | reset | Input | Digital input. Control of reset signal in the pixel. | | | 103 | A12 | reset_ds | Input | Digital input. Control of double slope reset in the pixel. | | | 104 | B7 | mem_hl | Input | Digital input. Control of Vmem signal in pixel. | | | 105 | B8 | precharge | Input | Digital input. Control of Vprecharge signal in pixel. | | | 106 | B9 | sample | Input | Digital input. Control of Vsample signal in pixel. | | | 107 | B10 | temp_diode_n | Testpin | Cathode of temperature diode. | | | 108 | B11 | temp_diode_p | Testpin | Anode of temperature diode. | | | Pad | Pin | Pin Name | Pin Type | Description | | |-----|-----|-----------------|----------|--------------------------------------------------------------------------------------------------------|--| | 109 | B6 | precharge_bias | Input | Analog reference input. Biasing for pixel array. (see table 10 for exact resistor and capacitor value) | | | 110 | A8 | photodiode | Testpin | Output photodiode. | | | 111 | A7 | gndd | Ground | Ground digital modules. | | | 112 | B12 | vdd | Supply | Power supply digital modules. | | | 113 | A6 | eos_y_l | Testpin | Indicates when the end of frame is reached when scanning in the 'left' direction. | | | 114 | Al | sync_y | Input | Digital input. Synchronises the Y-address register. | | | 115 | A5 | clock_y | Input | Digital input. Clock of the Y-addressing. | | | 116 | A2 | norowsel | Input | Digital input. Control signal of the column readout. | | | 117 | A3 | volt. averaging | Input | Digital input. Control signal of the voltage averaging in the column readout. | | | 118 | B5 | pre_col | Input | Digital input. Control signal of the column readout to reduce row-blanking time. | | | 119 | A4 | sh_col | Input | Digital input. Control signal of the column readout. | | | 120 | B1 | prebus2 | Input | Digital input. Control signal to reduce readout time. | | | 121 | B2 | prebus1 | Input | Digital input. Control signal to reduce readout time. | | | 122 | CI | dec_y_load | Input | Analog reference input. Biasing for Y-addressing. | | | 123 | Dl | vpix | Supply | Power supply pixel array. | | | 124 | B4 | va3 | Supply | Power supply column modules. | | | 125 | B3 | gnda | Ground | Ground analog modules. | | | 126 | C2 | vaa | Supply | Power supply analog modules. | | | 127 | E2 | gndd | Ground | Ground digital modules. | | #### **REMARKS**: - 1. All pins with the same name can be connected together. - 2. All digital input are active high (unless mentioned otherwise). - 3. All unused inputs should be tied to a non-active level (e.g. VDD or GND). # 6 Geometry and mechanical specifications #### 6.1 Bare die Figure 21: Die figure of the LUPA-4000 Pixel 0,0 is located at 478 $\mu m$ from the left side of the die and 1366 $\mu m$ from the bottom side of the die. ## 6.2 Package drawing The LUPA-4000 is packaged in a 127-pin PGA package. Figure 22: Package drawing of the LUPA-4000 package Figure 23: LUPA-4000 package specifications with die # 6.3 Bonding pads The bonding pads are located as indicated below. Figure 24: Placing of the bonding pads on the LUPA-4000 package ## 6.4 Bonding diagram The die is bonded to the bonding pads of the package as indicated below. Figure 25: Bonding pads diagram of the LUPA-4000 package The die will be placed in the package in a way that the center of the light sensitive area will match the center of the package. # 7 Handling and soldering precautions Special care should be given when soldering image sensors with color filter arrays (RGB color filters), onto a circuit board, since color filters are sensitive to high temperatures. Prolonged heating at elevated temperatures may result in deterioration of the performance of the sensor. The following recommendations are made to ensure that sensor performance is not compromised during end-users' assembly processes. #### **Board Assembly:** Device placement onto boards should be done in accordance with strict ESD controls for Class 0, JESD22 Human Body Model, and Class A, JESD22 Machine Model devices. Assembly operators should always wear all designated and approved grounding equipment; grounded wrist straps at ESD protected workstations are recommended including the use of ionized blowers. All tools should be ESD protected. #### **Manual Soldering:** When a soldering iron is used the following conditions should be observed: - Use a soldering iron with temperature control at the tip. - The soldering iron tip temperature should not exceed 350°C. - The soldering period for each pin should be less than 5 seconds. #### **Precautions and cleaning:** Avoid spilling solder flux on the cover glass; bare glass and particularly glass with antireflection filters may be adversely affected by the flux. Avoid mechanical or particulate damage to the cover glass. It is recommended that isopropyl alcohol (IPA) is used as a solvent for cleaning the image sensor glass lid. When using other solvents, it should be confirmed beforehand whether the solvent will dissolve the package and/or the glass lid or not. Cypress Semiconductor Corporation 3901 North First Street San Jose, CA 95134 408-943-2600 Contact: info@Fillfactory.com Document #: 38-05712 Rev.\*\*(Revision 1.2) Page 45 of 49 # **8 Ordering Information** | FillFactory Part Number | Cypress Semiconductor Part Number | |-------------------------|-----------------------------------| | LUPA-4000-M | CYIL1SM4000AA-GBC | ## **Disclaimer** The LUPA-4000 is only to be used for non-military applications. A strict exclusivity agreement prevents us to sell the LUPA-4000 to customers who intend to use it for military applications. FillFactory image sensors are only warranted to meet the specifications as described in the production data sheet. Specifications are subject to change without notice. Please contact <u>info@FillFactory.com</u> for more information. Cypress Semiconductor Corporation 3901 North First Street San Jose, CA 95134 408-943-2600 Contact: <a href="mailto:info@Fillfactory.com">info@Fillfactory.com</a> Document #: 38-05712 Rev.\*\*(Revision 1.2) Page 46 of 49 # **APPENDIX A: LUPA-4000 evaluation system** For evaluating purposes an LUPA-4000 evaluation kit is available. The LUPA-4000 evaluation kit consists of a multifunctional digital board (memory, sequencer and IEEE 1394 Fire Wire interface) and an analog image sensor board. Visual Basic software (under Win 2000 or XP) allows the grabbing and display of images and movies from the sensor. All acquired images and movies can be stored in different file formats (8 or 16-bit). All setting can be adjusted on the fly to evaluate the sensors specs. Default register values can be loaded to start the software in a desired state. Figure 26: Content of the LUPA-4000 evaluation kit Please contact Fillfactory (<u>info@Fillfactory.com</u>) if you want any more information on the evaluation kit. # **APPENDIX B:** Frequently Asked Questions # Q: How does the dual (multiple) slope extended dynamic range mode works? A: Figure 27: Duai stope atagram The green lines are the analog signal on the photodiode, which decrease as a result of exposure. The slope is determined by the amount of light at each pixel (the more light the steeper the slope). When the pixels reach the saturation level the analog signal will not change despite further exposure. As you can see without any double slope pulse pixels p3 and p4 will reach saturation before the sample moment of the analog values, no signal will be acquired without double slope. When double slope is enabled a second reset pulse will be given (blue line) at a certain time before the end of the integration time. This double slope reset pulse resets the analog signal of the pixels BELOW this level to the reset level. After the reset the analog signal starts to decrease with the same slope as before the double slope reset pulse. If the double slope reset pulse is placed at the end of the integration time (90% for instance) the analog signal that would have reach the saturation levels aren't saturated anymore (this increases the optical dynamic range) at read out. It's important to notice that pixel signals above the double slope reset level will not be influenced by this double slope reset pulse (p1 and p2). # **Document History Page** Document Title: LUPA-4000 4M CMOS Image Sensor Document Number: 38-05712 | Rev. | ECN<br>No. | Issue Date | Orig. of<br>Change | Description of Change | |------|------------|------------|--------------------|-----------------------| | ** | 310396 | See ECN | SIL | Initial | | | | | | Cypress | | | | | | release | (EOD)