| | -y | · | | | | | | R | EVIS | IONS | | | | | | | | | | | |-----------------------|----------------------|------------|-------|-------------|------------------------------|-------------|--------------|--------------|-------------|------|-------------|----------|------|------|-------|-------------|--------------|--------------|----------------|---------------------------------------| | LTR | | | | | D | ESCR | IPTI: | ON | | | | | Γ | ATE | (YR-M | D-DA) | | APPR | OVED | · · · · · · · · · · · · · · · · · · · | | · <b>A</b> | M.<br>for | Add<br>dev | l ven | dor<br>type | s 03<br>CAGE<br>s 03<br>dito | 0129<br>and | 95 as<br>04. | s sou<br>Upd | rce<br>late | of s | uppl | | | 94-1 | 1-01 | | | M. A | . Fr | ye | | | | | | | | | | | | | | | | | | | | | | | | REV | | | | | | , | | | | | | [ | - | | | | | | Γ | | | SHEET | | | | | | | | | | | | | | | | | | | | | | REV | A | A | А | Α | А | A | A | A | A | A | A | А | A | A | A | A | A | | | | | SHEET | 35 | 36 | 37 | 38 | 39 | 40 | 41 | 42 | 43 | 44 | 45 | 46 | 47 | 48 | 49 | 50 | 51 | | | | | REV | ٨ | A | A | A | ٨ | A | A | A | A | A | A | A | A | A | А | А | A | Α | A | A | | SHEET | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 | 32 | 33 | 34 | | REV STAT | | | | RE | V | | A | A | A | A | A | A | A | A | A | A | A | A | ^ | A | | OI OHEET | | | | SH | EET | <del></del> | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | | PMIC N/A | | | - | 1 | ARED E | | ١ | | | DI | EFENS | SE EI | | | | PPLY<br>454 | | TER | | | | MICRO | NDAF<br>CIRC<br>AWIN | CUIT | • | | KED BY | | | | | | <del></del> | <u>-</u> | | | | | <del> </del> | | | | | THIS DRAWIN | IG IS A | VAILAE | | | OVED E | | | | | 256 | | 4 1 | | | | | | TAL,<br>THIC | | os | | AND AGEN<br>DEPARTMEN | | | Ē | | ING AP<br>92-12- | | DATE | | | SIZ | E | CAG | E CO | DE | | 59 | 962- | 8949 | 97 | | | AMSC N/A | 1 | | | REVI | SION L | EVEL<br>A | | | | A | | | 726 | | | | | | - <del>-</del> | | | | | | | | | | | | | SHE | ET | 1 | | | OF | | | 51 | | | DESC FORM 193 9004708 0003718 89T DUL 94 5962-E028-95 #### 1. SCOPE - 1.1 <u>Scope</u>. This drawing forms a part of a one part one part number documentation system (see 6.6 herein). Two product assurance classes consisting of military high reliability (device classes Q and M) and space application (device class V), and a choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). Device class M microcircuits represent non-JAN class B microcircuits in accordance with 1.2.1 of MIL-STD-883, "Provisions for the use of MIL-STD-883 in conjunction with compliant non-JAN devices". When available, a choice of Radiation Hardness Assurance (RHA) levels are reflected in the PIN. - 1.2 PIN. The PIN shall be as shown in the following example: - 1.2.1 <u>RHA designator</u>. Device class M RHA marked devices shall meet the MIL-I-38535 appendix A specified RHA levels and shall be marked with the appropriate RHA designator. Device classes Q and V RHA marked devices shall meet the MIL-I-38535 specified RHA levels and shall be marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device. - 1.2.2 <u>Device type(s)</u>. The device type(s) shall identify the circuit function as follows: | Device type | Generic number 1/ | Circuit function | DRAM<br>Access time | Access time | |-------------|-------------------|-------------------------------|---------------------|-------------| | 01 | | 256K x 4, multiport video RAM | 120 ns | 35 ns | | 02 | | 256K x 4, multiport video RAM | 100 ns | 30 ns | | 03 | | 256K x 4, multiport video RAM | 120 ns | 35 ns | | 04 | | 256K x 4, multiport video RAM | 100 ns | 30 ns | 1.2.3 <u>Device class designator</u>. The device class designator shall be a single letter identifying the product assurance level (see 6.7 herein) as follows: Device class Device requirements documentation M Vendor self-certification to the requirements for non-JAN class B microcircuits in accordance with 1.2.1 of MIL-STD-883 Q or V Certification and qualification to MIL-I-38535 1.2.4 <u>Case outline(s)</u>. The case outline(s) shall be as designated in MIL-STD-1835 and as follows: | Outline letter | Descriptive designator | <u>Terminals</u> | Package style | |----------------|------------------------|------------------|-----------------------------------| | т | See figure 1 | 32 | "J" lead chip carrier | | ù | CDFP4-F28 | 28 | Flat pack | | X | See figure 1 | 28 | Dual-in-line | | Y | See figure 1 | 28 | "J" lead chip carrier | | 7 | See figure 1 | 28 | Rectangular leadless chip carrier | | M | See figure 1 | 28 | Zig-zag in-line | - 1.2.5 <u>Lead finish</u>. The lead finish shall be as specified in MIL-STD-883 (see 3.1 herein) for class M or MIL-I-38535 for classes Q and V. Finish letter "X" shall not be marked on the microcircuit or its packaging. The "X" designation is for use in specifications when lead finishes A, B, and C are considered acceptable and interchangeable without preference. - 1/ Generic numbers are listed on the Standard Microcircuit Drawing Source Approval Bulletin at the end of this document and will also be listed in MIL-BUL-103. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A | | 5962-89497 | |------------------------------------------------------|-----------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET 2 | DESC FORM 193A JUL 94 9004708 0003719 726 🖿 1.3 Absolute maximum ratings. 2/ Voltage range on any pin except DQ and SDQ - - - - - --1 V dc to 7 V dc Voltage range on DQ and SDQ --------1 V dc to V<sub>CC</sub> O V dc to 7 V dc 50 mA Power dissipation (PD) ---------1 W Storage temperature range -------65°C to 150°C Lead temperature (soldering, 10 seconds) - - - - - - -+300°C Thermal resistance, junction-to-case $(\theta_{JC})$ : See MIL-STD-1835 Cases X, Y, Z, and T - - - - - - - - - - - - -10°C/W 3/ 5°C/W 3/ Junction temperature $(T_1)$ $\underline{4}/--------$ +175°C 1.4 Recommended operating conditions. Supply voltage range (V<sub>CC</sub>) <u>5</u>/ -----+4.5 √ dc to +5.5 V dc 1.5 <u>Digital logic testing for device classes Q and V.</u> Fault coverage measurement of manufacturing logic tests (MIL-STD-883, test method 5012) ---- 7/ percent 2. APPLICABLE DOCUMENTS Government specification, standards, bulletin, and handbook. Unless otherwise specified, the following specification, standards, bulletin, and handbook of the issue listed in that issue of the Department of Defense Index of Specifications and Standards specified in the solicitation, form a part of this drawing to the extent specified herein. SPECIFICATION **MILITARY** MIL-I-38535 - Integrated Circuits, Manufacturing, General Specification for. **STANDARDS MILITARY** MIL-STD-883 - Test Methods and Procedures for Microelectronics. MIL-STD-973 - Configuration Management. MIL-STD-1835 - Microcircuit Case Outlines. 2/ Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability. 3/ When the thermal resistance for this case is specified in MIL-STD-1835, that value shall supersede the value indicated herein. 4/ Maximum junction temperature shall not be exceeded except for allowable short duration burn-in screening conditions in accordance with method 5004 of MIL-STD-883. $\underline{5}/$ All voltage values in this drawing are with respect to $V_{SS}$ . 6/ The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this drawing for voltage levels only. 7/ When a Qualified Manufacturer's List (QML) source exists, a value shall be provided. **STANDARD** SIZE 5962-89497 MICROCIRCUIT DRAWING A DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 REVISION LEVEL SHEET 3 DESC FORM 193A 9004708 0003720 448 📟 BULLETIN **MILITARY** MIL-BUL-103 - List of Standardized Military Drawings (SMD's). HANDBOOK MILITARY MIL-HDBK-780 - Standardized Military Drawings. (Copies of the specification, standards, bulletin, and handbook required by manufacturers in connection with specific acquisition functions should be obtained from the contracting activity or as directed by the contracting activity.) 2.2 <u>Non-Government publications</u>. The following document(s) form a part of this document to the extent specified herein. Unless otherwise specified, the issues of the documents which are DoD adopted are those listed in the issue of the DoDISS cited in the solicitation. Unless otherwise specified, the issues of documents not listed in the DODISS are the issues of the documents cited in the solicitation. ELECTRONICS INDUSTRIES ASSOCIATION (EIA) JEDEC Standard No. 17 - A Standardized Test Procedure for the characterization of latch-up in CMOS Integrated Circuits. (Applications for copies should be addressed to the Electronics Industries Association, 2001 Pennsylvania Street, N.W., Washington, DC 20006.) AMERICAN SOCIETY FOR TESTING AND MATERIALS (ASTM) ASTM Standard F1192-88 - Standard Guide for the Measurement of Single Event Phenomena from Heavy Ion Irradiation of Semiconductor Devices. (Applications for copies of ASTM publications should be addressed to the American Society for Testing and Materials, 1916 Race Street, Philadelphia, PA 19103.) (Non-Government standards and other publications are normally available from the organizations that prepare or distribute the documents. These documents also may be available in or through libraries or other informational services) 2.3 Order of precedence. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing shall take precedence. ## 3. REQUIREMENTS - 3.1 <u>Item requirements</u>. The individual item requirements for device class M shall be in accordance with 1.2.1 of MIL-STD-883, "Provisions for the use of MIL-STD-883 in conjunction with compliant non-JAN devices" and as specified herein. The individual item requirements for device classes Q and V shall be in accordance with MIL-I-38535, the device manufacturer's Quality Management (QM) plan, and as specified herein. - 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-STD-883 (see 3.1 herein) for device class M and MIL-I-38535 for device classes Q and V and herein. - 3.2.1 Case outline(s). The case outline(s) shall be in accordance with 1.2.4 herein and figure 1. - 3.2.2 <u>Terminal connections</u>. The terminal connections shall be as specified on figure 2. - 3.2.3 Truth table. The truth table shall be as specified on figure 3. - 3.2.4 Radiation exposure circuit. The radiation exposure circuit will be provided when RHA product becomes available. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A | | 5962-89497 | |------------------------------------------------------|-----------|---------------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | - | REVISION LEVEL<br>A | SHEET<br>4 | DESC FORM 193A JUL 94 9004708 0003721 384 🖿 - 3.2.5 <u>Functional tests</u>. Various functional tests used to test this device are contained in the appendix. If the test patterns cannot be implemented due to test equipment limitations, alternate test patterns to accomplish the same results shall be allowed. For device class M, alternate test patterns shall be maintained under document revision level control by the manufacturer and shall be made available to the preparing or acquiring activity upon request. For device classes Q and V alternate test patterns shall be under the control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-I-38535 and shall be made available to the preparing or acquiring activity upon request. - 3.2.6 <u>Die overcoat</u>. Polyimide and silicone coatings are allowable as an overcoat on the die for alpha particle protection only. Each coated microcircuit inspection lot (see inspection lot as defined in MIL-I-38535) shall be subjected to and pass the internal moisture content test at 5000 ppm (see method 1018 of MIL-STD-883). The frequency of the internal water vapor testing shall not be decreased unless approved by the preparing activity for class M. The TRB will ascertain the requirements as provided by MIL-I-38535 for classes Q and V. Samples may be pulled any time after seal. - 3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table I and shall apply over the full case operating temperature range. - 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table IIA. The electrical tests for each subgroup are defined in table I. - 3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. Marking for device class M shall be in accordance with MIL-STD-883 (see 3.1 herein). In addition, the manufacturer's PIN may also be marked as listed in MIL-BUL-103. Marking for device classes Q and V shall be in accordance with MIL-I-38535. - 3.5.1 <u>Certification/compliance mark</u>. The compliance mark for device class M shall be a "C" as required in MIL-STD-883 (see 3.1 herein). The certification mark for device classes Q and V shall be a "QML" or "Q" as required in MIL-I-38535. - 3.6 <u>Certificate of compliance</u>. For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-BUL-103 (see 6.7.2 herein). For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.7.1 herein). The certificate of compliance submitted to DESC-EC prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device class M, the requirements of MIL-STD-883 (see 3.1 herein), or for device classes Q and V, the requirements of MIL-I-38535 and the requirements herein. - 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device class M in MIL-STD-883 (see 3.1 herein) or for device classes Q and V in MIL-I-38535 shall be provided with each lot of microcircuits delivered to this drawing. - 3.8 <u>Notification of change for device class M</u>. For device class M, notification to DESC-EC of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change as defined in MIL-STD-973. - 3.9 <u>Verification and review for device class M</u>. For device class M, DESC, DESC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer. - 3.10 <u>Microcircuit group assignment for device class M</u>. Device class M devices covered by this drawing shall be in microcircuit group number 41 (see MIL-I-38535, appendix A). - 4. QUALITY ASSURANCE PROVISIONS - 4.1 <u>Sampling and inspection</u>. For device class M, sampling and inspection procedures shall be in accordance with MIL-STD-883 (see 3.1 herein). For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-I-38535 and the device manufacturer's QM plan. - 4.2 <u>Screening</u>. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. For device classes Q and V, screening shall be in accordance with MIL-I-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. | STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br>A | | 5962-89497 | |------------------------------------------------------------------------------------|-----------|---------------------|------------| | | | REVISION LEVEL<br>A | SHEET<br>5 | **-** 9004708 0003722 210 **-** | Test | Symbol/<br> alten.<br> symbol | Conditions<br>-55°C ≤ T <sub>C</sub> ≤ +125°C<br>4.5 V ≤ V <sub>CC</sub> ≤ 5.5 V<br>unless otherwise specified | Group A<br>subgroups | Device<br> type | <u>Limi</u><br>Hin | ts<br>Max | Unit | |--------------------------------------------|-------------------------------|----------------------------------------------------------------------------------------------------------------|----------------------|------------------|--------------------|------------|------| | ligh level output | V <sub>ОН</sub> | unless otherwise specified I <sub>OH</sub> = -5 mA | 1,2,3 | ALL | 2.4 | | V | | voltage Low level output 1/ voltage | v <sub>oL</sub> | I <sub>OL</sub> = 4.2 mA | 1,2,3 | ALL | | 0.4 | ٧ | | Input leakage<br>current | IL | V <sub>I</sub> = 0 to 5.8 V, V <sub>CC</sub> = 5 V<br>All other pins open | 1,2,3 | 01,02 | | ±1.0 | μΑ | | Output leakage current <u>2</u> / | Io | V <sub>O</sub> = 0 to V <sub>CC</sub> , V <sub>CC</sub> = 5.5 V | 1,2,3 | ALL | | | μΑ | | Operation current (standby) <u>3</u> / | I <sub>CC1</sub> | t <sub>c(RW)</sub> = minimum<br>t <sub>c(SC)</sub> = minimum | 1,2,3 | 01,03 | | 90 | mA | | | | _ - - | | 02,04 | | 100 | | | Operation current (active) <u>3</u> / | <sup>1</sup> CC1A | | 1,2,3 | 01,03 | | 110 | mA | | Standby current<br>(standby) <u>3</u> / | I <sub>cc2</sub> | All clocks = V <sub>CC</sub><br>t <sub>c(SC)</sub> = minimum | 1,2,3 | 02,04<br> All | | 120<br>15 | mA | | Standby current (active) 3/ | I <sub>CC2A</sub> | | 1,2,3 | 01,03 | | 50 | mA | | RAS-only refresh current | I <sub>CC3</sub> | tc(RW) = minimum<br>tc(SC) = minimum | 1,2,3 | 02,04 | | 55<br>90 | mA | | (standby) <u>3</u> / | | t <sub>c(SC)</sub> = minimum | | 02,04 | | 100 | | | RAS-only refresh current (active) $3/$ | I <sub>CC3A</sub> | | 1,2,3 | 01,03 | | 120<br>125 | mA | | Page mode current (standby) 3/ | I <sub>CC4</sub> | t <sub>c(P)</sub> = minimum<br>t <sub>c(SC)</sub> = minimum | 1,2,3 | 01,03 | | 60<br>65 | mA | | Page mode current (active) 3/ | I <sub>CC4A</sub> | t <sub>C(P)</sub> = minimum<br>t <sub>C(SC)</sub> = minimum | 1,2,3 | 01,03 | | 90 | mA | | CAS-before-RAS current | I <sub>CC5</sub> | t (ou) = minimum | 1,2,3 | 02,04 | | 100<br>80_ | mA | | (standby) <u>3</u> / | | t <sub>G</sub> (SC) = minimum | | 02,04 | <u> </u> | 90_ | | | CAS-before-RAS current (active) <u>3</u> / | I <sub>CC5A</sub> | | 1,2,3 | 01,03 | | 110 | mA | | STANDARD<br>MICROCIRCUIT DRAWING<br>DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | SIZE<br>A | | 5962-89497 | |---------------------------------------------------------------------------------------------|-----------|---------------------|------------| | | | REVISION LEVEL<br>A | SHEET<br>6 | 9004708 0003723 157 📟 TABLE I. Electrical performance characteristics - continued. Test Symbol/ Conditions Device Limits Group A Unit -55°C $\leq$ T<sub>C</sub> $\leq$ +125°C alten. subgroups type $4.5 \text{ V} \leq \text{V}_{CC}^{C} \leq 5.5 \text{ V}$ unless otherwise specified symbol Min Max tc(RW) = minimum tc(SC) = minimum Data transfer current 1,2,3 01,03 90 I<sub>CC6</sub> æΑ (standby) 02,04 100 Data transfer current 1,2,3 01,03 125 ICC6A mA (active) 02,04 130 Input capacitance, address CI(A) See 4.4.1e 4 ALL ρF 9 inputs $f = 1 \text{ MHz}, V_{IN} = 0 \text{ V}$ Input capacitance, strobe 4 ALL 10 C<sub>I(RC)</sub> рF inputs Input capacitance, write 4 All 10 рF CI(M) enable input Input capacitance, serial CI(SC) 4 ALL 10 рF clock input Input capacitance, special 4 ALL 10 рF CI(DSF) function Input capacitance, serial CI(SE) 4 ALL pF enable Input capacitance, 4 ALL CI(TRG) 10 ρF transfer register input Output capacitance, SDQ C<sub>O</sub>(0) See 4.4.1e 4 ALL 11 рF f = 1 MHz, $V_{IN} = 0 V$ and DQ Output capacitance, QSF 4 ALL 17 рF CO(QSF) Functional tests See 4.4.1c 7,8A,8B ALL L н ٧ Access time from (See figures 4 and 5) 9,10,11 01,03 30 ta(C) ns CAS $t_{d(RLCL)} = max, C_L = 80 pF$ 02,04 25 <sup>t</sup>CAL Access time from (See figures 4 and 5) ta(CA) 9,10,11 01,03 60 ns column address $t_{d(RLCL)} = max, c_L = 80 pF$ t<sub>AA</sub> 02,04 50 Access time from (See figures 4 and 5) ta(CP) 9,10,11 01,03 65 ns CAS high $t_{d(RLCL)} = min, c_L = 80 pF$ <sup>t</sup>CPA 02,04 55 See footnotes at end of table. | STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-89497 | |-----------------------------------------------------------------|-----------|---------------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>A | SHEET<br>7 | DESC FORM 193A JUL 94 9004708 0003724 093 📟 | Test | Symbol/ | Conditions | Group A | Device | e <u>Limits</u> | | Unit | |-------------------------------------------------------------|----------------------|--------------------------------------------------------------------------------------------------|-----------|----------|-----------------|----------|------| | | alten.<br> symbol | -55°C ≤ T <sub>C</sub> ≤ +125°C<br>4.5 V ≤ V <sub>CC</sub> ≤ 5.5 V<br>unless otherwise specified | subgroups | type | Min | Max | | | Access time from | ta(R) | (See figures 4 and 5) | 9,10,11 | 01,03 | | 120 | ns | | RAS high | TRAC | t <sub>d(RLCL)</sub> = min, C <sub>L</sub> = 80 pF | | 02,04 | | 100 | | | Access time of Q | t <sub>a(G)</sub> | <br> (See figures 4 and 5) | 9,10,11 | 01,03 | | 30 | ns | | from TRG low | t <sub>OE</sub> | C <sub>L</sub> = 80 pF | <u> </u> | 02,04 | | 25 | | | Access time of SQ | t <sub>a(SQ)</sub> | (See 1 soures 4 and 5) | 9,10,11 | 01,03 | | 35 | ns | | from SC high 4/ | †SAC | c <sub>L</sub> = 30 pF | ļ | 02,04 | _ | 30 | | | Access time of SQ | t <sub>a(SE)</sub> | (See figures 4 and 5) | 9,10,11 | 01 | | 30 | ns | | from SE low <u>4</u> / | t <sub>SEA</sub> | c <sub>L</sub> = 30 pF | | 03 | | 25 | | | | ) | | | 02,04 | | 20 | | | Access time of QSF<br>from SC low | t <sub>a(QSF)</sub> | (See figures 4 and 5) C <sub>L</sub> = 30 pF | 9,10,11 | 01,02 | | 60 | ns | | Disable time, random | tdis(CH) | (See figures 4 and 5) | 9,10,11 | 01 | 0 | 30 | ns | | output from CAS high | toff | C <sub>L</sub> = 80 pF | | 02-04 | 0 | 20 | | | Disable time, random | tdis(G) | <br> (See figures 4 and 5) | 9,10,11 | 01 | 0 | 30 | ns | | output from TRG high 5/ | top | c <sub>L</sub> = 80 pF | | 02-04 | 0 | 20 | | | Disable time, <u>se</u> rial output from SE high <u>5</u> / | t <sub>dis(SE)</sub> | (See figures 4 and 5)<br> C <sub>L</sub> = 30 pF | 9,10,11 | ALL | <br> 0<br> | 20 | ns | | Cycle time, read | t <sub>c(rd)</sub> | (See figures 4 and 5) | 9,10,11 | 01,03 | 220 | | ns | | <u>6</u> / | tRC | c <sub>L</sub> = 80 pF | | 02,04 | 190 | | | | Cycle time, write | t <sub>c(W)</sub> | -<br> <br> | 9,10,11 | 01,03 | <br> 220 | | ns | | t RC | | | 02,04 | 190 | | <u> </u> | | | Cycle time, read- | t <sub>c(rdW)</sub> | rdW)<br>C | 9,10,11 | 01 | 295 | <br> | ns | | modify write | t <sub>RWC</sub> | | | 03 | 290 | | | | | <u> </u> | | | 02,04 | 250 | | | | Cycle time, page- | t <sub>c(P)</sub> | | 9,10,11 | 01 | 70 | !<br>! | ns | | mode read, write | t <sub>PC</sub> | | | <br> 02 | 60 | | <br> | | STANDARD MICROCIRCUIT DRAWING | SIZE<br>A | | 5962-89497 | |------------------------------------------------------|-----------|---------------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL<br>A | SHEET<br>8 | DESC FORM 193A JUL 94 ■ 9004708 0003725 T2T 🖿 | Test | Symbol/ | Conditions | Group A | Device | · — · | | | |-----------------------------------|----------------------|--------------------------------------------------------------------------------------------------|---------------|--------|-------|--------------|----------| | | alten.<br> symbol | $-55^{\circ}C \le T_C \le +125^{\circ}C$ $4.5 V \le V_{CC} \le 5.5 V$ unless otherwise specified | subgroups<br> | type | Min | Max | <u> </u> | | Cycle time, page-mode | tc(RDWP) | (See figures 4 and 5) | 9,10,11 | 01 | 130 | <u> </u> | ns | | read-modify-write | <sup>t</sup> PRWC | c <sub>L</sub> = 80 pF | | 02 | 110 | | | | | | | | 03 | 125 | | | | | | | | 04 | 105 | | | | Cycle time, | t <sub>c(TRD)</sub> | | 9,10,11 | 01,03 | 220 | <u> </u> | ns | | transfer read | tRC | | | 02,04 | 190 | | | | Cycle time, | t <sub>c(TW)</sub> | | 9,10,11 | 01,03 | 220 | <u> </u><br> | ns | | transfer write | tRC | | | 02,04 | 190 | | | | Cycle time, serial | t <sub>c(SC)</sub> | | 9,10,11 | 01,03 | 35 | | ns | | clock <u>7</u> / | (30) | | | 02,04 | 30 | | | | Pulse duration, | t <sub>w</sub> (cH) | | 9,10,11 | 01,03 | 30_ | <u> </u> | ns | | CAS high | t CP | | | 02,04 | 20 | | | | Pulse duration, | tw(CL) | ` <br> | 9,10,11 | 01,03 | 30 | 75,000 | ns | | CAS Low 8/9/ | tCAS | | | 02,04 | 25 | 75,000 | | | Pulse duration, | tw(RH) | • | 9,10,11 | 01,03 | 90 | | ns | | RAS high | t <sub>RP</sub> | | | 02,04 | 80 | | | | Pulse duration, | t s | | 9,10,11 | 01,03 | | 75,000 | ns | | RAS LOW 9/ 10/ | tw(RL) | | | 02,04 | [ | 75,000 | | | Pu <u>l</u> se duration,<br>W low | tw(WL) | -<br> <br> | 9,10,11 | ALL | 25 | | ns | | Pulse duration, | t <sub>w</sub> (TRG) | -<br> | 9,10,11 | 01,03 | 30 | | ns | | TRG Low | | _ | | 02,04 | 25 | | | | Pulse duration, | tw(sch) | | 9,10,11 | 01,03 | 12 | <u> </u> | ns | | SC high | tSAS | | | 02,04 | 10 | | <u> </u> | | Pulse duration, | tw(SCL) | | 9,10,11 | 01,03 | 12 | | ns | | SC low | tSP | | | 02,04 | 10 | | | | STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-89497 | |-----------------------------------------------------------------|-----------|---------------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>A | SHEET<br>9 | DESC FORM 193A JUL 94 **■ 9004708 0003726 966 ■** | Test | <br> Symbol/ | [ Conditions | Group A | Device | Limi | ts | Unit | |---------------------------------------------------------------------------|---------------------------------|--------------------------------------------------------------------------------------------------|-----------|----------|------------|-----|--------------| | | alten.<br>symbol | -55°C ≤ T <sub>C</sub> ≤ +125°C<br>4.5 V ≤ V <sub>CC</sub> ≤ 5.5 V<br>unless otherwise specified | subgroups | type | Min | Max | | | Setup time,<br>column address | t <sub>su(CA)</sub> | (See figures 4 and 5) C <sub>L</sub> = 80 pF | 9,10,11 | ALL | 0 | | ns | | Setup time, DSF before CAS | t <sub>su(SFC)</sub> | | 9,10,11 | ALL | 0 | | ns | | Setup time, row<br>address | t <sub>su(RA)</sub> | | 9,10,11 | ALL | 0 | | ns | | Setup tim <u>e, W</u><br>before RAS low | t<br>su(WMR)<br>twsR | | 9,10,11 | ALL | 0 | | <br> ns<br> | | Setup tim <u>e,</u> DQ<br>before RAS low | tsu(DQR) | | 9,10,11 | ALL | 0 | | ns | | Setup tim <u>e,</u> TRG<br>before RAS low | t <sub>su(TRG)</sub> | | 9,10,11 | ALL | 0 | | ns | | Setup time, SE before RAS low 9/ 11/ | t<br>su(SE)<br>t <sub>ESR</sub> | | 9,10,11 | ALL | 0 | | ns | | Setup time, DSF before RAS | t <sub>su(SFR)</sub> | | 9,10,11 | All | 0 | | ns | | Se <u>tup</u> time, data before<br>CAS low <u>12</u> / | t <sub>su(DCL)</sub> | | 9,10,11 | ALL | 0 | | ns | | Setup tim <u>e</u> , data<br>before W low <u>12</u> / | t<br>su(DWL)<br>tDS | <br> | 9,10,11 | ALL | 0 | | ns | | Setup time, read<br>command | tsu(rd) | <br> | 9,10,11 | ALL | 5 <br> 5 | | ns | | Setup time, earl <u>y wr</u> ite command before CAS low | t <sub>su(WCL)</sub> | • }<br> | 9,10,11 | All | 0 | | ns | | Setup time, write | t <sub>su(WCH)</sub> | | 9,10,11 | 01,03 | 30 | | ns | | before CAS high | t <sub>CWL</sub> | | | 02,04 | 25 | | 1 | | Setup tim <u>e,</u> write | t<br>su(WRH) | | 9,10,11 | 01,03 | 30_ | | ns ns | | before RAS high | tRWL | | <u> </u> | 02,04 | 25 | | | | ee footnotes at end of tabl | .e. | | | | | | | | STANDARD<br>MICROCIRCUIT DRAWING | | SIZE | | | | 59 | 62-8949 | | DEFENSE ELECTRON | ICS SUPP | LY CENTER | DE | VISTON 1 | FVFI | QUE | FT | | MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | LY CENTER | RE | VISION L | EVEL | SHE | ET | 9004708 0003727 8T2 📟 | Test | Symbol/ | Conditions | Group A | Device | <u>Limi</u> | ts | Unit | |-------------------------------------------------------------------|----------------------|--------------------------------------------------------------------------------------------------|-----------|--------|-------------|----------|--------------| | | alten.<br>symbol | -55°C ≤ T <sub>C</sub> ≤ +125°C<br>4.5 V ≤ V <sub>CC</sub> ≤ 5.5 V<br>unless otherwise specified | subgroups | type | Min | Max | | | Setup time, SD<br>before SC high | t <sub>su(SDS)</sub> | (See figures 4 and 5) CL = 80 pF | 9,10,11 | 01,02 | 3 | | ns | | | | - | | 03,04 | 0 | | | | Hold tim <u>e,</u> column address<br>after CAS low | th(CLCA) | | 9,10,11 | 01 | 25 | | ns | | ***** | CAM | _ | | 02-04 | 20 | | <del> </del> | | Hold time, DSF after CAS | th(SFC) | _ | 9,10,11 | ALL | 20 | | ns | | Hold time, row a <u>ddr</u> ess<br>address after RAS low | th(RA) | | 9,10,11 | ALL | 15 | | ns | | Hold tim <u>e,</u> TRG<br>after RAS low | th(TRG) | | 9,10,11 | ALL | 15 | | ns | | Ho <u>ld</u> time, SE after<br>RAS low <u>9</u> / <u>11</u> / | th(SE) | | 9,10,11 | ALL | 15 | | ns | | Hold time, write mask<br><u>tra</u> nsfer enable after<br>RAS low | th(RWM) | - <br> | 9,10,11 | ALL | 15 | | ns | | Hold time, DQ after RAS<br>low (write mask<br>operation) | th(RDQ) | | 9,10,11 | All | 15 | | ns | | Hold time, DSF after RAS | th(SFR) | _ | 9,10,11 | ALL | 15 | | ns | | Hold time, column address | th(RLCA) | | 9,10,11 | 01-03 | 50 | <br> | ns | | after RAS low 13/ | t<br>AR | | | 04 | 45 | | İ | | Hold time, data | 1+ | - | 9,10,11 | 01,03 | 25 | i | ns | | after CAS low | t <sub>DH</sub> | | | 02,04 | 20 | | 1 | | to tid size data often DAC | 1. | - | 2 40 44 | | | <u> </u> | <del> </del> | | Hold tim <u>e,</u> data after RAS low <u>13</u> / | th(RLD) | | 9,10,11 | 01-03 | 50 | ļ | ns | | | | - | | 04 | 45 | | + | | Hold tim <u>e</u> , data<br>after W low | th(WLD) | | 9,10,11 | 01,03 | 25 | <u> </u> | ns | | | TOH | [ ]<br>[ | i | 02.04 | i 20 i | i | i | | STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-89497 | |-----------------------------------------------------------------|-----------|---------------------|-------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>A | SHEET<br>11 | DESC FORM 193A JUL 94 **9**004708 0003728 739 📟 | Test | Symbol/ Conditions G | <br> Group A | Device | Limits | | Unit | | |--------------------------------------------------|--------------------------|------------------------|-----------|--------|-----|----------|--------------| | | alten.<br> symbol | lten. | subgroups | type | Min | Max | | | Hold time, TRG after W low | th(WLG) | (See figures 4 and 5) | 9,10,11 | 01,03 | 30 | | ns | | (output enable 9/ | t <sub>OEH</sub> | c <sub>L</sub> = 80 pF | | 02,04 | 25 | | | | Hold tim <u>e,</u> read<br>after CAS <u>14</u> / | th(CHrd) | | 9,10,11 | All | 0 | . , | ns | | Hold tim <u>e,</u> read<br>after RAS <u>14</u> / | th(RHrd) | | 9,10,11 | ALL | 10 | | ns | | Hold tim <u>e, write</u> | th(cLW) | | 9,10,11 | 01,03 | 35 | | ns | | after CAS low | twcH | | | 02,04 | 30 | | ļ | | Hold_time, write after | t <sub>h(RLW)</sub> | | 9,10,11 | 01,03 | 55 | | ns | | RAS Low 13/ | twcR | | | 02,04 | 50 | 50 | | | Hold time, SD | t <sub>h(SDS)</sub> | | 9,10,11 | 01,02 | 20 | | ns | | after SC high | t SDH | | | 03,04 | 5 | | <del> </del> | | Hold time, SQ<br>after SC high 9/ | th(SHSQ) | | 9,10,11 | ALL | 5 | | ns | | Delay time, RAS | t <sub>d(RLCH)</sub> | • | 9,10,11 | 01,03 | 120 | | ns | | low to CAS high | tcsH | | | 02,04 | 100 | | ļ | | Delay time, <u>C</u> AS | t <sub>d(CHRL)</sub> | | 9,10,11 | 01 | 10 | <br> | _ ns | | high to RAS low | tCRP | | | 02 | 5 | | _[ | | | | _ | | 03,04 | 0 | | | | Delay tim <u>e,</u> CAS | t <sub>d</sub> (CLRH) | | 9,10,11 | 01 | 35 | <u> </u> | _ ns | | low to RAS high | <sup>t</sup> RSH | | | 02,03 | 30 | | _ | | | | _ | | 04 | 25 | <u> </u> | - | | Delay time, CAS | t <sub>d(CLWL)</sub> | | 9,10,11 | 01 | 75 | <u> </u> | _ ns | | low to W low 15/16/ | t <sub>CWD</sub> | | | 02 | 60 | <u> </u> | _ | | | | | | 03 | 65 | <u> </u> | - | | | | | | 04 | 55 | | | | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A | | 5962-89497 | |------------------------------------------------------|-----------|---------------------|-------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL<br>A | SHEET<br>12 | DESC FORM 193A JUL 94 ■ 9004708 0003729 **6**75 ■ | Test | Symbol/ | Conditions | | Device | <u>Limi</u> | ts | Unit | |--------------------------------------------------------|-----------------------|--------------------------------------------------------------------------------------------------|-----------|--------|-------------|-----|---------------------------------------| | | alten.<br> symbol | -55°C ≤ T <sub>C</sub> ≤ +125°C<br>4.5 V ≤ V <sub>CC</sub> ≤ 5.5 V<br>unless otherwise specified | subgroups | type | Min | Max | | | Delay time, RAS low to | t <sub>d</sub> (RLCL) | (See figures 4 and 5) | 9,10,11 | 01,03 | 25 | 90 | ns | | CAS low <u>17</u> / | tRCD | c <sub>L</sub> = 80 pF | | 02,04 | 25 | 75 | - | | Delay time, c <u>olu</u> mn | td(CARH) | | 9,10,11 | 01,03 | 60 | | ns | | address to RAS high | tRAL | | | 02,04 | 50 | | | | Delay tim <u>e</u> , RAS low to | td(RLWL) | | 9,10,11 | 01 | 160 | | ns | | low <u>15</u> / | RWD | | [<br> | 03 | 155 | | | | | <u> </u> | | | 02,04 | 130 | | | | Delay_time, column address<br>to W low 9/15/ | td(CAWL) | | 9,10,11 | 01,03 | 100 | | ns | | 27 <u>15</u> 7 | tAWD | | | 02,04 | 85 | : | | | Delay time, RAS low to CAS high 9/18/ | td(RLCH)R | | 9,10,11 | 01,02 | 30 | | ns | | 7/ <u>10</u> / | tCHR | | | 03,04 | 25 | | · · · · · · · · · · · · · · · · · · · | | Delay time, CAS low<br>to RAS low 18/ | td(CLRL)R | | 9,10,11 | ALL | 10 | | ns | | De <u>Lay</u> time, RAS high to CAS low 9/18/ | td(RHCL)R<br>trpc | | 9,10,11 | ALL | 10 | | ns | | Delay tim <u>e, CAS</u> | td(CLGH) | | 9,10,11 | 01,03 | 30 | | ns | | low to TRG high | t <sub>CTH</sub> | , | | 02,04 | 25 | | | | Delay time, TRG high<br>before data applied at | t <sub>d</sub> (GHD) | | 9,10,11 | 01,03 | 30 | | ns | | DQ <u>15</u> / | top | | | 02,04 | 25 | | | | Delay time, RAS low to | td(RLTH) | | 9,10,11 | 01,03 | 95 | | ns | | TRG high 9/ | <sup>t</sup> RTH | | | 02,04 | 90 | | | | Delay time, RAS low to <u>fir</u> st SC high after | td(RLSH) | | 9,10,11 | 01,03 | 140 | | ns | | TRG high 9/ 19/ | <sup>t</sup> RSD | | | 02,04 | 130 | | | | Delay time, CAS low to<br>firs <u>t S</u> C high after | t <sub>d(CLSH)</sub> | | 9,10,11 | 01,03 | 45 | | ns | | TRG high 9/ 19/ | t <sub>CSD</sub> | <br> | 1 | 02,04 | 40 | | <br> | | STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-89497 | |-----------------------------------------------------------------|-----------|---------------------|-------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>A | SHEET<br>13 | DESC FORM 193A JUL 94 9004708 0003730 397 📟 | | TABLE I. <u>E</u> | lectrical performance characte | eristics - d | continued. | | | | |---------------------------------------------------------------------------------------|-----------------------|--------------------------------------------------------------------------------------------------|--------------|------------|--------|-------------|------| | Test | Symbol/ | Conditions | Group A | Device | Lim | ts | Unit | | | alten.<br> symbol | -55°C ≤ T <sub>C</sub> ≤ +125°C<br>4.5 V ≤ V <sub>CC</sub> ≤ 5.5 V<br>unless otherwise specified | subgroups | type | Min | Max | | | Delay time, SC high to TRG | td(SCTR) | (See figures 4 and 5)<br> C <sub>i</sub> = 80 pF | 9,10,11 | 01,03 | 20 | | ns | | high 9/ 19/ 20/ | t <sub>TTSC</sub> | C <sub>L</sub> = 80 pr | | 02,04 | 15 | | | | De <u>lay</u> time, TRG high to<br>RAS high <u>19</u> / | td(THRH) | | 9,10,11 | ALL | -10 | | ns | | Delay time, SC high to RAS | td(SCRL) | | 9,10,11 | 01,03 | 20 | | ns | | low <u>9/11/21</u> / | tSRS | | | 02 | 15 | | | | | | | | 04 | 10 | | | | Delay time, SC high to SE<br>high in serial 9/22/<br>input mode | td(SCSE) | | 9,10,11 | All | 20 | | ns | | Delay time, RAS high to SC | t <sub>d</sub> (RHSC) | | 9,10,11 | 01,03 | 30 | | ns | | high <u>9</u> / <u>11</u> / | <sup>t</sup> SRD | | | 02,04 | 25 | | | | Delay time <u>, TRG</u><br>high to RAS low <u>23</u> / | td(THRL) | | 9,10,11 | ALL | tw(RH) | | ns | | Delay time, TRG high to SC | t <sub>d</sub> (THSC) | | 9,10,11 | 01,03 | 40 | <u> </u> | ns | | high <u>23</u> / | t <sub>TSO</sub> | | | 02,04 | 35 | | | | Delay time, SE low to SC<br>high 9/22/ | td(SESC) | 1 | 9,10,11 | 01,03 | 15 | | ns | | | tsws | | | 02,04 | 10 | | | | Delay time, RAS high to | td(RHMS) | | 9,10,11 | 01 | 30 | | ns | | last (most significant) rising edge of SC before | | | | 02 | 25 | | | | boundary switch (split<br>read transfer cycles) | | | | 03 | 20 | <u> </u> | | | | | | | 04 | 15 | | | | Delay time, first (TAP)<br>rising edge of SC a <u>fte</u> r<br>boundary switch to RAS | td(TPRL) | | 9,10,11 | 01 | 25 | | ns | | low (split read transfer cycles) | | | | 02 | 20 | | | | Refresh time<br>interval, memory | trf(MA) | <br> <br> | 9,10,11 | ALL | | <br> 8<br> | ms | | STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-89497 | |-----------------------------------------------------------------|-----------|---------------------|-------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>A | SHEET<br>14 | DESC FORM 193A JUL 94 **-** 9004708 0003731 223 **-** #### TABLE I. <u>Electrical performance characteristics</u> - continued. 1/ These devices exhibit simultaneous switching noise. This phenomenon exhibits itself upon the DQ pins when the SDQ pins are switched and upon the SDQ pins when DQ pins are switched. This may cause the V<sub>OL</sub> and V<sub>OH</sub> to exceed the limit for a short period of time, depending upon output loading and temperature. Care should be exceed the limit for a short period of time, depending upon output loading and temperature. taken to provide proper termination, decoupling, and layout of the device to minimize simultaneous switching effects. SE is disabled for SDQ output leakage tests. $I_{CC}$ (standby) versus $I_{CCA}$ (active) denotes the following: $I_{CC}$ (standby): SAM port is inactive (standby) and the DRAM port is active (except for $I_{CC2}$ ). ICCA (active): SAM port is active and the DRAM port is active (except for $I_{\rm CC2A}$ ). ICC is measured with no load on DQ or SDQ pins. SAM output timing may be measured with a load equivalent to 2 TTL gates plus 30 pF. Output reference levels: $V_{QH} = 2.0 \text{ V}, V_{OL} = 0.8 \text{ V}.$ Disable times are specified when the output is no longer driven. - All cycle times assume t<sub>+</sub> = 5 ns. When the odd tap is used (tap address can be 0-511, and odd tap are 1,3,5, etc.), the cycle time for SC is serial data out cycle needs to be 70 ns minimum. - 8/ In a read-modify-write cycle, td(CLWL) and tsu(WCH) must be observed. Depending on the user's transition times, this may require additional CAS low time, ty(CL). 9/ If not tested, shall be guaranteed to the limits in table IA. 10/ In a read-modify-write cycle, t<sub>d(RLWL)</sub> and t<sub>su(WRH)</sub> must be observed. Depending on the user's transition times, this may require additional RAS low time, t<sub>w(RL)</sub>. 11/ Register to memory (write) transfer cycles only. 12/ These parameters are referenced to CAS leading edge in early-write cycles and ME/NE leading edge in late write or read-write cycles. $\underline{13}/$ The minimum value is measured when $t_{d(RLCL)}$ is set to $t_{d(RLCL)}$ minimum as a reference. $\underline{14}/$ Either $t_{h(RHrd)}$ or $t_{h(CHrd)}$ must be satisfied for a read cycle. $\underline{15}/$ Read-modify-write operation only. 16/ TRG must disable the output buffers prior to applying data to the DQ pins. $\overline{17}$ / Maximum value specified only to guarantee RAS access time. 18/ CAS-before-RAS refresh operation only. 19/ Memory to register (read) transfer cycles only. - <u>20</u>/ In a transfer read cycle, the state of SC when TRG rises is a don't care condition. However, to guarantee proper sequencing of the internal clock circuitry, there can be no positive transitions of SC for at least 10 ns prior to when TRG goes high. - <u>21</u>/ In a transfer write cycle, the state of SC when RAS falls is a don't care condition. However, to guarantee proper sequencing of the internal clock circuitry, there can be no positive transitions of SC for at least 10 ns prior to when RAS goes low. 22/ Serial data-in cycles only. 23/ Memory to register (read) and register to memory (write) transfer cycles only. | STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-89497 | |-----------------------------------------------------------------|-----------|----------------|-------------| | DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>15 | DESC FORM 193A JUL 94 9004708 0003732 16T **=** TABLE IIA. Electrical test requirements. 1/2/3/4/5/6/7/ | Line | Test | · · · · · · · · · · · · · · · · · · · | | roups<br>Mance with<br>, table III) | |------|-----------------------------------------------|---------------------------------------|-----------------------------------|-------------------------------------| | no. | requirements | Device<br>class M | Device<br>class Q | Device<br>class V | | 1 | Interim electrical parameters (see 4.2) | | 1,7,9 | 1,7,9 | | 2 | Static burn-in I and<br>II (method 1015) | Not<br>required | Not<br>required | Required | | 3 | Same as line 1 | | | 1*,7* A | | 4 | Dynamic burn-in<br>(method 1015) | Required | Required | Required | | 5 | Same as line 1 | | | 1*,7* A | | 6 | Final electrical parameters | 1*,2,3,7*,<br>8A,8B,9,10, | 1*,2,3,7*,<br>8A,8B,9,10, | 1*,2,3,7*,<br>8A,8B,9,<br>10,11 | | 7 | Group A test<br>requirements | 1,2,3,4**,7,<br>8A,8B,9,10,<br>11 | 1,2,3,4**,7,<br>8A,8B,9,10,<br>11 | 1,2,3,4**,7,<br>8A,8B,9,10,<br>11 | | 8 | Group C end-point<br>electrical<br>parameters | 2,3,7,<br>8A,8B | 1,2,3,7,<br>8A,8B A | 1,2,3,7,<br>8A,8B,9,<br>10,11 Δ | | 9 | Group D end-point<br>electrical<br>parameters | 2,3,<br>8A,8B | 2,3,<br>8A,8B | 2,3,<br>8A,8B | | 10 | Group E end-point<br>electrical<br>parameters | 1,7,9 | 1,7,9 | 1,7,9 | 1/ Blank spaces indicate tests are not applicable. $\frac{2}{3}$ / Any or all subgroups may be combined when using high-speed testers. $\frac{3}{3}$ / Subgroups 7 and 8 functional tests shall verify the truth table. $\frac{7}{4}$ / \* indicates PDA applies to subgroup 1 and 7. \*\* see 4.4.1d. $\overline{\underline{6}}/$ $\Delta$ indicates delta limit (see table IIB) shall be required where specified, and the delta values shall be computed with reference to the previous interim electrical parameters (see line 1). 7/ See 4.4.1d. | STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br>A | | 5962-89497 | |------------------------------------------------------------------------------------|-----------|---------------------|-------------| | | | REVISION LEVEL<br>A | SHEET<br>16 | DESC FORM 193A JUL 94 9004708 0003733 016 🖿 9004708 0003734 T32 📟 9004708 0003735 979 📟 **=** 9004708 0003736 805 **=** | Ltr | | Dimensions Ltr Inches Millimeters | | Ltr | Dimensions | | | | | |-----|------|-----------------------------------|-------|--------|------------|--------------|------|------|------| | | Inc | | | Inches | | Millimeters | | | | | | Min | Max | Min | Max | | Min | Max | Min | Max | | Α | .080 | .100 | 2.03 | 2.54 | e | .050 BSC | | 1.27 | | | b | .022 | .028 | 0.56 | 0.71 | h | .012 REF | | 0.30 | | | b1 | .006 | . 022 | 0.15 | 0.56 | L | .070 | .080 | 1,78 | 2.03 | | b2 | .040 | | 1.02 | | L1 | .090 | .110 | 2.29 | 2.79 | | D | .700 | .740 | 17.78 | 18.80 | L2 | .003 | .015 | 0.08 | 0.38 | | E | .392 | . 408 | 9.96 | 10.36 | N | 28 terminals | | | 0.36 | ## NOTES: - 1. All dimensions are in inches. All dimensioning and tolerancing conform to ANSI Y14.5M-1982. - 2. Unless otherwise specified, a minimum clearance of .015 inch (0.38 mm) shall be maintained between all metallized features. - Index area: Details of pin 1 identifier are optional, but must be located within the zone indicated. - 4. The cover shall not extend beyond the edges of the body. - 5. Dimensions b1 and c1 apply to the base metal only. Dimension m applies to the plating/coating - 6. N indicates the number of terminals. - 7. A gauge makers tolerance is applied. FIGURE 1. <u>Case outlines</u> - continued. | STANDARD<br>MICROCIRCUIT DRAWING<br>DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-89497 | |-----------------------------------------------------------------------|-----------|----------------|-------------| | DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>20 | DESC FORM 193A JUL 94 9004708 0003737 741 📟 | 1 | Mill | imeters | I I | nches | | |--------|-------|---------|----------|-------|--| | Symbol | Min | Max | Min | Max | | | A1 | 0.38 | 1.27 | .015 | .050 | | | A2 | 11.18 | 11.81 | .440 | . 465 | | | ь | 0.41 | 0.58 | .016 | .023 | | | c | 0.20 | 0.39 | .008 | .015 | | | D | 36.45 | 37.21 | 1.435 | 1.465 | | | D1 | 32.77 | 33.27 | 1.290 | 1.310 | | | e i | 2.54 | BSC | .100 BSC | | | | eA | 2.16 | 2.92 | .085 | .115 | | | E | 2.54 | 3.30 | .100 | .130 | | | L | 3.18 | 5.08 | .125 | .200 | | | S | 0.88 | 1.65 | .035 | .065 | | **-**@ Note: The U.S. Government preferred system of measurement is the metric SI system. However, since this item was originally designed using inch-pound units of measurement, in the event of conflict between the metric and inch-pound units, the inch-pound units shall take precedence. FIGURE 1. <u>Case outlines</u> - continued. | STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-89497 | |-----------------------------------------------------------------|-----------|----------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET 21 | DESC FORM 193A JUL 94 **-** 9004708 0003738 688 - | Device | | | |---------------------------------------------------------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------| | types | 01, 02, | 03. 04 | | Case | T, U, X, | | | outlines | Y, Z | Mj | | Terminal<br>number | Terminal | symbol | | 1<br>2<br>3<br>4<br>5 | SC<br>SDQ <sub>O</sub><br>SDQ <sub>1</sub><br>TRG | DSF<br>DQ <sub>2</sub><br>DQ <sub>3</sub> | | 6 | DGO | sdq <sub>2</sub> <br>sdq <sub>3</sub> | | 6 | DQ1 | v <sub>SS</sub> | | 8 | GND | sc sc | | 9<br>10<br>11<br>12<br>13<br>14<br>15<br>16<br>17<br>17<br>18 | RAS A8 A6 A5 A4 VCC A7 A3 A2 A1 | SDQ<br><u>SDQ</u> 1<br>TRG<br>DQ<br>DQ1<br>W<br><u>NC/</u> GND<br>RAS<br>A <sub>8</sub><br>A <sub>6</sub><br>A <sub>5</sub> | | 20<br> 21<br> 22<br> 23<br> 24<br> 25<br> 26 | GSF<br>CAS<br>DSF<br>DQ2<br>DQ3<br>SE<br>SDQ2 | A4<br>Vcc<br>A7<br>A3<br>A2<br>A1<br>A0 | | 27<br>28 | SDQ <sub>3</sub><br>V <sub>SS</sub> | QSF<br>CAS | FIGURE 2. <u>Terminal connections</u>. | STANDARD MICROCIRCUIT DRAWING | SIZE<br>A | | 5962-89497 | |------------------------------------------------------|-----------|---------------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL<br>A | SHEET 22 | 9004708 0003739 514 | <u> </u> | | | | | | | | | | | | |----------|----------|-----|----|----------|----|-------------|-----------------|--------------|---------------|-----------------|---------------------------------------------------------| | T<br>y | l | RAS | fa | ιι | | CAS<br>fall | Addı | `ess | l DQO | - DQ3 | Function | | P | I | | * | 1 | | | | | l | ** | ĺ | | e | CAS | TRG | W | DSF | SE | DSF | RAS | CAS | RAS | CAS | | | | | | | | | | | | | | | | R | L | х | X | x | х | x | х | X | x | x | CAS-before-RAS refresh | | T | Н | L | L | X | L | Х | Row<br>Addr | Tap<br>Point | Х | Х | Register to memory transfer (Transfer write) | | Ŧ | Н | L | L | Н | X | X | Row<br>Addr | Tap<br>Point | X | X | Alternate transf <u>er</u> write<br>(Independent of SE) | | T | Н | L | L | L | Н | Х | Refresh<br>Addr | Tap<br>Point | X | X | Serial write-mode enable<br>(Pseudo-transfer write) | | T | Н | L | Н | L | Х | X | Row<br>Addr | Tap<br>Point | X | Х | Memory to register transfer (Transfer read) | | T | Н | L | Н | Н | Х | X | Row<br>Addr | Tap<br>Point | X | X | Split register transfer<br>Read (must reload tap) | | R | Н | Н | L | L | X | L | Row<br>Addr | Col<br>Addr | Write<br>Mask | Valid<br>Data | Load and use write mask<br>Write data to dram | | R | Н | н | L | Г | X | Н | Row | Col | Write | Addr | Load and use write mask | | | " | | | - | | | Addr | A2-A8 | Mask | Mask | Block write to dram | | R | Н | н | L | H | Х | L | Row | Col | X | Valid | Persistent write-per-bit | | | | | | | | | Addr | Addr | İ | Data | Write data to dram | | R | Н | Н | L | Н | Х | Н | Ro₩ | Col | Х | Addr | Persistent write-per-bit | | | | | | | | | Addr | A2-A8 | | Mask | Block write to dram | | R | Н | H | Н | L | X | L | Row | Col | X | Valid | Normal dram read/write | | | | | | L | L | | Addr | Addr | <u> </u> | Data | (Nonmasked) | | R | H | H | H | L | Х | Н | Row | Col | X | Addr | Block write to dram | | | <u> </u> | | | <u> </u> | | | Addr | A2-A8 | | Mask | (Nonmasked) | | R | Н | Н | Н | Н | Х | L | Refresh<br>Addr | X | X | Write<br> Mask | Load write mask | | R | Н | Н | Н | Н | Х | Н | Refresh<br>Addr | X | X | Color<br>Mask | Load color register | R = Random access operation T = Transfer operation X = Don't care ## NOTES: Addr mask = 1 write to address location enabled. Write mask = 1 write to I/O enabled. In persistent write-per-bit function, W\_must be high during the refresh cycles. DQO-3 are latched on the later of W or CAS falling edge. # FIGURE 3. <u>Truth tables</u>. | STANDARD<br>MICROCIRCUIT DRAWING<br>DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | SIZE<br>A | | 5962-89497 | |---------------------------------------------------------------------------------------------|-----------|---------------------|------------| | | | REVISION LEVEL<br>A | SHEET 23 | DESC FORM 193A JUL 94 **9004708 0003740 236 🗯** ### Transfer operation Logic \*\*\* | TRG | ū | SE | DSF | Mode | |-----|---|----|-----|----------------------------------------------------------------| | | | 1 | x | Register to memory (write) transfer (serial write mode enable) | | ا آ | Ī | x | H | Alternate register to memory transfer | | [ | Ĺ | н | L | Serial write mode enable (pseudo write transfer) | | l L | н | X | L | Memory to register (read) transfer | | Ĺ | н | X | н | Split register read transfer | H = High voltage level L = Low voltage level X = Don't care R = Random access operation T = Transfer operation ## Serial operation logic | Last transfer cycle | SE | SDQ | |-------------------------------|----|----------------| | Alternate register to memory | н | Input disabled | | Serial write mode enable **** | L | Input enable | | Serial write mode enable **** | Н | Input disable | | Memory to register | L | Output enabled | | Memory to register | н | HI-Z | H = High voltage level L = Low voltage level X = Don't care R = Random access operation T = Transfer operation ## NOTES: \*\*\* Above logic states are assumed valid on the falling edge of $\overline{\text{RAS}}$ . \*\*\*\* Pseudo transfer write. ## FIGURE 3. <u>Truth tables</u> - continued. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A | | 5962-89497 | |------------------------------------------------------|-----------|---------------------|-------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL<br>A | SHEET<br>24 | DESC FORM 193A JUL 94 9004708 0003741 172 📟 **- 7004708 0003742 009** ## Early write cycle timing NOTE: See "write cycle state" table (of figure 4) for the logic state of "1", "2", "3", "4", and "5". FIGURE 4. Timing waveform diagrams - Continued. | STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-89497 | |-----------------------------------------------------------------|-----------|---------------------|-------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>A | SHEET<br>26 | DESC FORM 193A JUL 94 I 9004708 0003743 T45 📟 ### Delayed write cycle timing NOTE: See "write cycle state" table (of figure 4) for the logic state of "1", "2", "3", "4", and "5". FIGURE 4. Timing waveform diagrams - Continued. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A | | 5962-89497 | |------------------------------------------------------|-----------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET 27 | DESC FORM 193A JUL 94 # **--** 9004708 0003744 981 **--** # Write cycle state table | | | State | | | | | |-----------------------------------------------------|---|-------|---|---------------|-----------------|--| | Cycle | 1 | 2 | 3 | 4 | 5 | | | Write mask load/use write DQs to I/Os | L | L | L | Write<br>mask | Valid<br> date | | | Write mask load/use block write | L | Н | L | Write<br>mask | ADDR<br>mask | | | Use previous write mask, write DQs to I/Os | н | L | L | Don't<br>care | Valid<br>data | | | Use previous write mask, block write | Н | Н | L | Don't<br>care | ADDR<br>mask | | | Load write mask on later of W fall and CAS fall | н | L | н | Don't<br>care | Write<br>mask | | | Load color register on later of W fall and CAS fall | н | н | Н | Don't care | Color<br>data | | | Write mask disabled, block write to all I/Os | L | н | Н | Don't<br>care | ADDR<br>mask | | | Normal early or late write operation | L | L | Н | Don't<br>care | Valid<br>data | | FIGURE 4. <u>Timing waveform diagrams</u> - Continued. | STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-89497 | |-----------------------------------------------------------------|-----------|---------------------|-------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>A | SHEET<br>28 | DESC FORM 193A JUL 94 9004708 0003745 818 📟 #### Read-write/read-modify-write cycle timing #### NOTES: - See "write cycle state" table (of figure 4) for the logic state of "1", "2", "3", "4", and "5". Same logic as delayed write cycle. FIGURE 4. Timing waveform diagrams - Continued. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A | | 5962-89497 | |------------------------------------------------------|-----------|----------------|-------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>29 | DESC FORM 193A JUL 94 9004708 0003746 754 📟 ## NOTES: - 1. Access time is $t_{a(CP)}$ or $t_{a(CA)}$ dependent. 2. Output may go from high impedance state to an invalid state prior to the specified access time. - 3. A write cycle or a read-modify-write cycle can be mixed with read cycles as long as the write and read-modify-write timing specifications are not violated and the proper polarity of DSF is selected on the falling edges of RAS and CAS to select the desired write mode (normal, block write, etc.). FIGURE 4. Timing waveform diagrams - Continued. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A | | 5962-89497 | |------------------------------------------------------|-----------|---------------------|-------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL<br>A | SHEET<br>30 | DESC FORM 193A JUL 94 9004708 0003747 690 ## NOTES: - 1. Referenced to CAS or W, whichever occurs last. - 2. See "write cycle state" table (of figure 4) for the logic state of "1", "2", "3", "4", and "5". - 3. A read cycle or a read-modify-write cycle can be intermixed with write cycles, observing read and read-modify-write timing specifications. TRG must remain high throughout the entire page-mode operation if the late write feature is used, to guarantee page-mode cycle time. If the early write cycle timing is used, the state of TRG is don't care after the minimum period th(TRG) from the falling edge of RAS. FIGURE 4. Timing waveform diagrams - Continued. | STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-89497 | |-----------------------------------------------------------------|-----------|----------------|-------------| | DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>31 | DESC FORM 193A JUL 94 **-** 9004708 0003748 527 **-** ## Enhanced page-mode read-modify-write cycle timing #### NOTES: - Output may go from the high impedance state to an invalid data state prior to the specified access time. - 2. See "write cycle state" table (of figure 4) for the logic state of "1", "2", "3", "4", and "5". - A read or a write cycle can be intermixed with read-modify-write cycles as long as the read and write timing specifications are not violated. FIGURE 4. Timing waveform diagrams - Continued. | STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-89497 | |-----------------------------------------------------------------|-----------|---------------------|-------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>A | SHEET<br>32 | DESC FORM 193A JUL 94 ### **■** 9004708 0003749 463 **■** | STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-89497 | |-----------------------------------------------------------------|-----------|----------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET 33 | 🖿 9004708 0003750 las 🖿 FIGURE 4. <u>Timing waveform diagrams</u> - Continued. | STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-89497 | |-----------------------------------------------------------------|-----------|---------------------|-------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>A | SHEET<br>34 | ■ 1004708 0003751 **011** ■ 9004708 0003752 T58 📟 **- 9004708 0003753 994** DESC FORM 193A JUL 94 # **9004708 0003754 820** DESC FORM 193A JUL 94 9004708 0003755 767 📟 Data register to memory timing, serial input enable - Continued ### NOTES: - 1. Random mode Q outputs remain in the high impedance state for the entire data register to memory transfer cycle. This cycle is used to transfer data from the data register to the memory array. Every one of the 512 locations in each data register is written into the corresponding 512 columns of the selected row. Data in the data register may proceed from a serial shift-in or from a parallel load from one of the memory array rows. The above diagram assumes that the device is in the serial write mode (i.e., SD is enabled by a previous write mode control cycle, thus allowing data to be shifted-in). - 2. Successive transfer writes can be performed without serial clocks for applications requiring fast memory array clears. FIGURE 4. Timing waveform diagrams - Continued. | STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-89497 | |-----------------------------------------------------------------|-----------|---------------------|-------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>A | SHEET<br>39 | DESC FORM 193A JUL 94 🖚 9004708 0003756 6T3 📟 # Register transfer function table | Function | RAS fall | | | | |----------------------------------------------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------|---------|--------| | | TRG | <del>-</del> | DSF (1) | SE (3) | | Register to memory transfer | L | L | н | L . | | Register to memory transfer, alternate<br>transfer write | L | L | н | X | | Pseudo-transfer SDQ control, serial input enabled | L | L | L | H | | Memory to register transfer | L | Н | L | x | | Split register transfer | L | н | н | х | FIGURE 4. Timing waveform diagrams - Continued. | STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-89497 | |-----------------------------------------------------------------|-----------|---------------------|-------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>A | SHEET<br>40 | DESC FORM 193A JUL 94 🖿 9004708 0003757 S3T 🖿 JUL 94 9004708 0003758 476 ## Memory to data register transfer timing NOTE: Random mode (Q outputs) remain in the high-impedance state for the entire memory to data register transfer cycle. The memory to data register transfer cycle is used to load the data registers in parallel from the memory array. The 512 locations in each data register are written into from the 512 corresponding columns of the selected row. The data that is transferred into the data registers may be either shifted out or transferred back into another row. Once data is transferred into the data registers, the SAM is in the serial read mode (i.e., the SQ is enabled), thus allowing data to be shifted out of the registers. Also, the first bit to be read from the data register after TRG has gone high must be activated by a positive transition of SC. FIGURE 4. Timing waveform diagrams - Continued. | STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-89497 | |-----------------------------------------------------------------|-----------|----------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET 42 | DESC FORM 193A JUL 94 ■ 9004708 0003759 302 **■** ## Serial data-in timing ### Serial data-out timing NOTE: When the odd tap is used (tap addresses can be 0-511, and odd taps are 1, 3, 5... etc.), the cycle time for SC in the first serial data out cycle needs to be 70 ns minimum. FIGURE 4. <u>Timing waveform diagrams</u> - Continued. | STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-89497 | |-----------------------------------------------------------------|-----------|---------------------|-------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>A | SHEET<br>43 | DESC FORM 193A JUL 94 # **9**004708 0003760 024 **=** NOTE: For part numbers 01 and 02, QSF pin is open collector which requires 5 v with an 820 $\Omega$ pull-up resistor FIGURE 5. Load circuit. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A | | 5962-89497 | |------------------------------------------------------|-----------|---------------------|-------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL<br>A | SHEET<br>44 | DESC FORM 193A JUL 94 TABLE IIB. <u>Delta limits at +25°C</u>. | Parameter <u>1</u> / | Device types | |--------------------------|----------------------------------------------------| | | ALL | | I <sub>CC2</sub> standby | ±1.5 mA of specified value in table IA | | IIL | ±1.5 µA of specified value in table IA | | <sup>I</sup> o | <br> ±1.5 μA of specified <br> value in table IA | 1/ The above parameter shat be recorded before and after the required burn-in and life tests to determine the delta. ## 4.2.1 Additional criteria for device class M. - a. Delete the sequence specified as initial (preburn-in) electrical parameters through interim (postburn-in) electrical parameters of method 5004 and substitute lines 1 through 6 of table IIA herein. - b. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. For device class M, the test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015. - (1) Dynamic burn-in for device class M (method 1015 of MIL-STD-883, test condition D; for circuit, see 4.2.1b herein). - c. Interim and final electrical parameters shall be as specified in table IIA herein. ### 4.2.2 Additional criteria for device classes Q and V. - a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-I-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-I-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015. - b. Interim and final electrical test parameters shall be as specified in table IIA herein. - c. Additional screening for device class V beyond the requirements of device class Q shall be as specified in appendix B of MIL-I-38535. - 4.3 <u>Qualification inspection for device classes Q and V</u>. Qualification inspection for device classes Q and V shall be in accordance with MIL-I-38535. Inspections to be performed shall be those specified in MIL-I-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4). - 4.4 <u>Conformance inspection</u>. Quality conformance inspection for device class M shall be in accordance with MIL-STD-883 (see 3.1 herein) and as specified herein. Inspections to be performed for device class M shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4). Technology conformance inspection for classes Q and V shall be in accordance with MIL-I-38535 including groups A, B, C, D, and E inspections and as specified herein except where option 2 of MIL-I-38535 permits alternate in-line control testing. | STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-89497 | |-----------------------------------------------------------------|-----------|---------------------|-------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>A | SHEET<br>45 | DESC FORM 193A JUL 94 📰 9004708 0003762 9T7 📰 ### 4.4.1 Group A inspection. - a. Tests shall be as specified in table IIA herein. - b. Subgroups 5 and 6 of table I of method 5005 of MIL-STD-883 shall be omitted. - c. For device class M, subgroups 7 and 8 tests shall be sufficient to verify the truth table. For device classes Q and V, subgroups 7 and 8 shall include verifying the functionality of the device; these tests shall have been fault graded in accordance with MIL-STD-883, test method 5012 (see 1.5 herein). - d. O/V (latch-up) tests shall be measured only for initial qualification and after any design or process changes which may affect the performance of the device. For device class M, procedures and circuits shall be maintained under document revision level control by the manufacturer and shall be made available to the preparing activity or acquiring activity upon request. For device classes Q and V, the procedures and circuits shall be under the control of the device manufacturer's TRB in accordance with MIL-I-38535 and shall be made available to the preparing activity or acquiring activity upon request. Testing shall be on all pins, on five devices with zero failures. Latch-up test shall be considered destructive. Information contained in JEDEC standard number 17 may be used for reference. - e. Subgroup 4 (C<sub>IN</sub> and C<sub>OUT</sub> measurements) shall be measured only for initial qualification and after any process or design changes which may affect input or output capacitance. Capacitance shall be measured between the designated terminal and GND at a frequency of 1 MHz. Sample size is 15 devices with no failures, and all input and output terminals tested. - 4.4.2 <u>Group C inspection</u>. The group C inspection end-point electrical parameters shall be as specified in table IIA herein. Delta limits shall apply only to subgroup 1 of group C inspection and shall consist of tests specified in table IIB herein. - 4.4.2.1 Additional criteria for device class M. Steady-state life test conditions, method 1005 of MIL-STD-883: - a. Test condition D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005. - b. $T_A = +125$ °C, minimum. - c. Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883. - 4.4.2.2 Additional criteria for device classes Q and V. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-I-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB, in accordance with MIL-I-38535, and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005. - 4.4.3 <u>Group D inspection</u>. The group D inspection end-point electrical parameters shall be as specified in table IIA herein. - 4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein). RHA levels for device classes Q and V shall be M, D, R, and H and for device class M shall be M and D. - a. End-point electrical parameters shall be as specified in table II herein. - b. For device class M, the devices shall be subjected to radiation hardness assured tests as specified in MIL-I-38535, appendix A, for the RHA level being tested. For device classes Q and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-I-38535 for the RHA level being tested. All device classes must meet the postirradiation end-point electrical parameter limits as defined in table I at $T_A$ = +25°C ±5°C, after exposure, to the subgroups specified in table IIA herein. - c. When specified in the purchase order or contract, a copy of the RHA delta limits shall be supplied. | STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-89497 | |-----------------------------------------------------------------|-----------|---------------------|-------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>A | SHEET<br>46 | DESC FORM 193A JUL 94 **9004708 0003763 833 🖿** 4.5 <u>Delta measurements for device classes Q and V</u>. Delta measurements, as specified in table IIA, shall be made and recorded before and after the required burn-in screens and steady-state life tests to determine delta compliance. The electrical parameters to be measured, with associated delta limits are listed in table IIB. The device manufacturer may, at his option, either perform delta measurements or within 24 hours after burn-in perform final electrical parameter tests, subgroups 1, 7, and 9. ### 5. PACKAGING 5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-STD-883 (see 3.1 herein) for device class M and MIL-I-38535 for device classes Q and V. #### NOTES (This section contains information of a general or explanatory nature that may be helpful, but is not mandatory.) - 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes. - 6.1.1 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing. - 6.1.2 Substitutability. Device class Q devices will replace device class M devices. - 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished in accordance with MIL-STD-973 using DD Form 1692, Engineering Change Proposal. - 6.3 <u>Record of users</u>. Military and industrial users shall inform Defense Electronics Supply Center when a system application requires configuration control and which SMD's are applicable to that system. DESC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DESC-EC, telephone (513) 296-6047. - 6.4 <u>Comments</u>. Comments on this drawing should be directed to DESC-EC, Dayton, Ohio 45444-5270, or telephone (513) 296-5377. - 6.5 <u>Abbreviations, symbols, and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-M-38535, MIL-STD-1331, and as follows: | c <sup>1</sup> c <sup>0</sup> | Input and bidirectional output, terminal-to-GND capacitance. | |-------------------------------|--------------------------------------------------------------| | GND | Ground zero voltage potential. | | I <sub>CC</sub> | Supply current. | | I <sub>IL</sub> | Input current low | | I <sub>IH</sub> | Input current high | | Тс | Case temperature. | | T <sub>A</sub> | Ambient temperature | | Vcc | Positive supply voltage. | | V <sub>1C</sub> | Positive input clamp voltage | | 07Ÿ | Latch-up over-voltage | | 0/I | Latch-up over-current | 6.5.1 <u>Timing limits</u>. The table of timing values shows either a minimum or a maximum limit for each parameter. Input requirements are specified from the external system point of view. Thus, address setup time is shown as a minimum since the system must supply at least that much time (even though most devices do not require it). On the other hand, responses from the memory are specified from the device point of view. Thus, the access time is shown as a maximum since the device never provides data later than that time. | STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-89497 | |-----------------------------------------------------------------|-----------|---------------------|-------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>A | SHEET<br>47 | DESC FORM 193A JUL 94 ■ 9004708 0003764 77T **■** ### 6.5.2 Waveforms. | Waveform<br>symbol | Input | Output | |--------------------|---------------------------------------|----------------------------| | | MUST BE<br>VALID | WILL BE<br>VALID | | | CHANGE FROM<br>H TO L | WILL CHANGE FROM<br>H TO L | | | CHANGE FROM<br>L TO H | WILL CHANGE FROM<br>L TO H | | XXXXXXX | DON'T CARE<br>ANY CHANGE<br>PERMITTED | CHANGING<br>STATE UNKNOWN | | $\longrightarrow$ | | HIGH<br>IMPEDANCE | 6.6 One part - one part number system. The one part - one part number system described below has been developed to allow for transitions between identical generic devices covered by the three major microcircuit requirements documents (MIL-H-38534, MIL-I-38535, and 1.2.1 of MIL-STD-883) without the necessity for the generation of unique PIN's. The three military requirements documents represent different class levels, and previously when a device manufacturer upgraded military product from one class level to another, the benefits of the upgraded product were unavailable to the Original Equipment Manufacturer (OEM), that was contractually locked into the original unique PIN. By establishing a one part number system covering all three documents, the OEM can acquire to the highest class level available for a given generic device to meet system needs without modifying the original contract parts selection criteria. | Military documentation format | Example PIN<br>under new system | Manufacturing<br>source listing | Document<br><u>Listing</u> | |------------------------------------------------------------|---------------------------------|---------------------------------|----------------------------| | New MIL-H-38534 Standard Microcircuit<br>Drawings | 5962-XXXXXZZ(H or K)YY | QML-38534 | MIL-BUL-103 | | New MIL-I-38535 Standard Microcircuit<br>Drawings | 5962-XXXXXZZ(Q or V)YY | QML-38535 | MIL-BUL-103 | | New 1.2.1 of MIL-STD-883 Standard<br>Microcircuit Drawings | 5962-XXXXXZZ(M)YY | MIL-BUL-103 | MIL-BUL-103 | ## 6.7 Sources of supply. - 6.7.1 <u>Sources of supply for device classes Q and V</u>. Sources of supply for device classes Q and V are listed in QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DESC-EC and have agreed to this drawing. - 6.7.2 Approved sources of supply for device class M. Approved sources of supply for class M are listed in MIL-BUL-103. The vendors listed in MIL-BUL-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DESC-EC. | STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br>A | | 5962-89497 | |------------------------------------------------------------------------------------|-----------|---------------------|-------------| | | | REVISION LEVEL<br>A | SHEET<br>48 | DESC FORM 193A JUL 94 9004708 0003765 606 ### **APPENDIX** ## FUNCTIONAL ALGORITHMS - 10. SCOPE - 10.1 <u>Scope</u>. Functional algorithms are test patterns which define the exact sequence of events used to verify proper operation of a Random Access Memory (RAM). Each algorithm serves a specific purpose for the testing of the device. It is understood that all manufacturers do not have the same test equipment; therefore, it becomes the responsibility of each manufacturer to guarantee that the test patterns described herein are followed as closely as possible, or equivalent patterns be used that serve the same purpose. Each manufacturer should demonstrate that this condition will be met. Algorithms shall be applied to the device in a topologically pure fashion. This appendix is a mandatory part of the specification. The information contained herein is intended for compliance. - 20. APPLICABLE DOCUMENTS. This section is not applicable to this appendix. - 30. ALGORITHMS - 30.1 Algorithm A (pattern 1). - 30.1.1 <u>Output high impedance $(t_{Off})$ </u>. This patte<u>rn</u> verifies the output buffer switches to high impedance (three-state) within the specified $t_{OFF}$ after the rise of CAS. It is performed in the following manner. - Step 1: Perform 8 pump cycles. - Step 2: Load address location with data. - Step 3: Raise $\overline{\text{CAS}}$ and read address location and guarantee $V_{\text{OL}} < V_{\text{OUT}} < V_{\text{OH}}$ after $T_{\text{OFF}}$ delay. - 30.2 Algorithm B (pattern 2). - 30.2.1 $\underline{V}_{CC}$ slew. This pattern indicates sense amplifier margin by slewing the supply voltage between memory writing and reading. It is performed in the following manner: - Step 1: Perform 8 pump cycles, 1 memory to register transfer and 2 SC cycles. - Step 2: Load memory with background data with $\rm V_{CC}$ at 5.0 V. - Step 3: Change $V_{CC}$ to 5.5 V. - Step 4: Read memory with background data. - Step 5: Load memory with background data complement. - Step 6: Change $V_{CC}$ to 4.5 V. - Step 7: Read memory with background data complement. - 30.3 Algorithm C (pattern 3). - 30.3.1 <u>March data</u>. This pattern tests for address uniqueness and multiple selection. It is performed in the following manner: - Step 1: Perform 8 pump cycles, 1 memory to register transfer and 2 SC cycles. - Step 2: Load memory with background data. - Step 3: Read location O. - Step 4: Write data complement in location 0. - Step 5: Repeat steps 3 and 4 for all other locations in the memory (sequentially). - Step 6: Read data complement in maximum address location. - Step 7: Write data in maximum address location. - Step 8: Repeat steps 6 and 7 for all other locations in the memory from maximum to minimum address. - Step 9: Read data in maximum address location. - Step 10: Write data complement in maximum address location. - Step 11: Repeat steps 6 and 7 for all other locations in the memory from maximum to minimum address. - Step 12: Read memory with data complement. | STANDARD<br>MICROCIRCUIT DRAWING<br>DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | SIZE<br>A | | 5962-89497 | |---------------------------------------------------------------------------------------------|-----------|---------------------|-------------| | | | REVISION LEVEL<br>A | SHEET<br>49 | DESC FORM 193A JUL 94 **9**004708 0003766 542 🖿 #### APPENDIX ## 30.4 Algorithm D (pattern 4). - 30.4.1 Refresh test (cell retention) +125°C only. This test is used to check the retention time of the memory cells. It is performed in the following manner: - Step 1: Perform 8 pump cycles. - Step 2: Load memory with background data. - Step 3: Pause T<sub>REF</sub> (stop all clocks). - Step 4: Read memory with background data. - Step 5: Repeat steps 2, 3, and 4 with data complement. ## 30.5 Algorithm E (pattern 5). - 30.5.1 Read-modify-write (RMW). This pattern verifies the read-modify-write mode for the memory. It is performed in the following manner: - Step 1: Perform 8 pump cycles, 1 memory to register transfer and 2 SC cycles. - Step 2: Load memory with background data. - Step 3: Read minimum address location with data and load with data complement using RMW cycle. - Step 4: Repeat step 3 for all address locations (sequentially). - Step 5: Read maximum address location with data complement and load with data using RMW cycle. - Step 6: Repeat step 5 for all address locations from maximum to minimum. ## 30.6 Algorithm F (pattern 6). - 30.6.1 Page mode. This pattern verifies the Page mode for the memory. It is performed in the following manner: - Step 1: Perform 8 pump cycles, 1 memory to register transfer and 2 SC cycles. - Step 2: Load first page of memory with background data using page mode cycle. - Step 3: Repeat step 2 for remaining rows. - Step 4: Read first page of memory with data and load with data complement using page mode cycle. - Step 5: Repeat step 4 for remaining rows. - Step 6: Read first page of memory with data complement and write data starting at maximum Y address and decrementing Y address. - Step 7: Repeat step 6 for remaining rows. ## 30.7 Algorithm G (pattern 7). - 30.7.1 <u>CAS-before-RAS counter test</u>. This test is used to verify the functionality of the <u>CAS</u> before <u>RAS</u> internal address counter. - Step 1: Perform 8 pump cycles, 1 memory to register transfer and 2 SC cycles. - Step 2: Write data to one column of memory. - Step 3: Perform 512 CBR cycles presenting data complement, but not changing the address presented. - Step 4: Read data complement from the column written to in step 2. - Step 5: Perform 512 CBR cycles presenting data, but not changing the address presented. - Step 6: Read data from the column written to in step 2. ## 30.8 Algorithm H (pattern 8). - 30.8.1 Memory to register test. This test is used to verify the functionality of the memory to register transfer circuitry. - Step 1: Perform 8 pump cycles, 1 memory to register transfer and 2 SC cycles. - Step 2: Write one row of data to the memory. - Step 3: Transfer this row to the serial register. - Step 4: Read data out of the serial register. - Step 5: Repeat steps 2 through 4 with data complement. - Step 6: Repeat steps 2 through 5 for the remaining rows. | STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br>A | | 5962-89497 | |------------------------------------------------------------------------------------|-----------|---------------------|-------------| | | | REVISION LEVEL<br>A | SHEET<br>50 | DESC FORM 193A JUL 94 9004708 0003767 489 📟 #### APPENDIX ## 30.9 Algorithm I (pattern 9). 30.9.1 Register to memory transfer test. This test is used to verify the functionality of the register to memory transfer circuitry. - Step 1: Perform 8 pump cycles, 1 memory to register transfer and 2 SC cycles. - Step 2: Write one row of data complement to memory. - Step 3: Transfer this row to the serial register. - Step 4: Write entire memory array with data. - Step 5: Transfer serial register to first row of memory. - Step 6: Repeat step 5 for remaining rows of memory. - Step 7: Read data complement for entire memory array. ## 30.10 Algorithm J (pattern 10). 30.10.1 <u>Serial input test</u>. This test is used to verify the functionality of the serial input circuitry. - Step 1: Perform 8 pump cycles, 1 memory to register transfer and 2 SC cycles. - Step 2: Write entire memory array with data. - Step 3: Transfer the first row of memory to the serial register. - Step 4: Perform a pseudo transfer write cycle. - Step 5: Shift one row of data complement into serial register. - Step 6: Transfer serial register to first memory row. - Step 7: Repeat steps 5 through 6 until entire memory array is written to. - Step 8: Read data complement from entire array. ### 30.11 Algorithm K (pattern 11). 30.11.1 Serial output test. This test is used to verify the functionality of the serial output and tap circuitry. - Step 1: Perform 8 pump cycles, 1 memory to register transfer and 2 SC cycles. - Step 2: Write one row of data into memory array. - Step 3: Write data complement into tap point. - Step 4: Perform memory to register transfer on row written to. - Step 5: Read data complement from tap point. - Step 6: Read data for all bits beyond tap point. - Step 7: Increment tap point. - Step 8: Repeat steps 2 through 7 511 times. | STANDARD<br>MICROCIRCUIT DRAWING<br>DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | SIZE<br>A | | 5962-89497 | |---------------------------------------------------------------------------------------------|-----------|---------------------|------------| | | | REVISION LEVEL<br>A | SHEET 51 | DESC FORM 193A JUL 94 **-** 9004708 0003768 315 **-**