### DESCRIPTION The Analogic MN562 Series comprises eight pre-aged and stabilized, integrated circuitexternally referenced, 12-bit, digital-to-analog converters that provide high-pracision, good stability, extremely small size, and low cost for use in a wide variety of D/A digitizing applications. These current output converters are explicitly characterized, conservatively specified, and exhaustively checked by definitive test programs to verify design reliability and to assure dependable performance, and offer a choice of operating temperature ranges, accuracy, stability, and digital input code. Each MN562 converter contains two fully compatible IC chips, an active circuit chip and a passive circuit chip, both internally integrated and mounted within a very low profile (0.232" or 5.89mm), hermetically sealed, ceramic, 24-lead, dual in-line package (DIP). The active circuit combines a unique, differential, non-saturating, current-switching cell with a control operational amplifier, while the passive circuit chip consists of a highly stable, laser-trimmed, SiCr, thin-film resistor network. It is well known that laser-trimmed thin-film resistors will change in value with time, and that the largest change will occur during initial operation. Consequently, no matter how precisely thin-film resistors are laser-trimmed, some value degradation will take place. Most competitive IC DACs are merely trimmed for a total error of ±0.5 LSB at +25°C and then shipped. However, in operation, they may soon drift out of specification and become unsuitable for their intended usage. To minimize this effect, Analogic has implemented a definitive pre-aging and stabilization test program for the MN562 Series. This program has a two-fold purpose. First, the pre-aging test process assures that the initial, relatively large change in thin-film resistor value will be accounted for in our plant and will not appear as short-term surprise errors within the user's equipment. Secondly, the stabilization test process significantly extends the useful life of the MN562 Series in comparison with competitive IC DACs, ensuring longer-term accuracy and stability! Based upon test program results, Analogic can affirm that the total error of each MN562 converter will not exceed a fraction of an LSB over a sixmonth period. Therefore, full 12-bit accuracy and linearity are delivered and maintained under all rated operating conditions. Depending on the particular MN562 ordered, the maximum relative accuracy is $\pm \frac{1}{2}$ LSB, and the gain and differential linearity tempco's are less than 3ppm/°C and 2ppm/°C, respectively. In conjunction with an external operational amplifier, five output voltage ranges ( $\pm 2.5V$ , $\pm 5V$ , $\pm 5V$ , $\pm 10V$ , or $\pm 10V$ ) are user programmable. Either digital input code (standard binary or BCD) is DTL/TTL/CMOS compatible using positive true logic levels. In addition, the MN562 converters are direct pin, package, and function plug-in replacements for most commercially available IC DACs. Figure 1. MN562 Simplified Schematic Diagram # **FEATURES** - True 12-Bit Accuracies - Guaranteed Monotonicity Over Wide Operating Temperature Ranges of 0°C to +70°C; -25°C to +85°C or -56°C to +125°C - Fast Speed: 1.5 to 1.8µs Settling Time to ½ LSB - High Stability: IC Chip Structure with Gain TC of <5ppm/°C and Differential Linearity TC of <2ppm/°C</li> - Versatile Digital Input Interfacing - ... DTL/TTL/CMOS Compatibility - . . Positive True Logic Levels - . . Standard Binary or BCD Digital Code - Provision for Fixed or Varying External Reference Voltage with Multiplying Capability in Two Quadrants - Unipolar or Bipolar Output Flexibility - ... Current Output of 0 to -2mA or ±1mA - ... Programmable Voltage Output Ranges of ±2.5V, ±5V, ±5V, +10V or ±10V - Hermetically Sealed, Geramic, 24-Lead DIP with Extremely Low Profile (0.232" or 5.89mm) - Direct Electrical and Mechanical Replacement for Most IC DACs # APPLICATIONS - Data Acquisition Systems - Automated Test Instruments - Computer-Controlled Industrial Processors - Medical, Scientific and Analytical Instruments www.DataSheet4U.com | PARAMETER | MN562KD/BIN<br>MN562KD/BCD | MN562AD/BIN<br>MN562AD/BCD | MN562SD/BIN<br>MN562SD/BCD | MN562ID/BIN<br>MN562ID/BCD | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | DIGITAL INPUTS | | | | | | TTL, Vcc = +5V, Pin 2 Open Ckt | | | | | | Bit ON (Logic 1) | ≥2.0V @ 100nA max | ≥2.0V @ 100nA max | ≥2.0V @ 100nA max | ≥2.0V @ 100nA max<br>≤0.8V @ -100µV max | | Bit OFF (Logic 0)<br>CMOS 4.75V ≤Vcc ≤15.8V. | ≤0.8V @ −100μA max | ≤0.8V @ <sup>.</sup> –100µA max | ≼0.8V @ −100µV max | ~0.8V @ −100μV max | | Pin 2 Tied to Pin 1 | | | | | | Bit ON (Logic 1) | ≥70% Vcc @ 100nA | ≥70% Vcc @ 100nA | ≽70% Vcc @ 100nA | ≥70% Vcc @ 100nA | | | max | max | max | max | | Bit OFF (Logic 0) | ≤30% Vcc @ −100µA<br>max | ≤30% Vcc @ −100µA<br>max | ≤30% Vcc @ −100μA<br>max | ≤30% Vcc @ −100μA<br>max | | NALOG OUTPUTS | 11100 | mox. | THO A | | | Unipolar Current | 0 to -2mA ±15% | 0 to -2mA ±15% | 0 to -2mA ±15% | 0 to -2mA ±15% | | Bipolar Current | -1 to +1mA ±15% | -1 to +1mA ±15% | -1 to +1mA ±15% | -1 to +1mA ±15% | | Resistance | 8.0kΩ | 8.0kΩ | 8.0kΩ | 8.0kΩ | | Leakage (All Bits OFF) | .05% of FSR max | .05% of FSR max | .05% of FSR max | .05% of FSR max | | Capacitance Compliance Voltage | 33pF typ | 33pF typ<br>-1.5 to +10V | 33pF typ<br>-1.5 to +10V | 33pF typ<br>-1.5 to +10V | | Full Scale Voltage Ranges | -1.5 to +10V<br>±2.5V, +5V, ±5V, | ±2.5V, +5V, ±5V, | ±2.5V, +5V, ±5V, | ±2.5V, +5V, ±5V, | | Pin Selectable with External Amplifier) | +10V, ±10V | +10V, ±10V | +10V, ±10V | +10V, ±10V | | REFERENCE VOLTAGE INPUT | | 001.0 . 1001 | 001.0 . 109/ | 201-0 +109 | | Input Impedance | 20kΩ ±10% | 20kΩ ±10% | 20kΩ ±10% | 20kΩ ±10%<br>0 to +10V | | Range | 0 to +10V | 0 to +10V | 0 to +10V | U (U +1UV | | PEED Settling Time to ½ LSB | 1.5 typ 1.8µs max | 1.5 typ 1.8µs max | 1.5 typ 1.8µs max | 1.5 typ 1.8µs max | | (All Bits ON-to-OFF or OFF-to-ON) | settling into short | settling into short | settling into short | settling into short | | / VII DIE OIL-TO-OLL OI OLL-TO-OIA) | circuit | circuit | circuit | circuit | | Major Carry Switching | Sin Curit | 5 55 | 5 92 | | | Transient to 90% Complete | 400ns | 400ns | 400ns | 400ns | | CCURACY (@ +25°C) | | | | | | Resolution | 12 bits | 12 bits | 12 bits | 12 bits | | Relative Accuracy | ±1/2 LSB 0018 | ±1/2 LSB . 0 1 % | ±¼ LSB/BIN • 006% | ±½ LSB .01 % | | Noise (0.1 to 10Hz; All Bits ON) | 30µ∨ p-p | 30µV p-p | ∓1/10 LSB/BCD 276<br>30µV p-p | 30µ∨ p-p | | TABILITY | 304 4 5 5 | 30A1 P P | JOH V P P | | | Leakage Current Tempco | | | | | | 0 to +70°C | 2ppm of FSR/°C max | | | 2ppm of FSR/°C max | | —25°C to +85°C | | 2ppm of FSR/°C max | | | | _55°C to +125°C | | | 2ppm of FSR / C max | | | Bipolar Offset Tempco | - 4ppm of FSR/°C max | 4ppm of FSR/°C max | | .5ppm of FSR/C max | | Gain Tempco (Exclusive of Ref.) | 5ppm of FSR/C max | 5ppm of FSR/°C max<br>2ppm of FSR/°C max | 5ppm of FSR/ C max 7 | .5ppm of FSR/ C max | | Diff. Linearity Tempco *Expected Total Error (Nonlinearity) Drift after 6 months. (See Note 2) | 2ppm of FSR/ C max | 2ppm of FSR/ Ciliax | 2ppm of rsn/ C max | -zppm or FSH/ Cmax | | Drift after 6 months. (See Note 2) | <0.1 LSB | <0.1 LSB | <0.1 LSB | <0.1 LSB | | Monotonicity | Guaranteed over full | Guaranteed over full | Guaranteed over full | Guaranteed over full | | · · | operating temp. range | operating temp, range | operating temp. range | operating temp. range | | Power Supply Gain Sensitivity | | | | ^ | | +5Vdc (Vcc) | 2ppm of FSR/C max | 2ppm of FSR/C max | 2ppm of FSR/C max | 5ppm of FSR/°C max | | +15Vdc (Vec) | 2ppm of FSR/°C max<br>6ppm of FSR/°C max | 2ppm of FSR/°C max | 2ppm of FSR/°C max<br>6ppm of FSR/°C max | 5ppm of FSR/°C max<br>6ppm of FSR/°C max | | -15Vdc (Vee) | oppm of FSH/ C max | 6ppm of FSR/°C max | oppm of FSH/ C max | oppm or ran/ C max | | POWER SUPPLY REQUIREMENTS | 15 A | 15m A | 15m A | 15m A | | Vcc (+4.75 to +15.8Vdc)<br>Vec (-15Vdc ±5%) | 15mA | 15mA | 15mA | 15mA<br>20mA | | vec (15VdC ±5%) | | | | 2011/7 | | | 20mA | 20mA | 20mA | | | EXTERNAL ADJUSTMENTS | 20mA | 2UMA | 2011A | | | EXTERNAL ADJUSTMENTS<br> See Fig. 2 & Table 1.) | , | | | ±0.25% of FSR | | EXTERNAL ADJUSTMENTS | 20mA<br>±0.25% of FSR<br>±0.25% of FSR | ±0.25% of FSR<br>±0.25% of FSR | ±0.25% of FSR<br>±0.25% of FSR | ±0.25% of FSR<br>±0.25% of FSR | | EXTERNAL ADJUSTMENTS<br>(See Fig. 2 & Table 1.)<br>Gain Adjustment Range | ±0.25% of FSR | ±0.25% of FSR | ±0.25% of FSR | ±0.25% of FSR | | EXTERNAL ADJUSTMENTS<br>(See Fig. 2 & Table 1.)<br>Gain Adjustment Range<br>Binary Bipolar Offset Range | ±0.25% of FSR | ±0.25% of FSR | ±0.25% of FSR | • | | EXTERNAL ADJUSTMENTS See Fig. 2 & Table 1.) Gain Adjustment Range Binary Bipolar Offset Range Binary-Coded-Decimal Bipolar Offset Range | ±0.25% of FSR<br>±0.25% of FSR | ±0.25% of FSR<br>±0.25% of FSR | ±0.25% of FSR<br>±0.25% of FSR | ±0.25% of FSR | | EXTERNAL ADJUSTMENTS See Fig. 2 & Table 1.) Gain Adjustment Range Binary Bipolar Offset Range Binary-Coded-Decimal Bipolar Offset Range | ±0.25% of FSR<br>±0.25% of FSR<br>±0.17% of FSR | ±0.25% of FSR<br>±0.25% of FSR<br>±0.17% of FSR | ±0.25% of FSR<br>±0.25% of FSR<br>±0.17% of FSR | ±0.25% of FSR<br>±0.17% of FSR | | EXTERNAL ADJUSTMENTS See Fig. 2 & Table 1.) Gain Adjustment Range Binary Bipolar Offset Range Binary-Coded-Decimal Bipolar Offset Range ENVIRONMENTAL & PHYSICAL Operating Temperature Range | ±0.25% of FSR<br>±0.25% of FSR<br>±0.17% of FSR<br>0° to +70°C | ±0.25% of FSR<br>±0.25% of FSR<br>±0.17% of FSR<br>-25° to +85° C | ±0.25% of FSR<br>±0.25% of FSR<br>±0.17% of FSR<br>–55° to +125°C | ±0.25% of FSR<br>±0.17% of FSR<br>0 to +70°C | | EXTERNAL ADJUSTMENTS See Fig. 2 & Table 1.) Gain Adjustment Range Binary Bipolar Offset Range Binary-Coded-Decimal Bipolar Offset Range ENVIRONMENTAL & PHYSICAL Operating Temperature Range Storage Temperature Range | ±0.25% of FSR<br>±0.25% of FSR<br>±0.17% of FSR<br>0° to +70°C<br>-55°C to +150°C | ±0.25% of FSR<br>±0.25% of FSR<br>±0.17% of FSR<br>—25° to +85° C<br>—55° C to +150° C | ±0.25% of FSR<br>±0.25% of FSR<br>±0.17% of FSR<br>—55° to +125° C<br>—55° C to +150° C | ±0.25% of FSR<br>±0.17% of FSR<br>0 to +70° C<br>—55° C to +150° C | | EXTERNAL ADJUSTMENTS See Fig. 2 & Table 1.) Gain Adjustment Range Binary Bipolar Offset Range Binary-Coded-Decimal Bipolar Offset Range ENVIRONMENTAL & PHYSICAL Operating Temperature Range | ±0.25% of FSR<br>±0.25% of FSR<br>±0.17% of FSR<br>0° to +70°C<br>-55°C to +150°C<br>0.611" W × 0.232" H | ±0.25% of FSR<br>±0.25% of FSR<br>±0.17% of FSR<br>-25° to +85° C | ±0.25% of FSR<br>±0.25% of FSR<br>±0.17% of FSR<br>–55° to +125°C | ±0.25% of FSR<br>±0.17% of FSR<br>0 to +70°C | | EXTERNAL ADJUSTMENTS See Fig. 2 & Table 1.) Gain Adjustment Range Binary Bipolar Offset Range Binary-Coded-Decimal Bipolar Offset Range ENVIRONMENTAL & PHYSICAL Operating Temperature Range Storage Temperature Range | ±0.25% of FSR<br>±0.25% of FSR<br>±0.17% of FSR<br>0° to +70°C<br>-55°C to +150°C | ±0.25% of FSR<br>±0.25% of FSR<br>±0.17% of FSR<br>= 25° to +85° C<br>=55° C to +150° C<br>0.611" W x 0.232" H | ±0.25% of FSR<br>±0.25% of FSR<br>±0.17% of FSR<br>=0.17% of FSR<br>=55° to +125° C<br>=55° C to +150° C<br>0.611" W x 0.232" H | ±0.25% of FSR<br>±0.17% of FSR<br>0 to +70° C<br>-55° C to +150° C<br>0.611" W x 0.232" H<br>x 1.200" D (15.52mm<br>W x 5.89mm H x | | EXTERNAL ADJUSTMENTS See Fig. 2 & Table 1.) Gain Adjustment Range Binary Bipolar Offset Range Binary-Coded-Decimal Bipolar Offset Range ENVIRONMENTAL & PHYSICAL Operating Temperature Range Storage Temperature Range | ±0.25% of FSR<br>±0.25% of FSR<br>±0.17% of FSR<br>±0.17% of FSR<br>0° to +70° C<br>-55° C to +150° C<br>0.611" W x 0.232" H<br>x 1.200" D (15.52mm | ±0.25% of FSR<br>±0.25% of FSR<br>±0.17% of FSR<br>=25° to +85° C<br>-55° C to +150° C<br>0.611" W x 0.232" H<br>x 1.200" D (15.52mm | ±0.25% of FSR<br>±0.25% of FSR<br>±0.17% of FSR<br>=0.17% of FSR<br>-55° to +125° C<br>-55° C to +150° C<br>0.611" W x 0.232" H<br>x 1.200" D (15.52mm | ±0.25% of FSR<br>±0.17% of FSR<br>0 to +70° C<br>-55° C to +150° C<br>0.611" W x 0.232" H<br>x 1.200" D (15.52mm | | EXTERNAL ADJUSTMENTS See Fig. 2 & Table 1.) Gain Adjustment Range Binary Bipolar Offset Range Binary-Coded-Decimal Bipolar Offset Range ENVIRONMENTAL & PHYSICAL Operating Temperature Range Storage Temperature Range Dimensions | ±0.25% of FSR<br>±0.25% of FSR<br>±0.17% of FSR<br>0° to +70° C<br>-55° C to +150° C<br>0.611" W x 0.232" H<br>x 1.200" D (15.52mm<br>W x 5.89mm H x | ±0.25% of FSR<br>±0.25% of FSR<br>±0.17% of FSR<br>=0.17% of FSR<br>=25° to +85° C<br>=55° C to +150° C<br>0.611" W x 0.232" H<br>x 1.200" D (15.52mm<br>W x 5.89mm H x | ±0.25% of FSR<br>±0.25% of FSR<br>±0.17% of FSR<br>-55° to +125° C<br>-55° C to +150° C<br>0.611" W x 0.232" H<br>x 1.200" D (15.52mm<br>W x 5.89mm H x | ±0.25% of FSR<br>±0.17% of FSR<br>0 to +70° C<br>-55° C to +150° C<br>0.611" W x 0.232" H<br>x 1.200" D (15.52mm<br>W x 5.89mm H x | | EXTERNAL ADJUSTMENTS (See Fig. 2 & Table 1.) Gain Adjustment Range Binary Bipolar Offset Range Binary-Coded-Decimal Bipolar Offset Range ENVIRONMENTAL & PHYSICAL Operating Temperature Range Storage Temperature Range Dimensions MULTIPLYING MODE PERFORMANCE (All Models) | ±0.25% of FSR<br>±0.25% of FSR<br>±0.17% of FSR<br>0° to +70° C<br>-55° C to +150° C<br>0.611" W x 0.232" H<br>x 1.200" D (15.52mm<br>W x 5.89mm H x | ±0.25% of FSR<br>±0.25% of FSR<br>±0.17% of FSR<br>±0.17% of FSR<br>-25° to +85° C<br>-55° C to +150° C<br>0.611" W x 0.232" H<br>x 1.200" D (15.52mm<br>W x 5.89mm H x<br>30.48mm D) | ±0.25% of FSR<br>±0.25% of FSR<br>±0.17% of FSR<br>±0.17% of FSR<br>-55° to +125° C<br>-55° C to +150° C<br>0.611" W × 0.232" H<br>x 1.200" D (15.52mm<br>W x 5.89mm H x<br>30.48mm D) | ±0.25% of FSR<br>±0.17% of FSR<br>0 to +70° C<br>-55° C to +150° C<br>0.611" W x 0.232" H<br>x 1.200" D (15.52mm<br>W x 5.89mm H x | | EXTERNAL ADJUSTMENTS (See Fig. 2 & Table 1.) Gain Adjustment Range Binary Bipolar Offset Range Binary-Coded-Decimal Bipolar Offset Range ENVIRONMENTAL & PHYSICAL Operating Temperature Range Storage Temperature Range Dimensions MULTIPLYING MODE PERFORMANCE (All Models) Quadrants | ±0.25% of FSR<br>±0.25% of FSR<br>±0.17% of FSR<br>0° to +70° C<br>-55° C to +150° C<br>0.611" W x 0.232" H<br>x 1.200" D (15.52mm<br>W x 5.89mm H x | ±0.25% of FSR<br>±0.25% of FSR<br>±0.17% of FSR<br>=0.17% of FSR<br>=25° to +85° C<br>=55° C to +150° C<br>0.611" W x 0.232" H<br>x 1.200" D (15.52mm<br>W x 5.89mm H x<br>30.48mm D) | ±0.25% of FSR<br>±0.25% of FSR<br>±0.17% of FSR<br>±0.17% of FSR<br>-55° to +125° C<br>-55° C to +150° C<br>0.611" W × 0.232" H<br>× 1.200" D (15.52mm<br>W × 5.89mm H ×<br>30.48mm D) | ±0.25% of FSR<br>±0.17% of FSR<br>0 to +70° C<br>-55° C to +150° C<br>0.611" W x 0.232" H<br>x 1.200" D (15.52mm<br>W x 5.89mm H x<br>30.48mm D) | | EXTERNAL ADJUSTMENTS (See Fig. 2 & Table 1.) Gain Adjustment Range Binary Bipolar Offset Range Binary-Coded-Decimal Bipolar Offset Range ENVIRONMENTAL & PHYSICAL Operating Temperature Range Storage Temperature Range Dimensions MULTIPLYING MODE PERFORMANCE (All Models) Quadrants Reference Voltage | ±0.25% of FSR<br>±0.25% of FSR<br>±0.17% of FSR<br>0° to +70° C<br>-55° C to +150° C<br>0.611" W x 0.232" H<br>x 1.200" D (15.52mm<br>W x 5.89mm H x | ±0.25% of FSR<br>±0.25% of FSR<br>±0.17% of FSR<br>−25° to +85° C<br>−55° C to +150° C<br>0.611" W x 0.232" H<br>x 1.200" D (15.52mm<br>W x 5.89mm H x<br>30.48mm D) | ±0.25% of FSR<br>±0.25% of FSR<br>±0.17% of FSR<br>±0.17% of FSR<br>-55° C to +125° C<br>-55° C to +150° C<br>0.611" W x 0.232" H<br>x 1.200" D (15.52mm<br>W x 5.89mm H x<br>30.48mm D) | ±0.25% of FSR<br>±0.(7% of FSR<br>0 to +70°C<br>-55°C to +150°C<br>0.611" W x 0.232" H<br>x 1.200" D (15.52mm<br>W x 5.89mm H x<br>30.48mm D) | | EXTERNAL ADJUSTMENTS (See Fig. 2 & Table 1.) Gain Adjustment Range Binary Bipolar Offset Range Binary-Coded-Decimal Bipolar Offset Range ENVIRONMENTAL & PHYSICAL Operating Temperature Range Storage Temperature Range Dimensions MULTIPLYING MODE PERFORMANCE (All Models) Quadrants Reference Voltage Accuracy | ±0.25% of FSR<br>±0.25% of FSR<br>±0.17% of FSR<br>0° to +70° C<br>-55° C to +150° C<br>0.611" W x 0.232" H<br>x 1.200" D (15.52mm<br>W x 5.89mm H x | ±0.25% of FSR<br>±0.25% of FSR<br>±0.17% of FSR<br>−25° to +85° C<br>−55° C to +150° C<br>0.611" W x 0.232" H<br>x 1.200" D (15.52mm<br>W x 5.89mm H x<br>30.48mm D) | ±0.25% of FSR<br>±0.25% of FSR<br>±0.17% of FSR<br>±0.17% of FSR<br>-55° to +125° C<br>-55° C to +150° C<br>0.611" W × 0.232" H<br>× 1.200" D (15.52mm<br>W × 5.89mm H ×<br>30.48mm D) | ±0.25% of FSR<br>±0.(7% of FSR<br>0 to +70°C<br>-55°C to +150°C<br>0.611" W x 0.232" H<br>x 1.200" D (15.52mm<br>W x 5.89mm H x<br>30.48mm D) | | EXTERNAL ADJUSTMENTS (See Fig. 2 & Table 1.) Gain Adjustment Range Binary Bipolar Offset Range Binary-Coded-Decimal Bipolar Offset Range ENVIRONMENTAL & PHYSICAL Operating Temperature Range Storage Temperature Range Dimensions MULTIPLYING MODE PERFORMANCE (All Models) Quadrants Reference Voltage Accuracy Reference Feedthrough (Unipolar mode; | ±0.25% of FSR<br>±0.25% of FSR<br>±0.17% of FSR<br>0° to +70° C<br>-55° C to +150° C<br>0.611" W x 0.232" H<br>x 1.200" D (15.52mm<br>W x 5.89mm H x | ±0.25% of FSR<br>±0.25% of FSR<br>±0.17% of FSR<br>−25° to +85° C<br>−55° C to +150° C<br>0.611" W x 0.232" H<br>x 1.200" D (15.52mm<br>W x 5.89mm H x<br>30.48mm D) | ±0.25% of FSR<br>±0.25% of FSR<br>±0.17% of FSR<br>±0.17% of FSR<br>-55° C to +125° C<br>-55° C to +150° C<br>0.611" W x 0.232" H<br>x 1.200" D (15.52mm<br>W x 5.89mm H x<br>30.48mm D) | ±0.25% of FSR<br>±0.(7% of FSR<br>0 to +70°C<br>-55°C to +150°C<br>0.611" W x 0.232" H<br>x 1.200" D (15.52mm<br>W x 5.89mm H x<br>30.48mm D) | | EXTERNAL ADJUSTMENTS (See Fig. 2 & Table 1.) Gain Adjustment Range Binary Bipolar Offset Range Binary-Coded-Decimal Bipolar Offset Range ENVIRONMENTAL & PHYSICAL Operating Temperature Range Storage Temperature Range Dimensions MULTIPLYING MODE PERFORMANCE (All Models) Quadrants Reference Voltage Accuracy Reference Feedthrough (Unipolar mode; All Bits OFF; 0 to +10V p-p; Sinewave | ±0.25% of FSR<br>±0.25% of FSR<br>±0.17% of FSR<br>0° to +70°C<br>-55°C to +150°C<br>0.611" W x 0.232" H<br>x 1.200" D (15.52mm<br>W x 5.89mm H x<br>30.48mm D) | ±0.25% of FSR<br>±0.25% of FSR<br>±0.17% of FSR<br>±0.17% of FSR<br>-25° to +85° C<br>-55° C to +150° C<br>0.611" W x 0.232" H<br>x 1.200" D (15.52mm<br>W x 5.89mm H x<br>30.48mm D) | ±0.25% of FSR ±0.25% of FSR ±0.17% of FSR ±0.17% of FSR -55° to +125° C -55° C to +150° C 0.611" W x 0.232" H x 1.200" D (15.52mm W x 5.89mm H x 30.48mm D) operation at digital input only. colar. Digital input code multiplies f reduced F.S.) for 1 Vdc reference | ±0.25% of FSR ±0.17% of FSR 0 to +70°C -55°C to +150°C 0.611" W x 0.232" H x 1.200" D (15.52mm W x 5.89mm H x 30.48mm D) reference voltage. voltage. | | EXTERNAL ADJUSTMENTS (See Fig. 2 & Table 1.) Gain Adjustment Range Binary Bipolar Offset Range Binary-Coded-Decimal Bipolar Offset Range ENVIRONMENTAL & PHYSICAL Operating Temperature Range Storage Temperature Range Dimensions MULTIPLYING MODE PERFORMANCE (All Models) Quadrants Reference Voltage Accuracy Reference Feedthrough (Unipolar mode; All Bits OFF; 0 to +10V p-p; Sinewave Frequency for ½ LSB p-p Feedthrough) | ±0.25% of FSR<br>±0.25% of FSR<br>±0.17% of FSR<br>0° to +70° C<br>-55° C to +150° C<br>0.611" W x 0.232" H<br>x 1.200" D (15.52mm<br>W x 5.89mm H x | ±0.25% of FSR<br>±0.25% of FSR<br>±0.17% of FSR<br>−25° to +85° C<br>−55° C to +150° C<br>0.611" W x 0.232" H<br>x 1.200" D (15.52mm<br>W x 5.89mm H x<br>30.48mm D) | ±0.25% of FSR<br>±0.25% of FSR<br>±0.17% of FSR<br>±0.17% of FSR<br>-55° C to +125° C<br>-55° C to +150° C<br>0.611" W x 0.232" H<br>x 1.200" D (15.52mm<br>W x 5.89mm H x<br>30.48mm D) | ±0.25% of FSR<br>±0.17% of FSR<br>0 to +70° C<br>-55° C to +150° C<br>0.611" W x 0.232" H<br>x 1.200" D (15.52mm<br>W x 5.89mm H x<br>30.48mm D) | | EXTERNAL ADJUSTMENTS (See Fig. 2 & Table 1.) Gain Adjustment Range Binary Bipolar Offset Range Binary-Coded-Decimal Bipolar Offset Range ENVIRONMENTAL & PHYSICAL Operating Temperature Range Storage Temperature Range Dimensions MULTIPLYING MODE PERFORMANCE (All Models) Quadrants Reference Voltage Accuracy Reference Feedthrough (Unipolar mode; All Bits OFF; 0 to +10V p-p; Sinewave | ±0.25% of FSR<br>±0.25% of FSR<br>±0.17% of FSR<br>0° to +70°C<br>-55°C to +150°C<br>0.611" W x 0.232" H<br>x 1.200" D (15.52mm<br>W x 5.89mm H x<br>30.48mm D) | ±0.25% of FSR<br>±0.25% of FSR<br>±0.17% of FSR<br>±0.17% of FSR<br>-25° to +85° C<br>-55° C to +150° C<br>0.611" W x 0.232" H<br>x 1.200" D (15.52mm<br>W x 5.89mm H x<br>30.48mm D) | ±0.25% of FSR ±0.25% of FSR ±0.17% of FSR ±0.17% of FSR -55° to +125° C -55° C to +150° C 0.611" W x 0.232" H x 1.200" D (15.52mm W x 5.89mm H x 30.48mm D) operation at digital input only. colar. Digital input code multiplies f reduced F.S.) for 1 Vdc reference | ±0.25% of FSR ±0.17% of FSR 0 to +70°C -55°C to +150°C 0.611" W x 0.232" H x 1.200" D (15.52mm W x 5.89mm H x 30.48mm D) reference voltage. voltage. | | EXTERNAL ADJUSTMENTS (See Fig. 2 & Table 1.) Gain Adjustment Range Binary Bipolar Offset Range Binary-Coded-Decimal Bipolar Offset Range ENVIRONMENTAL & PHYSICAL Operating Temperature Range Storage Temperature Range Dimensions MULTIPLYING MODE PERFORMANCE (All Models) Quadrants Reference Voltage Accuracy Reference Feedthrough (Unipolar mode; All Bits OFF; 0 to +10V p-p; Sinewave Frequency for ½ LSB p-p Feedthrough) Output Slew Rate (All Bits ON & 10V | ±0.25% of FSR<br>±0.25% of FSR<br>±0.17% of FSR<br>0° to +70°C<br>-55°C to +150°C<br>0.611" W × 0.232" H<br>× 1.200" D (15.52mm<br>W × 5.89mm H ×<br>30.48mm D) | ±0.25% of FSR ±0.25% of FSR ±0.17% of FSR ±0.17% of FSR -25° to +85° C -55° C to +150° C 0.611" w x 0.232" H x 1.200" D (15.52mm W x 5.89mm H x 30.48mm D) 2: bipolar of to +10V unig 10 bits (±0.05% of | ±0.25% of FSR<br>±0.25% of FSR<br>±0.17% of FSR<br>±0.17% of FSR<br>-55° to +125° C<br>-55° C to +150° C<br>0.611" W x 0.232" H<br>x 1.200" D (15.52mm<br>W x 5.89mm H x<br>30.48mm D)<br>experation at digital input only, sociar. Digital input code multiplies freduced F.S.) for 1 Vdc reference | ±0.25% of FSR ±0.17% of FSR 0 to +70°C -55°C to +150°C 0.611" W x 0.232" H x 1.200" D (15.52mm W x 5.89mm H x 30.48mm D) reference voltage. voltage. | | EXTERNAL ADJUSTMENTS (See Fig. 2 & Table 1.) Gain Adjustment Range Binary Bipolar Offset Range Binary-Coded-Decimal Bipolar Offset Range ENVIRONMENTAL & PHYSICAL Operating Temperature Range Storage Temperature Range Dimensions MULTIPLYING MODE PERFORMANCE (All Models) Quadrants Reference Voltage Accuracy Reference Feedthrough (Unipolar mode; All Bits OFF; 0 to +10V p-p; Sinewave Frequency for ½ LSB p-p Feedthrough) Output Slew Rate (All Bits ON & 10V Step Change in Ref. Voltage) | ±0.25% of FSR<br>±0.25% of FSR<br>±0.17% of FSR<br>0° to +70°C<br>-55°C to +150°C<br>0.611" W × 0.232" H<br>× 1.200" D (15.52mm<br>W × 5.89mm H ×<br>30.48mm D) | ±0.25% of FSR ±0.25% of FSR ±0.17% of FSR ±0.17% of FSR -25° to +85° C -55° C to +150° C 0.611" w x 0.232" H x 1.200" D (15.52mm W x 5.89mm H x 30.48mm D) 2: bipolar of to +10V unig 10 bits (±0.05% of | ±0.25% of FSR<br>±0.25% of FSR<br>±0.17% of FSR<br>±0.17% of FSR<br>-55° to +125° C<br>-55° C to +150° C<br>0.611" W x 0.232" H<br>x 1.200" D (15.52mm<br>W x 5.89mm H x<br>30.48mm D)<br>experation at digital input only, sociar. Digital input code multiplies freduced F.S.) for 1 Vdc reference | ±0.25% of FSR ±0.17% of FSR 0 to +70°C -55°C to +150°C 0.611" W x 0.232" H x 1.200" D (15.52mm W x 5.89mm H x 30.48mm D) reference voltage. voltage. | | EXTERNAL ADJUSTMENTS (See Fig. 2 & Table 1.) Gain Adjustment Range Binary Bipolar Offset Range Binary-Coded-Decimal Bipolar Offset Range ENVIRONMENTAL & PHYSICAL Operating Temperature Range Storage Temperature Range Dimensions MULTIPLYING MODE PERFORMANCE (All Models) Quadrants Reference Voltage Accuracy Reference Feedthrough (Unipolar mode; All Bits OFF; 0 to +10V p-p; Sinewave Frequency for ½ LSB p-p Feedthrough) Output Slew Rate (All Bits ON & 10V Step Change in Ref. Voltage) Output Settling Time (All Bits ON & | ±0.25% of FSR<br>±0.25% of FSR<br>±0.17% of FSR<br>0° to +70° C<br>-55° C to +150° C<br>0.611" W x 0.232" H<br>x 1.200" D (15.52mm<br>W x 5.89mm H x<br>30.48mm D) | ±0.25% of FSR<br>±0.25% of FSR<br>±0.17% of FSR<br>±0.17% of FSR<br>-25° to +85° C<br>-55° C to +150° C<br>0.611" W x 0.232" H<br>x 1.200" D (15.52mm<br>W x 5.89mm H x<br>30.48mm D)<br>2: bipolar of to +10V units<br>10 bits (±0.05% of the 2kHz | ±0.25% of FSR<br>±0.25% of FSR<br>±0.17% of FSR<br>±0.17% of FSR<br>-55° to +125° C<br>-55° C to +150° C<br>0.611″ W × 0.232″ H<br>x 1.200″ D (15.52mm<br>W x 5.89mm H x<br>30.48mm D)<br>speration at digital input only.<br>polar. Digital input code multiplies<br>f reduced F.S.) for 1 Vdc reference<br>2kHz<br>1mA/μs | ±0.25% of FSR ±0.17% of FSR 0 to +70°C -55°C to +150°C 0.611" W x 0.232" H x 1.200" D (15.52mm W x 5.89mm H x 30.48mm D) reference voltage. voltage. | <sup>\*</sup>Typical @ +25°C and 10V ref. unless otherwise specified. Note 1. Based on extended Analogic pre-aging & stabilization test program for laser-trimmed thin-film resistor networks. ## Unipolar DAC Operation (See Figure 2). ## 1. Output Range Connections Determine output range required. For +5.0V FSR, connect external operational amplifier output to Pin 10 and short Pin 11 to Pin 9. For +10.0V FSR, connect external op amp output to Pin 10 and terminate Pin 11 to Pin 10. For both cases connect Ext Ref, R2, R3 and R4 circuitry as shown. ## 2. Zero Adjustment Set all bits to OFF. Adjust R4 until external op amp output is 0 (zero) volts ## 3. Gain Adjustment For straight binary DACs, set all bits to ON. For BCD DACs, set bits 1, 4, 5, 8, 9 and 12 to ON (BCD 999); set bits 2, 3, 6, 7, 10 and 11 to OFF. Adjust R2 until external op amp output is as follows: #### Binary +4.9988V for +5.0V Range +9.9976V for +10.0V Range ## BCD +4.995V for +5.0V Range +9.990V for +10.0V Range ## Bipolar DAC Operation (See Figure 2). ### 1. Output Range Connections Determine output range required. For ±2.5V FSR, connect external operational amplifier output to Pin 10 and short Pin 11 to Pin 9. For ±5.0V FSR, connect external op amp output to Pin 10 and terminate Pin 11 to Pin 10. For ±10.0V FSR, connect external op amp output to Pin 11 and leave Pin 10 open. For all three cases, connect Ext Ref, R1, and R2 circuitry as shown, including Bipolar offset resistor (Pins 7 & 8). ### 2. Offset Adjustment Set all bits to OFF. Adjust R1 until external op amp output is as follows: - -2.5000V for ±2.5V Range - -5,0000V for ±5.0V Range - -10.0000V for ±10.0V Range #### 3. Gain Adjustment For straight binary DACs, set bit 1 (MSB) to ON and bits 2 through 12 to OFF. For BCD DACs, set bits 2 and 4 (BCD 500) to ON and bits 1, 3, and 5 through 12 to OFF. Adjust R2 until external op amp output is 0 (zero) volts. NQTE 1. For DTL and TTL compatibility, connect +5V to Pin 1 and leave Pin 2 open. For low voltage CMOS compatibility, connect +5V to Pin 1 and short Pin 2 to Pin 1. For high voltage CMOS compatibility, connect +15V to Pin 1 and short Pin 2 to Pin 1. NOTE 2. Resistor values in parentheses are for BCD DACs. Figure 2. MN562 Operational Schematic Diagram Figure 3. MN562S in 4-Digit BCD DAC Application ### RECOMMENDED VOLTAGE REFERENCE FOR MN562 To take full advantage of the high accuracy of the MN562, a voltage reference compatible with true 12-bit performance is recommended. Figure 4 shows a typical 10V (<8ppm/°C) reference circuit. Figure 4. Typical MN562 <8ppm/°C 10V Voltage Reference Circuit # **POWER SUPPLIES** Designed to provide all necessary DC power for both analog and digital circuitry of data acquisition systems, this series comes in two basic forms - chassis mount and modular. Both DC-DC and AC-line-powered designs are available in a wide range and variety of voltages and currents. Send for brochure entitled: "Modular Power Supplies for Data Conversion Systems". #### 4-DIGIT BCD DAC Two MN562S BCDs can be interconnected to construct a 4-digit (0.01%) BCD DAC (see Fig. 3). The least significant digit (LSD) DAC current output is attenuated by a factor of 1000 by the $100\Omega$ and $100k\Omega$ resistors. This current is summed with the current output of the MSD DAC to obtain a 9.999V full scale voltage output. ## ZERO AND SCALE ADJUSTMENTS Set all bits to OFF. Adjust R1 until DAC output is 0 (zero) volts (see Fig. 3). Set 8 bit and 1 bit to ON for MSD, 100s, digit and 10s digit. Adjust R2 until DAC output is 9.990 volts. Set 8 bit and 1 bit to ON for first three digits. Set 8 bit and 1 bit to ON for LSD. Adjust R3 until DAC output is 9.999V. | An error budget h | ies been computed :<br>MN562 | as an aid to the | |-------------------------------------------------|------------------------------|------------------------------| | CIRCUIT | TEMPERATURE | TOTAL | | ELEMENT | COEFFICIENT | (Worst Case) | | Resistors <b>R3 &amp;</b><br>R2 (10kΩ, 5.216kΩ) | ±1ppm/C<br>Tracking | 1.32ppm// C <sup>1</sup> | | Potentiometer R4<br>(190Ω) | 10ppm//C | 0.75ppm/°C | | Zener Diode CR1<br>(1N829) | Sµ∨/°C<br>2µ∨/°C | 5ppm/*C<br>0.42ppm/*C | | Unnulled | 200pA/°C | 0.13ppm/.c | | Amplifier | | | | Assuming wo | | 7.62ppm/°C<br>(worst case) | | Bias Current | <b>Silt</b> | (5.24ppm/ <sup>*</sup> Crss) | #### ANALOGIC **AVAILABLE FROM:** **ANALOGIC INTERNATIONAL** Audubon Road • Wakefield, Massachusetts 01880 Tel. (617) 246-0300 = TWX (710) 348-0425 = Telex 94-9307 ANALOGIC LIMITED 68 High Street ■ Weybridge, Surrey KT13 8BN ■ England Tel. Wey 41251 ■ Telex (851) 928030 ANALOGIC REGIONAL OFFICES San Jose, Calif. (408) 247-6401 ■ Tustin, Calif. (714) 838-7243 Cincinnati, Ohio (606) 371-0064 www.DataSheet4U.com