# Dual, 12-Bit, 40 MSPS MCM A/D Converter with Analog Input Signal Conditioning ### AD10242 #### **FEATURES** Two Matched ADCs with Input Signal Conditioning Selectable Bipolar Input Voltage Range (±0.5 V, ±1.0 V, ±2.0 V) Full MIL-STD-883B Compliant 80 dB Spurious-Free Dynamic Range Trimmed Channel-Channel Matching APPLICATIONS Radar Processing Communications Receivers FLIR Processing Secure Communications Any I/Q Signal Processing Application #### PRODUCT DESCRIPTION The AD10242 is a complete dual signal chain solution including onboard amplifiers, references, ADCs, and output buffering providing unsurpassed total system performance. Each channel is laser trimmed for gain and offset matching and provides channel-to-channel crosstalk performance better than 80 dB. The AD10242 utilizes two each of the AD9631, OP279, and the AD9042 in a custom MCM to gain space, performance, and cost advantages over solutions previously available. The AD10242 operates with $\pm 5.0$ V for the analog signal conditioning with a separate +5.0 V supply for the analog-to-digital conversion. Each channel is completely independent allowing operation with independent encode or analog inputs. The AD10242 also offers the user a choice of analog input signal ranges to minimize additional signal conditioning required for multiple functions within a single system. The heart of the AD10242 is the AD9042 which is designed specifically for applications requiring wide dynamic range. The AD10242 is manufactured by Analog Devices on our MIL-PRF-38534 MCM line and is completely qualified. Units are packaged in a custom cofired ceramic 68-lead gull wing package and specified for operation from –55°C to +125°C. Contact the factory for additional custom options including those which allow the user to ac couple the ADC directly, bypassing the front end amplifier section. Also see the AD9042 data sheet for additional details on ADC performance. #### PRODUCT HIGHLIGHTS - 1. Guaranteed sample rate of 40 MSPS. - 2. Dynamic performance specified over entire Nyquist band; spurious signals @ 80 dBc for -1 dBFS input signals. - 3. Low power dissipation: <2 W off $\pm 5.0$ V supplies. - 4. User defined input amplitude. - 5. Packaged in 68-lead ceramic leaded chip carrier. #### FUNCTIONAL BLOCK DIAGRAM #### REV. A Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. # AD10242-SPECIFICATIONS | Parameter | Temp | Test<br>Level | Mil<br>Subgroup | Min | AD10242BZ/TZ<br>Typ | Max | Units | |-----------------------------------------|---------|---------------|-----------------|------|---------------------|------|--------| | RESOLUTION | | | | | 12 | | Bits | | DC ACCURACY | | | | | | | | | No Missing Codes | Full | VI | 1, 2, 3 | | Guaranteed | | | | Offset Error | +25°C | I | 1 | -0.5 | ±0.05 | +0.5 | % FS | | 0.11501 2.1161 | Full | VI | 2, 3 | -2.0 | ±1.0 | +2.0 | % FS | | Offset Error Channel Match | Full | V | 1., 0 | | ±0.1 | | % | | Gain Error <sup>1</sup> | +25°C | Ī | 1 | -1.0 | ±0.5 | +1.0 | % FS | | G | Full | VI | 2, 3 | -1.5 | ±0.8 | +1.5 | % FS | | Gain Error Channel Match | Full | V | 12, 2 | | ±0.1 | | % | | ANALOG INPUT (A <sub>IN</sub> ) | | | | | | | | | Input Voltage Range | | | | | | | | | A <sub>IN</sub> 1 | Full | I | | | $\pm 0.5$ | | V | | $A_{IN}2$ | Full | I | | | $\pm 1.0$ | | V | | $A_{IN}3$ | Full | I | | | $\pm 2$ | | V | | Input Resistance | | | | | | | | | A <sub>IN</sub> 1 | Full | IV | 12 | 99 | 100 | 101 | Ω | | A <sub>IN</sub> 2 | Full | IV | 12 | 198 | 200 | 202 | Ω | | $A_{IN}^{IN}$ 3 | Full | IV | 12 | 396 | 400 | 404 | Ω | | Input Capacitance <sup>2</sup> | +25°C | IV | 12 | 0 | 4.0 | 7.0 | pF | | Analog Input Bandwidth <sup>3</sup> | Full | V | | | 60 | | MHz | | ENCODE INPUT <sup>4, 5</sup> | | | | | | | | | Logic Compatibility | | | | | TTL/CM | OS | | | Logic "1" Voltage | Full | I | 1, 2, 3 | 2.0 | | 5.0 | V | | Logic "0" Voltage | Full | I | 1, 2, 3 | 0 | | 0.8 | V | | Logic "1" Current (V <sub>INH</sub> = 5 | V) Full | I | 1, 2, 3 | | 625 | 800 | μA | | Logic "0" Current ( $V_{INL} = 0$ | V) Full | I | 1, 2, 3 | -400 | -300 | | μA | | Input Capacitance | +25°C | V | 12 | | | 7.0 | pF | | SWITCHING PERFORMANO | CE | | | | | | | | Maximum Conversion Rate <sup>6</sup> | Full | VI | 4, 5, 6 | 40 | 50 | | MSPS | | Minimum Conversion Rate <sup>6</sup> | Full | V | 12 | | | 5 | MSPS | | Aperture Delay (t <sub>A</sub> ) | +25°C | V | | | 1.0 | | ns | | Aperture Delay Matching | +25°C | V | | | ±2.0 | | ns | | Aperture Uncertainty (Jitter) | +25°C | V | | | 1 | | ps rms | | ENCODE Pulse Width High | | IV | 12 | 12 | 10 | | ns | | ENCODE Pulse Width Low | +25°C | IV | 12 | | 10 | 41 | ns | | Output Delay (t <sub>OD</sub> ) | Full | IV | 12 | 10 | 12 | 14 | ns | | SNR <sup>7</sup> | | - | | 1 | · | - | 1 | | Analog Input @ 1.2 MHz | +25°C | V | | | 68 | | dB | | @ 4.85 MHz | +25°C | I | 4 | 63 | 66 | | dB | | @ 4.65 WIHZ | Full | II | | 62 | 66 | | dB | | @ 9.9 MHz | +25°C | 1 | 5, 6 | 63 | 65 | | dB | | @ 9.9 MHZ | Full | I II | 5, 6 | 62 | 65 | | dB | | @ 10 F MII- | +25°C | | | 60 | 63 | | dB | | @ 19.5 MHz | Full | I II | 5, 6 | 59 | 62 | | dB | | SINAD <sup>8</sup> | 2 544 | <del> </del> | -, - | | ÷-* | | | | Analog Input @ 1.2 MHz | +25°C | V | | | 67 | | dB | | @ 4.85 MHz | +25°C | I | 4 | 62 | 65 | | dB | | ZI IIVI CO.F 😇 | Full | II | 5, 6 | 61 | 64 | | dB | | @ 9.9 MHz | +25°C | I | 4 | 60 | 64 | | dB | | ₩ 9.9 MHZ | Full | II | 5, 6 | 60 | 63 | | dB | | @ 10 E MII- | | 1 | | | | | | | @ 19.5 MHz | +25°C | I | 4 | 58 | 61 | | dB | | | Full | II | 5, 6 | 58 | 60 | | dB | -2- REV. A | | | Test | Mil | AD10242BZ/TZ | | | | |----------------------------------------------------------------------|--------------|------------|----------|--------------|-------------|------|------------------------| | Parameter | Temp | Level | Subgroup | Min | Тур | Max | Units | | SPURIOUS-FREE DYNAMIC RANGE <sup>9</sup> | | | | | | | | | Analog Input @ 1.2 MHz | +25°C | I | | | 81 | | dBFS | | @ 4.85 MHz | +25°C | I | 4 | 70 | 80 | | dBFS | | | Full | II | 5, 6 | 70 | 79 | | dBFS | | @ 9.9 MHz | +25°C | I | 4 | 63 | 70 | | dBFS | | | Full | II | 5, 6 | 63 | 69 | | dBFS | | @ 19.5 MHz | +25°C | I | 4 | 60 | 67 | | dBFS | | | Full | II | 5, 6 | 60 | 66 | | dBFS | | TWO-TONE IMD REJECTION <sup>10</sup> | | | | | | | | | F1, F2 @ -7 dBFS | Full | II | 4, 5, 6 | 70 | 76 | | dBc | | CHANNEL-TO-CHANNEL ISOLATION <sup>11</sup> | +25°C | IV | 12 | 75 | 80 | | dB | | TRANSIENT RESPONSE | +25°C | V | | | 10 | | ns | | LINEARITY | | | | | | | | | Differential Nonlinearity | +25°C | IV | 12 | | 0.3 | 1.0 | LSB | | (Encode = 20 MHz) | Full | IV | 12 | | 0.5 | 1.25 | LSB | | Integral Nonlinearity | +25°C | V | | | 0.3 | | LSB | | (Encode = 20 MHz) | Full | V | | | 0.5 | | LSB | | OVERVOLTAGE RECOVERY TIME <sup>12</sup> | | | | | | | | | $V_{IN} = 2.0 \times FS$ | Full | IV | 12 | | 50 | 100 | ns | | $V_{IN} = 4.0 \times FS$ | Full | IV | 12 | | 75 | 200 | ns | | | | | | | | | | | DIGITAL OUTPUTS Logic Compatibility | | | | | CMOS | 7 | | | Logic Compatibility Logic "1" Voltage <sup>13</sup> | Full | I | 1, 2, 3 | 3.5 | 4.2 | ) | V | | Logic "0" Voltage 14 | Full | I | 1, 2, 3 | 3.3 | 0.45 | 0.65 | V | | | | os Complem | | v | | | | | | | | | 1 WC | os Complem | | | | POWER SUPPLY | EII | 377 | | | 0 | | V | | AV <sub>CC</sub> Supply Voltage | Full | VI<br>V | | | +5.0 | | | | I (AV <sub>CC</sub> ) Current | Full | | | | 260 | | mA | | AV <sub>EE</sub> Supply Voltage | Full<br>Full | VI<br>V | | | -5.0 | | V | | I (AV <sub>EE</sub> ) Current | Full | V | | | 55<br>+5.0 | | mA<br>V | | $DV_{CC}$ Supply Voltage<br>I (DV <sub>CC</sub> ) Current | Full | V | | | +5.0<br>25 | | mA | | I (DV <sub>CC</sub> ) Current I <sub>CC</sub> (Total) Supply Current | Full | I V | 1, 2, 3 | | 25<br>350 | 400 | mA | | Power Dissipation (Total) | Full | I | 1, 2, 3 | | 350<br>1.75 | 2.0 | W | | Power Supply Rejection Ratio (PSRR) | Full | I | 7, 8 | | 0.01 | 0.02 | % FSR/% V <sub>S</sub> | | Pass Band Ripple to 10 MHz | Full | IV | 12 | | 0.01 | 0.02 | dB | | NOTES | 1 uii | 1 4 | 12 | | | ٥.٤ | ա | #### NOTES All specifications guaranteed within 100 ms of initial power up regardless of sequencing. Specifications subject to change without notice. REV. A -3- <sup>&</sup>lt;sup>1</sup>Gain tests are performed on A<sub>IN</sub>3 over specified input voltage range. <sup>&</sup>lt;sup>2</sup>Input capacitance specifications combines AD9631 die capacitance + ceramic package capacitance. <sup>&</sup>lt;sup>3</sup> Full power bandwidth is the frequency at which the spectral power of the fundamental frequency (as determined by FFT analysis) is reduced by 3 dB. <sup>&</sup>lt;sup>4</sup>ENCODE (Pin 4) driven by single-ended source; ENCODE (Pin 5) bypassed to ground through 0.01 μF capacitor. <sup>5</sup>ENCODE (Pin 4) may also be driven differentially in conjunction with ENCODE (Pin 5); see "Encoding the AD10242" for details. $<sup>^6</sup>$ Minimum and maximum conversion rates allow for variation in Encode Duty Cycle of 50% $\pm$ 5%. Analog Input signal power at -1 dBFS; signal-to-noise ratio (SNR) is the ratio of signal level to total noise (first 5 harmonics removed). Encode = 40.0 MSPS. <sup>&</sup>lt;sup>8</sup> Analog Input signal power at -1 dBFS; signal-to-noise and distortion (SINAD) is the ratio of signal level to total noise + harmonics. Encode = 40.0 MSPS. <sup>&</sup>lt;sup>9</sup> Analog Input signal equal -1 dBFS; SFDR is ratio of converter full scale to worst spur. <sup>&</sup>lt;sup>10</sup>Both input tones at -7 dBFS; two tone intermodulation distortion (IMD) rejection is the ratio of either tone to the worst 3rd order intermod product. f1 = 10.0 MHz $\pm 100 \text{ kHz}$ , 50 kHz $\leq$ f1 - f2 $\leq$ 300 kHz. <sup>&</sup>lt;sup>11</sup>Channel-to-channel isolation tested with A channel grounded and a full-scale signal applied to B channel (AIN1). <sup>12</sup> Input driven to 2× and 4× A<sub>IN</sub>1 range for >4 clock cycles. Output recovers inband in specified time with Encode = 40 MSPS. No foldover guaranteed. <sup>&</sup>lt;sup>13</sup>Outputs are sourcing 10 μA. $<sup>^{14}</sup>Outputs \ are \ sinking \ 10 \ \mu A.$ #### ABSOLUTE MAXIMUM RATINGS<sup>1</sup> | Parameter | Min | Max | Units | |--------------------------------------|----------|----------|-------| | ELECTRICAL | | | | | V <sub>CC</sub> Voltage | 0 | 7 | V | | V <sub>EE</sub> Voltage | -7 | 0 | V | | Analog Input Voltage | $V_{EE}$ | $V_{CC}$ | V | | Analog Input Current | -10 | +10 | mA | | Digital Input Voltage (ENCODE) | 0 | $V_{CC}$ | V | | ENCODE, ENCODE Differential Voltage | | 4 | V | | Digital Output Current | -40 | +40 | mA | | ENVIRONMENTAL <sup>2</sup> | | | | | Operating Temperature (Case) | -55 | +125 | °C | | Maximum Junction Temperature | | +175 | °C | | Lead Temperature (Soldering, 10 sec) | | +300 | °C | | Storage Temperature Range (Ambient) | -65 | +150 | °C | #### NOTES **Table I. Output Coding** | MSB | LSB | Base 10 | Input | |---------|---------|---------|-------| | 011111 | 1111111 | 2047 | +FS | | 0000000 | 0000001 | +1 | | | 0000000 | 0000000 | 0 | 0.0 V | | 111111 | 1111111 | -1 | | | 1000000 | 0000000 | 2048 | -FS | # EXPLANATION OF TEST LEVELS Test Level - I 100% Production Tested. - II 100% production tested at +25°C, and sample tested at specified temperatures. AC testing done on sample basis. - III Sample Tested Only. - IV Parameter is guaranteed by design and characterization testing. - V Parameter is a typical value only. - VI All devices are 100% production tested at +25°C; sample tested at temperature extremes. #### **ORDERING GUIDE** | Model | Temperature Range | Package Description | Package Option | |----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------| | AD10242BZ<br>AD10242TZ<br>AD10242TZ/883B<br>5962-9581501HXA<br>AD10242/PCB | -40°C to +85°C (Case)<br>-55°C to +125°C (Case)<br>-55°C to +125°C (Case)<br>-55°C to +125°C (Case)<br>+25°C | 68-Pin Ceramic Leaded Chip Carrier<br>68-Pin Ceramic Leaded Chip Carrier<br>68-Pin Ceramic Leaded Chip Carrier<br>68-Pin Ceramic Leaded Chip Carrier<br>Evaluation Board with AD10242BZ | Z-68A<br>Z-68A<br>Z-68A<br>Z-68A | #### CAUTION ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD10242 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. I– REV. A <sup>&</sup>lt;sup>1</sup>Absolute maximum ratings are limiting values to be applied individually, and beyond which the serviceability of the circuit may be impaired. Functional operability is not necessarily implied. Exposure to absolute maximum rating conditions for an extended period of time may affect device reliability. $<sup>^2</sup>$ Typical thermal impedances for "Z" package: $\theta_{JC}=11^{o}\text{C/W};\,\theta_{JA}=30^{o}\text{C/W}.$ #### PIN FUNCTION DESCRIPTIONS | Pin No. | Name | Function | |-------------------|-----------------------------|-------------------------------------------------------------------------------------------| | 1 | SHIELD | Internal Ground Shield between channels. | | 2, 5, 9-11, 26-27 | GNDA | A Channel Ground. A and B grounds should be connected as close to the device as possible. | | 3 | UNEGA | Unipolar Negative. | | 4 | UCOMA | Unipolar Common. | | 6 | A <sub>IN</sub> A1 | Analog Input for A side ADC (nominally ±0.5 V). | | 7 | A <sub>IN</sub> A2 | Analog Input for A side ADC (nominally ±1.0 V). | | 8 | A <sub>IN</sub> A3 | Analog Input for A side ADC (nominally ±2.0 V). | | 12 | UPOSA | Unipolar Positive. | | 13 | $\mathrm{AV}_{\mathrm{EE}}$ | Analog Negative Supply Voltage (nominally -5.0 V or -5.2 V). | | 14 | $AV_{CC}$ | Analog Positive Supply Voltage (nominally +5.0 V). | | 15-16 | NC | No Connect. | | 17-25, 31-33 | D0A-D11A | Digital Outputs for ADC A. D0 (LSB). | | 28 | ENCODEA | ENCODE is complement of ENCODE. | | 29 | ENCODEA | Data conversion initiated on rising edge of ENCODE input. | | 30 | $DV_{CC}$ | Digital positive supply voltage (nominally +5.0 V). | | 34-35 | NC | No Connect. | | 36-42, 45-49 | D0B-D11B | Digital Outputs for ADC B. D0 (LSB). | | 43-44, 53-54 | GNDB | B Channel Ground. A and B grounds should be connected as close to the device | | 58-61, 65, 68 | | as possible. | | 50 | $DV_{CC}$ | Digital Positive Supply Voltage (nominally +5.0 V). | | 51 | ENCODEB | Data conversion initiated on rising edge of ENCODE input. | | 52 | ENCODEB | ENCODE is complement of ENCODE. | | 55 | UCOMB | Unipolar Common. | | 56 | UNEGB | Unipolar Negative. | | 57 | UPOSB | Unipolar Positive. | | 62 | A <sub>IN</sub> B1 | Analog Input for B side ADC (nominally $\pm 0.5$ V). | | 63 | $A_{IN}B2$ | Analog Input for B side ADC (nominally ±1.0 V). | | 64 | $A_{IN}B3$ | Analog Input for B side ADC (nominally ±2.0 V). | | 66 | $AV_{CC}$ | Analog Positive Supply Voltage (nominally +5.0 V). | | 67 | $AV_{\rm EE}$ | Analog Negative Supply Voltage (nominally −5.0 V or −5.2 V). | #### PIN CONFIGURATION 68-Lead Ceramic Leaded Chip Carrier REV. A \_5\_ #### **DEFINITION OF SPECIFICATIONS** #### **Analog Bandwidth** The analog input frequency at which the spectral power of the fundamental frequency (as determined by the FFT analysis) is reduced by 3 dB. #### **Aperture Delay** The delay between the 50% point of the rising edge of the ENCODE command and the instant at which the analog input is sampled. #### **Aperture Uncertainty (Jitter)** The sample-to-sample variation in aperture delay. #### **Differential Nonlinearity** The deviation of any code from an ideal 1 LSB step. #### **Encode Pulse Width/Duty Cycle** Pulse width high is the minimum amount of time that the ENCODE pulse should be left in logic "1" state to achieve rated performance; pulse width low is the minimum time ENCODE pulse should be left in low state. At a given clock rate, these specs define an acceptable Encode duty cycle. #### **Harmonic Distortion** The ratio of the rms signal amplitude to the rms value of the worst harmonic component. #### **Integral Nonlinearity** The deviation of the transfer function from a reference line measured in fractions of 1 LSB using a "best straight line" determined by a least square curve fit. #### **Minimum Conversion Rate** The encode rate at which the SNR of the lowest analog signal frequency drops by no more than 3 dB below the guaranteed limit. #### **Maximum Conversion Rate** The encode rate at which parametric testing is performed. #### **Output Propagation Delay** The delay between the 50% point of the rising edge of ENCODE command and the time when all output data bits are within valid logic levels. #### **Overvoltage Recovery Time** The amount of time required for the converter to recover to 0.02% accuracy after an analog input signal of the specified percentage of full scale is reduced to midscale. #### **Power Supply Rejection Ratio** The ratio of a change in input offset voltage to a change in power supply voltage. #### Signal-to-Noise-and-Distortion (SINAD) The ratio of the rms signal amplitude (set at 1 dB below full scale) to the rms value of the sum of all other spectral components, including harmonics but excluding dc. #### Signal-to-Noise Ratio (without Harmonics) The ratio of the rms signal amplitude (set at 1 dB below full scale) to the rms value of the sum of all other spectral components, excluding the first five harmonics and dc. #### **Spurious-Free Dynamic Range** The ratio of the rms signal amplitude to the rms value of the peak spurious spectral component. The peak spurious component may or may not be a harmonic. May be reported in dBc (i.e., degrades as signal levels is lowered) or in dBFS (always related back to converter full scale). #### **Transient Response** The time required for the converter to achieve 0.02% accuracy when a one-half full-scale step function is applied to the analog input. #### **Two-Tone Intermodulation Distortion Rejection** The ratio of the rms value of either input tone to the rms value of the worst third order intermodulation product; reported in dBc. #### Two-Tone SFDR The ratio of the rms value of either input tone to the rms value of the peak spurious component. The peak spurious component may or may not be an IMD product. May be reported in dBc (i.e., degrades as signal levels is lowered) or in dBFS (always related back to converter full scale). -6- REV. A Figure 1. Timing Diagram Figure 2. Equivalent Burn-In Circuit #### **EQUIVALENT CIRCUITS** Figure 3. Analog Input Stage Figure 4. Encode Inputs Figure 5. Digital Output Stage REV. A -7- # **AD10242–Typical Performance Characteristics** Figure 6. Single Tone @ 4.85 MHz Figure 7. Single Tone @ 9.9 MHz Figure 8. Single Tone @ 19.5 MHz Figure 9. Two Tone FFT @ 9.8/10.1 MHz Figure 10. Two Tone FFT @ 19.5/19.7 MHz Figure 11. Harmonics vs. AIN \_8\_ REV. A Figure 12. SNR vs. A<sub>IN</sub> Figure 13. SNR and Harmonics vs. Encode Rate Figure 14. Offset and Gain Error vs. Temperature Figure 15. Isolation vs. Frequency Figure 16. Single Tone SFDR (A<sub>IN</sub> @ 9.98) vs. Power Level Figure 17. Single Tone SFDR (A<sub>IN</sub> @ 19.9) vs. Power Level REV. A \_9\_ ### **AD10242–Typical Performance Characteristics** Figure 18. SNR/Harmonics to A<sub>IN</sub> > Nyquist MSPS Figure 19. Gain Flatness vs. Input Frequency #### THEORY OF OPERATION Refer to the block diagram. The AD10242 employs three monolithic ADI components per channel (AD9631, OP279, and AD9042), along with multiple passive resistor networks and decoupling capacitors to fully integrate a complete 12-bit analog-to-digital converter. The input signal is first passed through a precision laser trimmed resistor divider allowing the user to externally select operation with a full scale signal of $\pm 0.5~V, \pm 1.0~V,$ or $\pm 2.0~V$ by choosing the proper input terminal for the application. The result of the resistor divider is to apply a full-scale input of approximately 0.4~V to the noninverting input of the internal AD9631 amplifier. The AD9631 provides the dc coupled level shift circuit required for operation with the AD9042 ADC. Configuring the amplifier in a noninverting mode the ac signal gain can be trimmed to provide a constant input to the ADC centered around the internal reference voltage of the AD9042. This allows the converter to be used in multiple system applications without the need for external gain and level shift circuitry normally requiring trim. The AD9631 was chosen for its superior ac performance and input drive capabilities which have limited the ability of many amplifiers to drive high performance ADCs. As new amplifiers are developed, pin compatible improvements are planned to incorporate the latest operational amplifier technology. The OP279 provides the buffer and inversion of the internal reference of the AD9042 in order to supply the summing node of the AD9631 input amplifier. This dc voltage is then summed with the input voltage and applied to the input of the AD9042 ADC. The reference voltage of the AD9042 is designed to track internal offsets and drifts of the ADC and is used to ensure matching over an extended temperature range of operation. #### **APPLYING THE AD10242** #### **Encoding the AD10242** The AD10242 is designed to interface with TTL and CMOS logic families. The source used to drive the ENCODE pin(s) must be clean and free from jitter. Sources with excessive jitter will limit SNR and overall performance. Figure 20. Single-Ended TTL/CMOS Encode The AD10242 encode inputs are connected to a differential input stage (see Figure 4 under EQUIVALENT CIRCUITS). With no input connected to either the ENCODE or input, the voltage divider bias the inputs to 1.6 volts. For TTL or CMOS usage, the encode source should be connected to ENCODE (Pins 29 and/or 51). $\overline{\text{ENCODE}}$ (Pins 28 and/or 52) should be decoupled using a low inductance or microwave chip capacitor to ground. Devices such as AVX 05085C103MA15, a 0.01 $\mu\text{F}$ capacitor, work well. #### **Performance Improvements** It is possible to improve the performance of the AD10242 slightly by taking advantage of the internal characteristics of the amplifier and converter combination. By increasing the $+5~\rm V$ supply slightly, the user may be able to gain up to a $5~\rm dB$ improvement in SFDR over the entire frequency range of the converter. It is not recommended to exceed $+5.5~\rm V$ on the analog supplies as there are no performance benefits beyond that range and care should be taken to avoid the absolute maximum ratings. -10- REV. A If a logic threshold other than the nominal 1.6 V is required, the following equations show how to use an external resistor, $R_X$ , to raise or lower the trip point (see Figure 4, $R1=17\ k\Omega,$ $R2=8\ k\Omega).$ $$V_1 = \frac{5R2R_X}{R1R2 + R1R_X + R2R_X}$$ to lower logic threshold. Figure 21. Lower Threshold for Encode $$V_1 = \frac{5R2}{R2 + \frac{R1R_X}{R1 + R_X}}$$ to raise logic threshold. Figure 22. Raise Logic Threshold for Encode While the single ended encode will work well for many applications, driving the encode differentially will provide increased performance. Depending on circuit layout and system noise, a 1 dB to 3 dB improvement in SNR can be realized. It is recommended that the encode signal be ac-coupled into the ENCODE and $\overline{\text{ENCODE}}$ pins. The simplest option is shown below. The low jitter TTL signal is coupled with a limiting resistor, typically $100~\Omega$ , to the primary side of an RF transformer (these transformers are inexpensive and readily available; Part No. in figure is from Mini-Circuits). The secondary side is connected to the ENCODE and $\overline{ENCODE}$ pins of the converter. Since both encode inputs are self-biased, no additional components are required. Figure 23. TTL Source—Differential Encode If no TTL source is available, a clean sine wave may be substituted. In the case of the sine source, the matching network is shown below. Since the matching transformer specified is a 1:1 impedance ratio, R, the load resistor should be selected to match the source impedance. The input impedance of the AD9042 is negligible in most cases. Figure 24. Sine Source—Differential Encode If a low jitter ECL clock is available, another option is to accouple a differential ECL signal to the encode input pins as shown below. The capacitors shown here should be chip capacitors but do not need to be of the low inductance variety. Figure 25. Differential ECL for Encode As a final alternative, the ECL gate may be replaced by an ECL comparator. The input to the comparator could then be a logic signal or a sine signal. Figure 26. ECL Comparator for Encode Care should be taken not to overdrive the encode input pin when ac coupled. Although the input circuitry is electrically protected from over or under voltage conditions, improper circuit operations may result from overdriving the encode input pin. REV. A -11- #### USING THE FLEXIBLE INPUT The AD10242 has been designed with the user's ease of operation in mind. Multiple input configurations have been included on board to allow the user to have a choice of input signal levels and input impedance. While the standard inputs are $\pm 0.5~V, \pm 1.0~V,$ and $\pm 2.0~V,$ the user can select the input impedance of the AD10242 on any input by using the other inputs as alternate locations for GND or an external resistor. The following chart summarizes the impedance options available at each input location: $A_{IN}1 = 100 \Omega$ when $A_{IN}2$ and $A_{IN}3$ Are Open. $A_{IN}1 = 75 \Omega$ when $A_{IN}3$ Is Shorted to GND. $A_{IN}1 = 50 \Omega$ when $A_{IN}2$ Is Shorted to GND. $A_{IN}2 = 200 \Omega$ when $A_{IN}3$ Is Open. $A_{IN}2 = 100 \Omega$ when $A_{IN}3$ Is Shorted to GND. $A_{IN}2$ = 75 $\Omega$ when $A_{IN}2$ to $A_{IN}3$ Has an External Resistor of 300 $\Omega$ , with $A_{IN}$ 3 Shorted to GND. $A_{IN}2$ = 50 $\Omega$ when $A_{IN}2$ to $A_{IN}3$ Has an External Resistor of 100 $\Omega$ , with $A_{IN}3$ Shorted to GND. $A_{IN}3 = 400 \Omega$ . $A_{IN}3=100~\Omega$ when $A_{IN}3$ Has an External Resistor of $133~\Omega$ to GND. $A_{IN}3=75~\Omega$ when $A_{IN}3$ Has an External Resistor of 92 $\Omega$ to GND. $A_{IN}3 = 50 \Omega$ when $A_{IN}3$ Has an External Resistor of 57 $\Omega$ to GND. While the Analog inputs of the AD10242 are designed for dc coupled bipolar inputs, the AD10242 has the ability to use unipolar inputs in a user selectable mode through the addition of a external resistor. This allows for 1 V, 2 V, and 4 V full-scale unipolar signals to be applied to the various inputs $(A_{\rm IN}1,\,A_{\rm IN}2,\,$ and $A_{\rm IN}3$ respectively). Placing a 2.43 k $\Omega$ resistor (typical, offset calibration required) between UPOS and UCOM shifts the reference voltage setpoint to allow a unipolar positive voltage to be applied at the inputs of the device. To calibrate offset a midscale dc voltage should be applied to the converter while adjusting the unipolar resistor for a midscale output transition. Figure 27. Unipolar Positive To operate with –1 V, –2 V, or –4 V full-scale unipolar signals place a 2.67 k $\Omega$ resistor (typical, offset calibration required) between UNEG and UCOM. This again shifts the reference voltage setpoint to allow a unipolar negative voltage to be applied at the inputs of the device. To calibrate offset a midscale dc voltage should be applied to the converter while adjusting the unipolar resistor for a midscale output transition. Figure 28. Unipolar Negative # **GROUNDING AND DECOUPLING Analog and Digital Grounding** Proper grounding is essential in any high speed, high resolution system. Multilayer printed circuit boards (PCBs) are recommended to provide optimal grounding and power schemes. The use of ground and power planes offers distinct advantages: - The minimization of the loop area encompassed by a signal and its return path. - 2. The minimization of the impedance associated with ground and power paths. - 3. The inherent distributed capacitor formed by the power plane, PCB insulation, and ground plane. These characteristics result in both a reduction of electromagnetic interference (EMI) and an overall improvement in performance. It is important to design a layout that prevents noise from coupling to the input signal. Digital signals should not be run in parallel with input signal traces and should be routed away from the input circuitry. The AD10242 does not distinguish between analog and digital ground pins as the AD10242 should always be treated like an analog component. All ground pins should be connected together directly under the AD10242. The PCB should have a ground plane covering all unused portions of the component side of the board to provide a low impedance path and manage the power and ground currents. The ground plane should be removed from the area near the input pins to reduce stray capacitance. #### LAYOUT INFORMATION The schematic of the evaluation board (Figure 29) represents a typical implementation of the AD10242. The pinout of the AD10242 is very straightforward and facilitates ease of use and the implementation of high frequency/high resolution design practices. It is recommended that high quality ceramic chip capacitors be used to decouple each supply pin to ground directly at the device. All capacitors except the one placed on $\overline{\text{ENCODE}}$ can be standard high quality ceramic chip capacitors. The capacitor used on $\overline{\text{ENCODE}}$ pin must be a low inductance chip capacitor as referenced previously in the data sheet. -12- REV. A Figure 29. Evaluation Board Schematic Care should be taken when placing the digital output runs. Because the digital outputs have such a high slew rate, the capacitive loading on the digital outputs should be minimized. Circuit traces for the digital outputs should be kept short and connect directly to the receiving gate. Internal circuitry buffers the outputs of the AD9042 ADC through a resistor network to eliminate the need to externally isolate the device from the receiving gate. #### **EVALUATION BOARD** The AD10242 evaluation board (see Figure 30) is designed to provide optimal performance for evaluation of the AD10242 analog-to-digital converter. The board encompasses everything needed to ensure the highest level of performance for evaluating the AD10242. Power to the analog supply pins is connected via banana jacks. The analog supply powers the crystal oscillator, the associated components and amplifiers, and the analog section of the AD10242. The Digital outputs of the AD10242 are powered via Pin 1 of either J9 or J10 found on the digital interface connector. To power the evaluation board with one +5 V supply a jumper wire is required from test point E1 to E4. Contact the factory if additional layout or applications assistance is required. Figure 30. Evaluation Board Mechanical Layout -14- REV. A #### **OUTLINE DIMENSIONS** Dimensions shown in inches and (mm). # 68-Lead Ceramic Leaded Chip Carrier (Z-68A) REV. A -15-