#### 16384 BIT BIPOLAR TTL ## PROGRAMMABLE READ ONLY MEMORY #### Description The $\mu$ PB409C, $\mu$ PB409D, $\mu$ PB429C and $\mu$ PB429D are high speed, electrically programmable, fully decoded 16384 bit TTL read only memories. On-chip address decoding, three chip select inputs and open-collector/three-state outputs allow easy expansion of memory capacity. The $\mu$ PB409C, $\mu$ PB409D are fabricated with logic level zero (low); logic level one (high) can be electrically programmed into the selected bit locations. The same address inputs are used for both programming and reading. ## **Features** - 2048 WORDS x 8 BITS organization (Fully decoded) - TTL Interface - Fast read access time : 45 ns MAX. (µPB409-3, µPB429-3) - Medium power consumption : 500 mW TYP. - Three chip select inputs for memory expansion - Open-Collector outputs (μPB409C, μPB409D) / Three-state outputs (μPB429C, μPB429D) - Cerdip 24-Lead Dual In-Line Package (μPB409D, 429D) - Plastic 24-Lead Dual In-Line Package (µPB409C, 429C) - Fast Programming time : 200 μs/bit TYP. - Replaceable with : Signetics' 82S190/191, Harris' HM76160/76171 and equivalent devices (as a ROM) ◀ # Connection Diagram (Top View) Pin names $\begin{array}{lll} \text{A0} - \text{A10} & : \text{Address Inputs} \\ \text{01} - \text{08} & : \text{Data Outputs} \\ \hline \text{CS1, CS2, CS3} : \text{Chip Select Inputs} \\ \text{VCC} & : \text{Power Supply (+5V)} \\ \text{GND} & : \text{Ground} \end{array}$ ## Operation First we define an internal Chip Select logic by three Chip Select inputs: $CS' = \overline{CS_1} + CS_2 \cdot CS_3$ That is, CS' is a logical zero (low) if and only if $\overline{CS}_1 = 0$ and $CS_2 = CS_3 = 1$ , While CS' is a logical one (high) in all the other cases. ### 1. Programming A logic one can be permanently programmed into a selected bit location by using special equipment (programmer). First, the desired word is selected by the eleven address inputs in TTL levels. The three Chip Select inputs must be set so that CS' is a logical one. Secondly, a train of high current programming pulses is applied to the desired output. After the sensed voltage indicates that the selected bit is in the logic one state, an additional pulse train is applied, then is stopped. ## 2. Reading To read the memory, The three Chip Select inputs must be set so that CS' is a logical zero. The outputs then correspond to the data programmed in the selected words. When the three Chip Select inputs are set so that CS' becomes a logical one, all the outputs will be high (floating). ## **Logic Diagram** ## ABSOLUTE MAXIMUM RATINGS | Supply Voltage | Vcc | -0.5 to +7.0 | V | |------------------------------------------------------|--------------------------------------|----------------------------|----------| | Input Voltage | ٧ı | -0.5 to +5.5 | V | | Output Voltage | Vo | -0.5 to +5.5 | V | | Output Current | 10 | 50 | mA | | Operating Temperature | Topt | -25 to +75 | °C | | Storage Temperature Cerdip Package Plastic Package | T <sub>stg</sub><br>T <sub>stg</sub> | -65 to +150<br>-55 to +125 | °c<br>°c | | | | | | ## D.C. CHARACTERISTICS (V<sub>CC</sub> = 4.5 to 5.5 V, $T_a$ = 0 to +75 °C) | 7.0. OHAHAO I EHHO 1100 (1) | ,0 | | | | | | | |------------------------------|--------|--------------|--------------------------------------------------|------|------|------------------------|------------------------------| | CHARACTERISTIC | SYMBOL | MIN. | TYP. | MAX. | UNIT | TEST CON | IDITIONS | | Input High Voltage | VIH | 2.0 | | | ٧ | | | | Input Low Voltage | VIL | | | 0.85 | ٧ | ` | | | Input High Current | ЧН | | | 40 | μА | V₁=5.5 V | V <sub>CC</sub> =5.5 V | | Input Low Current | -111 | | | 0.25 | mA | V <sub>I</sub> =0.4 V | V <sub>CC</sub> =5.5 V | | Output Low Voltage | VOL | | | 0.45 | V | IO=16 mA | V <sub>CC</sub> =4.5 V | | Output Leakage Current | IOFF1 | | | 40 | μА | V <sub>O</sub> =5.5 V | V <sub>CC</sub> -5.5 V | | Output Leakage Current | -loff2 | | | 40 | μА | V <sub>O</sub> =0.4 V | V <sub>CC</sub> =5.5 V | | | -VIC | - | <del> </del> | 1.2 | V | I <sub>I</sub> =-18 mA | V <sub>CC</sub> =4.5 V | | Input Clamp Voltage | | <del> </del> | 100 | 160 | mA | | unded.V <sub>CC</sub> =5.5 V | | Power Supply Current | Icc | 2.4 | 100 | + | V | IO=-2.4 mA | V <sub>CC</sub> = 4.5 V | | Output High Voltage | Voн | + | - | 170 | + | V <sub>O</sub> =0 V | | | Output Short Circuit Current | -ISC | 20 | | 70 | mA | VO-0 V | | <sup>\*</sup> Note: Applicable to µPB429C and µPB429D. # CAPACITANCE (V<sub>CC</sub> = 5 V, f = 1 MHz, $T_a$ = 25 °C) | CHARACTERISTIC | SYMBOL | MIN. | MAX. | UNIT | TEST CONDITIONS | |--------------------|--------|------|------|------|--------------------------| | Input Capacitance | CIN | | 8 | pF | V <sub>IN</sub> = 2.5 V | | Output Capacitance | COUT | | 10 | pF | V <sub>OUT</sub> = 2.5 V | ## A C CHARACTERISTICS (VCC = 4.5 to 5.5 V, Ta = 0 to +75 °C) | A.C. CHARACTERIST | | C - 4. | , 10 5. | J V, 11 | a | 0 . , 0 | | | | | |--------------------------|--------|-------------------------|------------------------|-------------------------|------------------------|------------------------|----------------------------|------|---------------------|------| | | | μP8409C-3,<br>μP8409D-3 | µРВ429С-3<br>µРВ429D-3 | μΡΒ409C-2,<br>μΡΒ409D-2 | μPB429C-2<br>μPB429D-2 | μPB409C-1<br>μPB409D-1 | , μPB429C-1<br>, μPB429D-1 | | μPB429C<br>,μPB429D | UNIT | | CHARACTERISTIC | SYMBOL | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | Address Access Time | tAA | | 45 | | 50 | | 60 | | 70 | ns | | Chip Select Access Time | tACS | | 30 | | 30 | | 40 | | 50 | ns | | Chip Select Disable Time | | | 30 | | 30 | | 40 | | 50 | ns | Note 1. Output Load: See Fig. 1. Note 2. Input Waveform: 0.0 V for low level and 3.0 V for high level, less than 10 ns for both rise and fall times. Note 3. Measurement References: 1.5 V for both inputs and outputs. Note 4. C<sub>L</sub> in Fig. 1 includes jig and probe stray capacitances. # Programming Specification It is imperative that this specification be rigorously observed in order to correctly program the $\mu PB409C,~\mu PB409D,~\mu PB429C$ and $\mu PB429D.~NEC$ will not accept responsibility for any device found to be defective if it were not programmed according to this specification. | CHARACTERISTIC | LIMIT | UNIT | NOTES | |-----------------------------------------------------------------------------|---------------|------|------------------------| | Ambient Temperature | 25 ±5 | °C | | | Programming Pulse | | | | | Amplitude | 200 ±5 % | mA | | | Clamp Voltage | 28 +0 % -2 % | V | | | Ramp Rate (Both in Rise and in Fall) | 70 MAX. | V/µs | | | Pulse Width | 7.5 ±5 % | μs | 15 V point/150 Ω load. | | Duty Cycle | 70 % MIN. | ' | | | Sense Current | | | | | Amplitude | 20 ±0.5 | mA | | | Clamp Voltage | 28 +0 % -2 % | V | | | Ramp Rate | 70 MAX. | V/µs | 15 V point/150 Ω load. | | Sense Current Interruption before<br>and after address change | 10 MIN. | μs | , | | Programming V <sub>CC</sub> | 5.0 +5 % -0 % | V | | | Maximum Sensed Voltage* for programmed "1" | 7.0 ±0.1 | V | | | Delay from trailing edge of programming pulse before sensing output voltage | 0.7 MIN. | μs | | A bit is judged to be programmed when two successive sense readings 10 µs apart with no intervening programming pulse, pass the limit. When this condition has been met, four additional pulses are applied and the pulse train, then the sense current is terminated. Fig. 2 Typical Output Voltage Waveform. ## **Package Dimensions** ## 24PIN Plastic DIP | Item | Millimeters | |------|---------------------------| | A | 33.02 max | | 8 | 2.54 max | | С | 2.54 [TP] | | D | .50 ± .10 | | E | 27.94 | | F | 1.2 min | | G | 3.5 ± 0.3 | | н | .51 min | | 1 | 4.31 max | | J | 5.72 max | | K | 15.24 [TP] | | L | 13.2 | | M | .25 <sup>+.10</sup><br>05 | ## 24PIN Cerdip | Item | Millimeters | |------|-------------| | A | 33.02 max | | В | 2.54 max | | С | 2.54 [TP] | | D | .50 ± .010 | | E | 27.94 | | F | 1.2 min | | G | 3.0 ± .3 | | н | .51 min | | 1 | 3.80 | | J | 5.08 max | | K | 15.24 [TP] | | L | 13.21 | | M | .25 ± .05 | | | |