# **BLL1214-250R**

# LDMOS L-band radar power transistor

Rev. 01 — 4 February 2010

**Product data sheet** 

### 1. Product profile

#### 1.1 General description

Silicon N-channel enhancement model LDMOS power transistor encapsulated in a 2-lead flange package (SOT502A) with a ceramic cap. The common source is connected to the flange.

#### Table 1. Test information

Typical RF performance at  $T_h$  = 25 °C;  $t_p$  = 1 ms;  $\delta$  = 10 %; in a common source class-AB test circuit.

| Mode of operation | f<br>(GHz) | V <sub>DS</sub><br>(V) | I <sub>Dq</sub><br>(mA) | P <sub>L</sub><br>(W) | •  |    | P <sub>droop(pulse)</sub> (dB) | t <sub>r</sub><br>(ns) | t <sub>f</sub><br>(ns) |
|-------------------|------------|------------------------|-------------------------|-----------------------|----|----|--------------------------------|------------------------|------------------------|
| pulsed RF         | 1.2 to 1.4 | 36                     | 150                     | 250                   | 13 | 47 | 0.2                            | 15                     | 5                      |

#### CAUTION



This device is sensitive to ElectroStatic Discharge (ESD). Therefore care should be taken during transport and handling.

#### 1.2 Features

- Typical pulsed RF performance at a frequency of 1.2 GHz to 1.4 GHz, a supply voltage of 36 V, an I<sub>Dq</sub> of 150 mA, a t<sub>p</sub> of 1 ms with δ of 10 %:
  - Output power = 250 W
  - ◆ Power gain = 13 dB
  - ◆ Efficiency = 47 %
- High power gain
- Easy power control
- Excellent ruggedness
- Source on mounting base eliminates DC isolators, reducing common mode inductance.

#### 1.3 Applications

L-band radar applications in the 1.2 GHz to 1.4 GHz frequency range



# 2. Pinning information

Table 2. Pinning

|     | 3           |                    |                    |
|-----|-------------|--------------------|--------------------|
| Pin | Description | Simplified outline | Graphic symbol     |
| 1   | drain       |                    | ,                  |
| 2   | gate        |                    | , <u>,</u>         |
| 3   | source      | [1]                | 2 3<br>3<br>sym112 |

<sup>[1]</sup> Connected to flange.

# 3. Ordering information

Table 3. Ordering information

| Type number  | Package | Package                                                   |         |  |  |
|--------------|---------|-----------------------------------------------------------|---------|--|--|
|              | Name    | Description                                               | Version |  |  |
| BLL1214-250R | -       | flanged LDMOST ceramic package; 2 mounting holes; 2 leads | SOT502A |  |  |

# 4. Limiting values

Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter               | Conditions                                     | Min | Max  | Unit |
|------------------|-------------------------|------------------------------------------------|-----|------|------|
| $V_{DS}$         | drain-source voltage    |                                                | -   | 75   | V    |
| $V_{GS}$         | gate-source voltage     |                                                | -22 | +22  | V    |
| P <sub>tot</sub> | total power dissipation | $T_h \le 70$ °C; $t_p$ = 1 ms; $\delta$ = 10 % | -   | 400  | Α    |
| T <sub>stg</sub> | storage temperature     |                                                | -65 | +150 | °C   |
| Tj               | junction temperature    |                                                | -   | 200  | °C   |

### 5. Thermal characteristics

Table 5. Thermal characteristics

| Symbol        | Parameter                        | Conditions                              | Тур  | Unit |
|---------------|----------------------------------|-----------------------------------------|------|------|
| $Z_{th(j-h)}$ | transient thermal impedance from | $T_h = 25  ^{\circ}C$                   |      |      |
|               | junction to heatsink             | $t_p = 100 \ \mu s; \ \delta = 10 \ \%$ | 0.17 | K/W  |
|               |                                  | $t_p = 1 \text{ ms}; \delta = 10 \%$    | 0.32 | K/W  |

#### 6. Characteristics

Table 6. DC characteristics

 $T_j = 25 \, ^{\circ}\text{C}$ .

| Symbol              | Parameter                        | Conditions                                        | Min | Тур | Max | Unit      |
|---------------------|----------------------------------|---------------------------------------------------|-----|-----|-----|-----------|
| $V_{(BR)DSS}$       | drain-source breakdown voltage   | $V_{GS} = 0 \text{ V}; I_D = 3 \text{ mA}$        | 75  | -   | -   | V         |
| $V_{GS(th)}$        | gate-source threshold voltage    | $V_{DS} = 10 \text{ V}; I_D = 300 \text{ mA}$     | 4   | -   | 5   | V         |
| $I_{DSS}$           | drain leakage current            | $V_{GS} = 0 \text{ V}; V_{DS} = 36 \text{ V}$     | -   | -   | 1   | μΑ        |
| I <sub>DSX</sub>    | drain cut-off current            | $V_{GS} = V_{GS(th)} + 9 V;$<br>$V_{DS} = 10 V$   | 45  | -   | -   | Α         |
| $I_{GSS}$           | gate leakage current             | $V_{GS} = \pm 20 \text{ V}; V_{DS} = 0 \text{ V}$ | -   | -   | 1   | μΑ        |
| g <sub>fs</sub>     | forward transconductance         | $V_{DS} = 10 \text{ V}; I_{D} = 10 \text{ A}$     | -   | 9   | -   | S         |
| R <sub>DS(on)</sub> | drain-source on-state resistance | $V_{GS} = 9 \text{ V}; I_D = 10 \text{ A}$        | -   | 60  | -   | $m\Omega$ |

Table 7. RF characteristics

Mode of operation: pulsed RF;  $t_p$  = 1 ms;  $\delta$  = 10 %; f = 1.2 GHz to 1.4 GHz; RF performance at  $V_{DS}$  = 36 V;  $I_{Dq}$  = 150 mA;  $T_h$  = 25 °C;  $Z_{th(mb-h)}$  = 0.25 K/W; unless otherwise specified, in a common source class-AB circuit.

| Symbol                    | Parameter            | Conditions              | Min | Тур | Max | Unit |
|---------------------------|----------------------|-------------------------|-----|-----|-----|------|
| $P_{L}$                   | output power         |                         | -   | 250 | -   | W    |
| $V_{DS}$                  | drain-source voltage | $P_{L} = 250 \text{ W}$ | -   | 36  | -   | V    |
| G <sub>p</sub>            | power gain           | $P_{L} = 250 \text{ W}$ | -   | 13  | -   | dB   |
| $\eta_{D}$                | drain efficiency     | $P_{L} = 250 \text{ W}$ | -   | 47  | -   | %    |
| P <sub>droop(pulse)</sub> | pulse droop power    | $P_{L} = 250 \text{ W}$ | -   | 0.2 | -   | dB   |
| t <sub>r</sub>            | rise time            | $P_{L} = 250 \text{ W}$ | -   | 15  | -   | ns   |
| t <sub>f</sub>            | fall time            | $P_{L} = 250 \text{ W}$ | -   | 5   | -   | ns   |

#### 6.1 Ruggedness in class-AB operation

The BLL1214-250R is capable of withstanding a load mismatch corresponding to VSWR = 3:1 through all phases under the following conditions:  $V_{DS}=36$  V; f=1.2 GHz to 1.4 GHz at rated load power.

# 7. Application information

#### 7.1 Impedance information

**Table 8. Typical impedance** *Typical values unless otherwise specified.* 

| f    | Z <sub>S</sub> | Z <sub>L</sub> |
|------|----------------|----------------|
| GHz  | Ω              | Ω              |
| 1.20 | 1.3 – j2.8     | 1.1 – j0.9     |
| 1.25 | 1.9 – j2.8     | 1.0 – j0.5     |
| 1.30 | 4.6 – j2.9     | 0.8 - j0.2     |
| 1.35 | 5.7 – j0.3     | 0.7 – j0.3     |
| 1.40 | 2.7 – j1.8     | 0.6 - j0.4     |

BLL1214-250R\_1 © NXP B.V. 2010. All rights reserved.



# 7.2 Application circuit

Table 9. List of components

See Figure 2.

The components are situated in one side of the copper-clad Rodgers Duroid 6010 Printed-Circuit Board (PCB);  $\varepsilon_r = 10.2$  F/m; thickness = 0.64 mm. The other side is unetched and serves as a ground plane.

| Component | Description                       | Value         | Remarks |
|-----------|-----------------------------------|---------------|---------|
| C1, C3    | multilayer ceramic chip capacitor | 39 pF         | [1]     |
| C2, C4    | multilayer ceramic chip capacitor | 47 pF         | [1]     |
| C5, C6    | multilayer ceramic chip capacitor | 20 nF         | [2]     |
| C7        | multilayer ceramic chip capacitor | 36 pF         | [2]     |
| C8        | electrolytic capacitor            | 100 μF; 100 V |         |

<sup>[1]</sup> American Technical Ceramics type 100A or capacitor of same quality.

<sup>[2]</sup> American Technical Ceramics type 200B or capacitor of same quality.





See  $\underline{\text{Table 9}}$  for list of components.

Dimensions in mm.

The components are situated in one side of the copper-clad Rodgers Duroid 6010 Printed-Circuit Board (PCB);  $\epsilon_r$  = 10.2 F/m; thickness = 0.64 mm. The other side is unetched and serves as a ground plane.

Fig 2. Component layout

#### 8. Test information

#### 8.1 RF performance



 $t_{D} = 1 \text{ ms}; \delta = 10 \%.$ 

- (1) f = 1.2 GHz.
- (2) f = 1.3 GHz.
- (3) f = 1.4 GHz.

Fig 3. Output power as a function of input power; typical values



 $t_p = 100 \ \mu s; \ \delta = 10 \ \%.$ 

- (1) f = 1.2 GHz.
- (2) f = 1.3 GHz.
- (3) f = 1.4 GHz.

Fig 4. Output power as a function of input power; typical values



 $t_p$  = 1 ms;  $\delta$  = 10 %.

- (1) f = 1.2 GHz.
- (2) f = 1.3 GHz.
- (3) f = 1.4 GHz.

Fig 5. Power gain as a function of load power; typical values



 $t_p = 100 \ \mu s; \ \delta = 10 \ \%.$ 

- (1) f = 1.2 GHz.
- (2) f = 1.3 GHz.
- (3) f = 1.4 GHz.

Fig 6. Power gain as a function of load power; typical values



 $t_p = 1 \text{ ms}; \delta = 10 \%.$ 

- (1) f = 1.2 GHz.
- (2) f = 1.3 GHz.
- (3) f = 1.4 GHz.

Fig 7. Drain efficiency as a function of load power; typical values



 $t_p = 100 \ \mu s; \ \delta = 10 \ \%.$ 

- (1) f = 1.2 GHz.
- (2) f = 1.3 GHz.
- (3) f = 1.4 GHz.

Fig 8. Drain efficiency as a function of load power; typical values



 $t_p = 1 \text{ ms}; \delta = 10 \%.$ 

Fig 9. Power gain and drain efficiency as function of frequency; typical values



 $t_p$  = 100  $\mu$ s;  $\delta$  = 10 %.

Fig 10. Power gain and drain efficiency as function of frequency; typical values

# Package outline

#### Flanged LDMOST ceramic package; 2 mounting holes; 2 leads

SOT502A

8 of 12



Fig 11. Package outline SOT502A

**Product data sheet** 

# 10. Abbreviations

Table 10. Abbreviations

| Acronym | Description                                             |
|---------|---------------------------------------------------------|
| DC      | Direct Current                                          |
| LDMOS   | Laterally Diffused Metal-Oxide Semiconductor            |
| LDMOST  | Laterally Diffused Metal-Oxide Semiconductor Transistor |
| RF      | Radio Frequency                                         |
| L-band  | Long wave band                                          |
| VSWR    | Voltage Standing-Wave Ratio                             |

# 11. Revision history

#### Table 11. Revision history

| Document ID    | Release date | Data sheet status  | Change notice | Supersedes |
|----------------|--------------|--------------------|---------------|------------|
| BLL1214-250R_1 | 20100204     | Product data sheet | -             | -          |

#### 12. Legal information

#### 12.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

#### 12.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 12.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Suitability for use** — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or

malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on a weakness or default in the customer application/use or the application/use of customer's third party customer(s) (hereinafter both referred to as "Application"). It is customer's sole responsibility to check whether the NXP Semiconductors product is suitable and fit for the Application planned. Customer has to do all necessary testing for the Application in order to avoid a default of the Application and the product. NXP Semiconductors does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.

Non-automotive qualified products — Unless the data sheet of an NXP Semiconductors product expressly states that the product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the

**BLL1214-250R** 

#### **LDMOS L-band radar power transistor**

product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

#### 12.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

### 13. Contact information

For more information, please visit: <a href="http://www.nxp.com">http://www.nxp.com</a>

For sales office addresses, please send an email to: <a href="mailto:salesaddresses@nxp.com">salesaddresses@nxp.com</a>

# BLL1214-250R

#### **LDMOS L-band radar power transistor**

#### 14. Contents

| 1    | Product profile                    |
|------|------------------------------------|
| 1.1  | General description 1              |
| 1.2  | Features                           |
| 1.3  | Applications                       |
| 2    | Pinning information 2              |
| 3    | Ordering information 2             |
| 4    | Limiting values 2                  |
| 5    | Thermal characteristics 2          |
| 6    | Characteristics 3                  |
| 6.1  | Ruggedness in class-AB operation 3 |
| 7    | Application information 3          |
| 7.1  | Impedance information              |
| 7.2  | Application circuit 4              |
| 8    | Test information 6                 |
| 8.1  | RF performance 6                   |
| 9    | Package outline 8                  |
| 10   | Abbreviations 9                    |
| 11   | Revision history 9                 |
| 12   | Legal information 10               |
| 12.1 | Data sheet status                  |
| 12.2 | Definitions                        |
| 12.3 | Disclaimers                        |
| 12.4 | Trademarks10                       |
| 13   | Contact information 10             |
| 14   | Contents                           |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

