

### 2.0 MHz, 500 mA Synchronous Buck Regulator with Power-Good

#### Features

- Over 90% Typical Efficiency
- Output Current: Up To 500 mA
- Power-Good Output with 262 ms Delay
- Low Quiescent Current: 45 µA (typical)
- Low Shutdown Current: 0.05 µA (typical)
- Automatic PWM to PFM Mode Transition
- Adjustable Output Voltage:
- 0.8V to 4.5V
- Fixed Output Voltage:
  - 1.2V, 1.5V, 1.8V, 2.5V, and 3.3V
- 2.0 MHz Fixed-Frequency PWM (Heavy Load)
- Internally Compensated
- Undervoltage Lockout (UVLO)
- Overtemperture Protection
- Overcurrent Protection
- Space Saving Packages:
  - 8-Lead MSOP
  - 8-Lead 3x3 DFN

#### **Applications**

- Cellular Telephones
- Portable Computers
- Organizers / PDAs
- USB Powered Devices
- Digital Cameras
- Portable Equipment
- +5V or +3.3V Distributed Systems

#### **General Description**

The MCP1602 is a high efficient, fully integrated 500 mA synchronous buck regulator with a powergood monitor. The 2.7V to 5.5V input voltage range and low quiescent current ( $45 \mu$ A, typical) makes the MCP1602 ideally suited for applications powered from 1-cell Li-lon or 2-cell/3-cell NiMH/NiCd batteries.

At heavy loads, the MCP1602 operates in the 2.0 MHz fixed frequency PWM mode which provides a low noise, low output ripple, small-size solution. When the load is reduced to light levels, the MCP1602 automatically changes operation to a PFM mode to minimize quiescent current draw from the battery. No intervention is necessary for a smooth transition from one mode to another. These two modes of operation allow the MCP1602 to achieve the highest efficiency over the entire operating current range.

The open-drain power-good feature of the MCP1602 monitors the output voltage and provides indication when the output voltage is within 94% (typical) of the regulation value. The typical 2% hystereses in the power-good transition threshold as well as a 262 ms (typical) delay time ensures accurate power-good signaling.

The MCP1602 is available in either the 8-pin DFN or MSOP package. It is also available with either an adjustable or fixed output voltage. The available fixed output voltage options are 1.2V, 1.5V, 1.8V, 2.5V, and 3.3V.

Additional protection features include: UVLO, overtemperature, and overcurrent protection.

#### **MSOP-8** 3x3 DFN-8 SHDN SHDN 1 8 PGND 1 P<sub>GND</sub> 8 7 L<sub>X</sub> 7 2 Lχ 2 V<sub>CC</sub> V<sub>CC</sub> PG 3 6 VIN 3 PG VIN 6 5 VOUT/VFB AGND VOUT/VFB 5 AGND 4

#### Package Types

#### **Typical Application Circuit**



#### **Functional Block Diagram**



#### 1.0 ELECTRICAL CHARACTERISTICS

#### Absolute Maximum Ratings †

| V <sub>IN</sub> - A <sub>GND</sub> | +6.0V                             |
|------------------------------------|-----------------------------------|
| All Other I/O (A <sub>GND</sub> -  | 0.3V) to (V <sub>IN</sub> + 0.3V) |
| LX to P <sub>GND</sub>             | -0.3V to (V <sub>IN</sub> + 0.3V) |
| Output Short Circuit Current       | Continuous                        |
| Power Dissipation (Note 6)         | Internally Limited                |
| Storage Temperature                | 65°C to +150°C                    |
| Ambient Temp. with Power Applied   | 40°C to +85°C                     |
| Operating Junction Temperature     | 40°C to +125°C                    |
| ESD Protection On All Pins:        |                                   |
| HBM                                | 3 kV                              |
| MM                                 | 200V                              |

**† Notice:** Stresses above those listed under "Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational sections of this specification is not intended. Exposure to maximum rating conditions for extended periods may affect device reliability.

#### DC CHARACTERISTICS

| Parameters                           | Sym                  | Min       | Тур  | Max  | Units            | Conditions                                           |
|--------------------------------------|----------------------|-----------|------|------|------------------|------------------------------------------------------|
| Input Characteristics                |                      |           |      |      |                  |                                                      |
| Input Voltage                        | V <sub>IN</sub>      | 2.7       | —    | 5.5  | V                | Note 1                                               |
| Maximum Output Current               | I <sub>OUT</sub>     | 500       | —    | —    | mA               | Note 1                                               |
| Shutdown Current                     | I <sub>IN_SHDN</sub> | —         | 0.05 | 1    | μA               | SHDN = GND                                           |
| Quiescent Current                    | Ι <sub>Q</sub>       | _         | 45   | 60   | μA               | SHDN = V <sub>IN</sub> , I <sub>OUT</sub> = 0 mA     |
| Shutdown/UVLO/Thermal Shut           | down Char            | acteristi | cs   |      |                  |                                                      |
| SHDN, Logic Input Voltage Low        | V <sub>IL</sub>      | —         | —    | 15   | %V <sub>IN</sub> | V <sub>IN</sub> = 2.7V to 5.5V                       |
| SHDN, Logic Input Voltage High       | V <sub>IH</sub>      | 45        |      | —    | %V <sub>IN</sub> | V <sub>IN</sub> = 2.7V to 5.5V                       |
| SHDN, Input Leakage Current          | $V_{L}$ SHND         | -1.0      | ±0.1 | 1.0  | μA               | $V_{IN} = 2.7V$ to 5.5V, $\overline{SHDN} = A_{GND}$ |
| Undervoltage Lockout                 | UVLO                 | 2.40      | 2.55 | 2.70 | V                | V <sub>IN</sub> Falling                              |
| Undervoltage Lockout Hystere-<br>sis | UVLO <sub>HYS</sub>  | _         | 200  | —    | mV               |                                                      |
| Thermal Shutdown                     | T <sub>SHD</sub>     | _         | 150  | _    | °C               | Note 5, Note 6                                       |
| Thermal Shutdown Hysteresis          | T <sub>SHD-HYS</sub> | _         | 10   | —    | °C               | Note 5, Note 6                                       |
| Output Characteristics               |                      |           |      |      |                  |                                                      |
| Adjustable Output Voltage<br>Range   | V <sub>OUT</sub>     | 0.8       | _    | 4.5  | V                | Note 2                                               |
| Reference Feedback Voltage           | V <sub>FB</sub>      | _         | 0.8  | —    | V                |                                                      |
| Feedback Input Bias Current          | I <sub>VFB</sub>     |           | -1.5 | _    | nA               |                                                      |

Note 1: The minimum V<sub>IN</sub> has to meet two conditions: V<sub>IN</sub>  $\ge$  2.7V and V<sub>IN</sub>  $\ge$  V<sub>OUT</sub> + 0.5V.

2: Reference Feedback Voltage Tolerance applies to adjustable output voltage setting.

- **3:** V<sub>R</sub> is the output voltage setting.
- 4: Regulation is measured at a constant junction temperature using low duty cycle pulse testing. Load regulation is tested over a load range of 0.1 mA to the maximum specified output current. Changes in output voltage due to heating effects are covered by the thermal regulation specification.
- **5:** The maximum allowable power dissipation is a function of ambient temperature, the maximum allowable temperature and the thermal resistance from junction to air (i.e. T<sub>A</sub>, T<sub>J</sub>, θ<sub>JA</sub>). Exceeding the maximum allowable power dissipation causes the device to initiate thermal shutdown.
- **6:** The internal MOSFET switches have an integral diode from the  $L_X$  pin to the  $V_{IN}$  pin, and from the  $L_X$  pin to the GND pin. In cases where these diodes are forward-biased, the package power dissipation limits must be adhered too. Thermal protection is not able to limit the junction temperature for these cases.
- 7: The current limit threshold is a cycle-by-cycle current limit.

#### **DC CHARACTERISTICS (CONTINUED)**

| <b>Electrical Characteristics:</b> Unless otherwise indicated, $V_{IN} = 3.6V$ , $C_{OUT} = C_{IN} = 4.7 \ \mu\text{F}$ , $L = 4.7 \ \mu\text{H}$ , $V_{OUT}(ADJ) = 1.8V$ , $I_{OUT} = 100 \ \text{mA}$ , $T_A = +25^{\circ}\text{C}$ . <b>Boldface</b> specifications apply for the $T_A$ range of <b>-40°C to +85°C</b> . |                            |                   |                |                   |                          |                                                                                                                                                                                                               |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-------------------|----------------|-------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Parameters                                                                                                                                                                                                                                                                                                                  | Sym                        | Min               | Тур            | Мах               | Units                    | Conditions                                                                                                                                                                                                    |  |
| Output Voltage Tolerance Fixed                                                                                                                                                                                                                                                                                              | V <sub>OUT</sub>           | -2.5              | V <sub>R</sub> | +2.5              | %                        | Note 3                                                                                                                                                                                                        |  |
| Line Regulation                                                                                                                                                                                                                                                                                                             | V <sub>LINE</sub> -<br>REG | _                 | 0.3            |                   | %/V                      | $V_{IN} = V_R + 1V$ to 5.5V,<br>$I_{OUT} = 100$ mA                                                                                                                                                            |  |
| Load Regulation                                                                                                                                                                                                                                                                                                             | V <sub>LOAD</sub> .<br>REG | _                 | 0.4            |                   | %                        | V <sub>IN</sub> = V <sub>R</sub> +1.5V,<br>I <sub>LOAD</sub> = 100 mA to 500 mA, <b>Note 1</b>                                                                                                                |  |
| Internal Oscillator Frequency                                                                                                                                                                                                                                                                                               | F <sub>OSC</sub>           | 1.6               | 2.0            | 2.4               | MHz                      |                                                                                                                                                                                                               |  |
| Start Up Time                                                                                                                                                                                                                                                                                                               | T <sub>SS</sub>            | _                 | 0.5            | _                 | ms                       | T <sub>R</sub> = 10% to 90%                                                                                                                                                                                   |  |
| R <sub>DSon</sub> P-Channel                                                                                                                                                                                                                                                                                                 | R <sub>DSon-P</sub>        | _                 | 450            |                   | mΩ                       | I <sub>P</sub> = 100 mA                                                                                                                                                                                       |  |
| R <sub>DSon</sub> N-Channel                                                                                                                                                                                                                                                                                                 | R <sub>DSon-N</sub>        | —                 | 450            |                   | mΩ                       | I <sub>N</sub> = 100 mA                                                                                                                                                                                       |  |
| $L_X$ Pin Leakage Current                                                                                                                                                                                                                                                                                                   | I <sub>LX</sub>            | -1.0              | ±0.01          | 1.0               | μA                       | $\overline{SHDN} = 0V, V_{IN} = 5.5V, L_X = 0V, L_X = 5.5V$                                                                                                                                                   |  |
| Positive Current Limit Threshold                                                                                                                                                                                                                                                                                            | +I <sub>LX(MAX)</sub>      | _                 | 700            | _                 | mA                       | Note 7                                                                                                                                                                                                        |  |
| Power-Good (PG)                                                                                                                                                                                                                                                                                                             | · · · ·                    |                   |                |                   |                          |                                                                                                                                                                                                               |  |
| Voltage Range                                                                                                                                                                                                                                                                                                               | V <sub>PG</sub>            | 1.0<br><b>1.2</b> | —              | 5.5<br><b>5.5</b> | V                        | $\begin{array}{l} T_A = 0^\circ C \ to \ +70^\circ C \\ T_A = -40^\circ C \ to \ +85^\circ C \\ V_{IN} \leq 2.7 V \text{, } I_{SINK} = 100 \ \mu A \end{array}$                                               |  |
| PG Threshold High                                                                                                                                                                                                                                                                                                           | V <sub>TH_H</sub>          | _                 | 94             | 96                | % of<br>V <sub>OUT</sub> | On Rising V <sub>OUT</sub>                                                                                                                                                                                    |  |
| PG Threshold Low                                                                                                                                                                                                                                                                                                            | V <sub>TH_L</sub>          | 89                | 92             |                   | % of<br>V <sub>OUT</sub> | On Falling V <sub>OUT</sub>                                                                                                                                                                                   |  |
| PG Threshold Hysteresis                                                                                                                                                                                                                                                                                                     | V <sub>TH_HYS</sub>        | _                 | 2              | _                 | % of<br>V <sub>OUT</sub> |                                                                                                                                                                                                               |  |
| PG Threshold Tempco                                                                                                                                                                                                                                                                                                         | $\Delta V_{TH} / \Delta T$ |                   | 30             | _                 | ppm/°C                   |                                                                                                                                                                                                               |  |
| PG Delay                                                                                                                                                                                                                                                                                                                    | t <sub>RPD</sub>           | _                 | 165            |                   | μs                       | V <sub>OUT</sub> = (V <sub>TH_H</sub> + 100 mV) to<br>(V <sub>TH_L</sub> - 100 mV)                                                                                                                            |  |
| PG Active Time-out Period                                                                                                                                                                                                                                                                                                   | t <sub>RPU</sub>           | 140               | 262            | 560               | ms                       | $V_{OUT} = (V_{TH_L} - 100 \text{ mV}) \text{ to}$<br>( $V_{TH_H} + 100 \text{ mV}$ ), $I_{SINK} = 1.2\text{mA}$                                                                                              |  |
| PG Output Voltage Low                                                                                                                                                                                                                                                                                                       | PG_V <sub>OL</sub>         | —                 | —              | 0.2               | V                        | $\begin{split} V_{OUT} &= V_{TH\_L} - 100 \text{ mV}, \\ I_{PG} &= 1.2 \text{ m}\overline{A}, \text{ V}_{IN} > 2.7 \text{ V} \\ I_{PG} &= 100  \mu\text{A}, 1.0 < \text{ V}_{IN} < 2.7 \text{ V} \end{split}$ |  |

**Note 1:** The minimum  $V_{IN}$  has to meet two conditions:  $V_{IN} \ge 2.7V$  and  $V_{IN} \ge V_{OUT} + 0.5V$ .

2: Reference Feedback Voltage Tolerance applies to adjustable output voltage setting.

- **3:** V<sub>R</sub> is the output voltage setting.
- 4: Regulation is measured at a constant junction temperature using low duty cycle pulse testing. Load regulation is tested over a load range of 0.1 mA to the maximum specified output current. Changes in output voltage due to heating effects are covered by the thermal regulation specification.
- 5: The maximum allowable power dissipation is a function of ambient temperature, the maximum allowable temperature and the thermal resistance from junction to air (i.e. T<sub>A</sub>, T<sub>J</sub>, θ<sub>JA</sub>). Exceeding the maximum allowable power dissipation causes the device to initiate thermal shutdown.
- **6:** The internal MOSFET switches have an integral diode from the L<sub>X</sub> pin to the V<sub>IN</sub> pin, and from the L<sub>X</sub> pin to the GND pin. In cases where these diodes are forward-biased, the package power dissipation limits must be adhered too. Thermal protection is not able to limit the junction temperature for these cases.
- 7: The current limit threshold is a cycle-by-cycle current limit.

#### **TEMPERATURE SPECIFICATIONS**

| Parameters                              | Sym            | Min | Тур | Max  | Units | Conditions                                                                       |
|-----------------------------------------|----------------|-----|-----|------|-------|----------------------------------------------------------------------------------|
| Temperature Ranges                      |                |     |     |      |       | I                                                                                |
| Operating Junction Temperature<br>Range | Τ <sub>J</sub> | -40 |     | +125 | °C    | Steady State                                                                     |
| Storage Temperature Range               | Τ <sub>Α</sub> | -65 |     | +150 | °C    |                                                                                  |
| Maximum Junction Temperature            | ТJ             |     |     | +150 | °C    | Transient                                                                        |
| Package Thermal Resistances             |                | •   |     | •    |       |                                                                                  |
| Thermal Resistance, 8L-MSOP             | $\theta_{JA}$  |     | 211 | —    | °C/W  | Typical 4-layer Board with<br>Internal Ground Plane                              |
| Thermal Resistance, 8L-3x3 DFN          | $\theta_{JA}$  | —   | 60  | —    | °C/W  | Typical 4-layer Board with<br>Internal Ground Plane and<br>2-Vias in Thermal Pad |

#### 2.0 TYPICAL PERFORMANCE CURVES

**Note:** The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.

**Note:** Unless otherwise indicated,  $V_{IN} = \overline{SHDN} = 3.6V$ ,  $C_{OUT} = C_{IN} = 4.7 \ \mu\text{F}$ ,  $L = 4.7 \ \mu\text{H}$ ,  $V_{OUT}(ADJ) = 1.8V$ ,  $I_{LOAD} = 100 \ \text{mA}$ ,  $T_A = +25^{\circ}\text{C}$ . Adjustable or fixed output voltage options can be used to generate the Typical Performance Characteristics.



FIGURE 2-1:

 $I_{\Omega}$  vs. Ambient Temperature.



**FIGURE 2-2:** Efficiency vs. Input Voltage  $(V_{OUT} = 1.2V)$ .



**FIGURE 2-3:** Efficiency vs. Input Voltage  $(V_{OUT} = 1.8V)$ .



FIGURE 2-4:

I<sub>Q</sub> vs. Input Voltage.



**FIGURE 2-5:** Efficiency vs. Output Load  $(V_{OUT} = 1.2V)$ .



**FIGURE 2-6:** Efficiency vs. Output Load  $(V_{OUT} = 1.8V)$ .

#### **Typical Performance Curves (Continued)**

**Note:** Unless otherwise indicated,  $V_{IN} = \overline{SHDN} = 3.6V$ ,  $C_{OUT} = C_{IN} = 4.7 \,\mu\text{F}$ ,  $L = 4.7 \,\mu\text{H}$ ,  $V_{OUT}(ADJ) = 1.8V$ ,  $I_{LOAD} = 100 \,\text{mA}$ ,  $T_A = +25^{\circ}\text{C}$ . Adjustable or fixed output voltage options can be used to generate the Typical Performance Characteristics.



**FIGURE 2-7:** Efficiency vs. Input Voltage  $(V_{OUT} = 3.3V)$ .



FIGURE 2-8: PG Active Time-out vs. Ambient Temperature.



FIGURE 2-9: Feedback Voltage vs. Ambient Temperature.



**FIGURE 2-10:** Efficiency vs. Output Load  $(V_{OUT} = 3.3V)$ .



FIGURE 2-11: PG Threshold Voltage vs. Ambient Temperature.



**FIGURE 2-12:** Output Voltage vs. Load Current ( $V_{OUT} = 1.8V$ ).

#### **Typical Performance Curves (Continued)**

**Note:** Unless otherwise indicated,  $V_{IN} = \overline{SHDN} = 3.6V$ ,  $C_{OUT} = C_{IN} = 4.7 \ \mu\text{F}$ ,  $L = 4.7 \ \mu\text{H}$ ,  $V_{OUT}(ADJ) = 1.8V$ ,  $I_{LOAD} = 100 \ \text{mA}$ ,  $T_A = +25^{\circ}\text{C}$ . Adjustable or fixed output voltage options can be used to generate the Typical Performance Characteristics.



**FIGURE 2-13:** Switching Frequency vs. Ambient Temperature.



FIGURE 2-14: Switch Resistance vs. Input Voltage.



*FIGURE 2-15:* Output Voltage Startup *Waveform.* 



FIGURE 2-16: Switching Frequency vs. Input Voltage.



**FIGURE 2-17:** Switch Resistance vs. Ambient Temperature.



FIGURE 2-18: Heavy Load Switching Waveform.

#### **Typical Performance Curves (Continued)**

**Note:** Unless otherwise indicated,  $V_{IN} = \overline{SHDN} = 3.6V$ ,  $C_{OUT} = C_{IN} = 4.7 \ \mu\text{F}$ ,  $L = 4.7 \ \mu\text{H}$ ,  $V_{OUT}(ADJ) = 1.8V$ ,  $I_{LOAD} = 100 \ \text{mA}$ ,  $T_A = +25^{\circ}\text{C}$ . Adjustable or fixed output voltage options can be used to generate the Typical Performance Characteristics.



FIGURE 2-19: Light Load Switching Waveform.



FIGURE 2-20: Output Voltage Load Step Response vs. Time.



FIGURE 2-21: Output Voltage Line Step Response vs. Time.



FIGURE 2-22: Power-Good Output Timing.

#### 3.0 PIN DESCRIPTIONS

The descriptions of the pins are listed in Table 3-1.

| MSOP | DFN            | Sym                               | Description                                                                                                                                                                         |  |  |  |
|------|----------------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 1    | 1              | SHDN                              | Shutdown Input Pin                                                                                                                                                                  |  |  |  |
| 2    | 2              | V <sub>CC</sub>                   | Analog Input Supply Voltage Pin                                                                                                                                                     |  |  |  |
| 3    | 3              | PG                                | Power Good Output Pin                                                                                                                                                               |  |  |  |
| 4    | 4              | A <sub>GND</sub>                  | Analog Ground Pin                                                                                                                                                                   |  |  |  |
| 5    | 5              | V <sub>FB</sub> /V <sub>OUT</sub> | Feedback Voltage (Adjustable Version) / Output Voltage (Fixed Version) Pin                                                                                                          |  |  |  |
| 6    | 6              | V <sub>IN</sub>                   | Input Supply Voltage Pin                                                                                                                                                            |  |  |  |
| 7    | 7              | L <sub>X</sub>                    | Buck Inductor Output Pin                                                                                                                                                            |  |  |  |
| 8    | 8              | P <sub>GND</sub>                  | Power Ground Pin                                                                                                                                                                    |  |  |  |
| _    | Exposed<br>Pad | EP                                | For the DFN package, the center exposed pad is a thermal path to remove heat from the device. Electrically this pad is at ground potential and should be connected to $\rm A_{GND}$ |  |  |  |

#### TABLE 3-1: PIN FUNCTION TABLE

#### 3.1 <u>Shutdown Control Input Pin</u> (SHDN)

The SHDN pin is a logic-level input used to enable or disable the device. A logic high (>45% of V<sub>IN</sub>) will enable the regulator output. A logic-low (<15% of V<sub>IN</sub>) will ensure that the regulator is disabled.

#### 3.2 Analog Input Supply Voltage Pin (V<sub>CC</sub>)

The  $V_{CC}$  pin provides bias for internal analog functions. This voltage is derived by filtering the  $V_{\rm IN}$  supply.

#### 3.3 Power-Good Output Pin (PG)

PG is an output level indicating that the output voltage is within 94% of regulation. The PG output is configured as an open-drain output.

#### 3.4 Analog Ground Pin (A<sub>GND</sub>)

 $A_{GND}$  is the analog ground connection. Tie  $A_{GND}$  to the analog portion of the ground plane ( $A_{GND}$ ). See the physical layout information in the **Section 5.8 "PCB Layout Information**" section for ground recommendations.

#### 3.5 Output Voltage Sense Pin (V<sub>FB</sub>/ V<sub>OUT</sub>)

For the adjustable output voltage options, connect the center of the output voltage divider to the  $V_{FB}$  pin. For fixed-output voltage options, connect the output of the buck regulator to this pin ( $V_{OUT}$ ).

#### 3.6 Power Supply Input Voltage Pin (V<sub>IN</sub>)

 $V_{\text{IN}}$  is the buck regulator power input supply pin. Connect a variable input voltage source to  $V_{\text{IN}}.$ 

#### 3.7 Buck Inductor Output Pin (L<sub>X</sub>)

Connect  $L_X$  directly to the buck inductor. This pin carries large signal-level current; all connections should be made as short as possible.

#### 3.8 Power Ground Pin (P<sub>GND</sub>)

Connect all large signal level ground returns to  $P_{GND}$ . These large signal level ground traces should have a small loop area and length to prevent coupling of switching noise to sensitive traces.

#### 3.9 Exposed Metal Pad (EP)

For the DFN package, connect the Exposed Pad to  $A_{GND}$ , with vias into the  $A_{GND}$  plane. This connection to the  $A_{GND}$  plane will aid in heat removal from the package.

#### 4.0 DETAILED DESCRIPTION

#### 4.1 Device Overview

The MCP1602 is a synchronous buck regulator with a power-good signal. The device operates in a Pulse Frequency Modulation (PFM) mode or a Pulse Width Modulation (PWM) mode to maximize system efficiency over the entire operating current range. Capable of operating from a 2.7V to 5.5V input voltage source, the MCP1602 can deliver 500 mA of continuous output current.

When using the MCP1602, the PCB area required for a complete step-down converter is minimized since both the main P-Channel MOSFET and the synchronous N-Channel MOSFET are integrated. Also while in PWM mode, the device switches at a constant frequency of 2.0 MHz (typical) which allow for small filtering components. Both fixed and adjustable output voltage options are available. The fixed voltage options (1.2V, 1.5V, 1.8V, 2.5V, 3.3V) do not require an external voltage divider which further reduces the required circuit board footprint. The adjustable output voltage options allow for more flexibility in the design, but require an external voltage divider.

Additionally the device features undervoltage lockout (UVLO), overtemperature shutdown, overcurrent protection, and enable/disable control.

#### 4.2 Synchronous Buck Regulator

The MCP1602 has two distinct modes of operation that allow the device to maintain a high level of efficiency throughout the entire operating current and voltage range. The device automatically switches between PWM mode and PFM mode depending upon the output load requirements.

#### 4.2.1 FIXED FREQUENCY, PWM MODE

During heavy load conditions, the MCP1602 operates at a high, fixed switching frequency of 2.0 MHz (typical). This minimizes output ripple (10 - 15 mV typically) and noise while maintaining high efficiency (88% typical with  $V_{IN}$  = 3.6V,  $V_{OUT}$  = 1.8V,  $I_{OUT}$  = 300 mA).

During normal PWM operation, the beginning of a switching cycle occurs when the internal P-Channel MOSFET is turned on. The ramping inductor current is sensed and tied to one input of the internal high-speed comparator. The other input to the high-speed comparator is the error amplifier output. This is the difference between the internal 0.8V reference and the sensed output voltage. When the sensed current becomes equal to the amplified error signal, the high-speed comparator switches states and the P-Channel MOSFET is turned off. The N-Channel MOSFET is turned on until the internal oscillator sets an internal RS latch initiating the beginning of another switching cycle.

PFM-to-PWM mode transition is initiated for any of the following conditions:

- Continuous device switching
- · Output voltage has dropped out of regulation

#### 4.2.2 LIGHT LOAD, PFM MODE

During light load conditions, the MCP1602 operates in a PFM mode. When the MCP1602 enters this mode, it begins to skip pulses to minimize unnecessary quiescent current draw by reducing the number of switching cycles per second. The typical quiescent current draw for this device is  $45 \,\mu$ A.

PWM-to-PFM mode transition is initiated for any of the following conditions:

- Discontinuous inductor current is sensed for a set duration
- Inductor peak current falls below the transition threshold limit

#### 4.3 Power-Good (PG)

The open-drain power-good (PG) circuitry monitors the regulated output voltage. A fixed delay time of approximately 262 ms is generated once the output voltage is above the power-good high threshold,  $V_{TH_{-}H_{+}}$  (typically 94% of  $V_{OUT}$ ). As the output voltage falls below the power-good low threshold,  $V_{TH_{-}L_{+}}$  (typically 92% of  $V_{OUT}$ ) the PG signal transitions to a low state indicating that the output is out of regulation.

The PG circuitry has a typical  $165 \,\mu\text{s}$  delay when detecting a falling output voltage. This helps to increase the noise immunity of the power-good output, avoiding false triggering of the PG signal during line and load transients.



FIGURE 4-1:

Power-Good Timing.

#### 4.4 Soft Start

The output of the MCP1602 is controlled during startup. This control allows for a very minimal amount of  $V_{OUT}$  overshoot during start-up from  $V_{IN}$  rising above the UVLO voltage or SHDN being enabled.

#### 4.5 **Overtemperature Protection**

Overtemperature protection circuitry is integrated in the MCP1602. This circuitry monitors the device junction temperature and shuts the device off if the junction temperature exceeds the typical 150°C threshold. If this threshold is exceeded, the device will automatically restart once the junction temperature drops by approximately 10°C. The soft start is reset during an overtemperture condition.

#### 4.6 Overcurrent Protection

Cycle-by-cycle current limiting is used to protect the MCP1602 from being damaged when an external short circuit is applied. The typical peak current limit is 700 mA. If the sensed current reaches the 700 mA limit, the P-Channel MOSFET is turned off, even if the output voltage is not in regulation. The device will attempt to start a new switching cycle when the internal oscillator sets the internal RS latch.

#### 4.7 Enable/Disable Control

The SHDN pin is used to enable or disable the MCP1602. When the SHDN pin is pulled low, the device is disabled. When pulled high the device is enabled and begins operation provided the input voltage is not below the UVLO threshold or a fault condition exists.

#### 4.8 Undervoltage Lockout (UVLO)

The UVLO feature uses a comparator to sense the input voltage (V<sub>IN</sub>) level. If the input voltage is lower than the voltage necessary to properly operate the MCP1602, the UVLO feature will hold the converter off. When V<sub>IN</sub> rises above the necessary input voltage, the UVLO is released and soft start begins. Hysteresis is built into the UVLO circuit to compensate for input impedance. For example, if there is any resistance between the input voltage source and the device when it is operating, there will be a voltage drop at the input to the device equal to I<sub>IN</sub> x R<sub>IN</sub>. The typical hysteresis is 200 mV.

#### 5.0 APPLICATION INFORMATION

#### 5.1 Typical Applications

The MCP1602 synchronous buck regulator with powergood operates over a wide input voltage range (2.7V to 5.5V) and is ideal for single-cell Li-Ion battery powered applications, USB powered applications, three cell NiMH or NiCd applications and 3V to 5V regulated input applications.

#### 5.2 Fixed Output Voltage Applications

The **Typical Application Circuit** shows a fixed MCP1602 in a typical application used to convert three NiMH batteries into a well regulated 1.5V @ 500 mA output. A 4.7  $\mu$ F input and output capacitor, a 4.7  $\mu$ H inductor, and a small RC filter make up the entire external component selection for this application. No external voltage divider or compensation is necessary. In addition to the fixed 1.5V option, the MCP1602 is also available in 1.2V, 1.8V, 2.5V, or 3.3V fixed voltage options.

#### 5.3 Adjustable Output Voltage Applications

When the desired output for a particular application is not covered by the fixed voltage options, an adjustable MCP1602 can be used. The circuit listed in Figure 6-2 shows an adjustable MCP1602 being used to convert a 5V rail to 1.0V @ 500 mA. The output voltage is adjustable by using two external resistors as a voltage divider. For adjustable output voltages, it is recommended that the top resistor divider value be 200 k $\Omega$ . The bottom resistor value can be calculated using the following equation.

**EQUATION 5-1:** 

| $R_{BOT} = R_{TOP} \times \left( \frac{V_{FB}}{V_{OUT} - V_{FB}} \right)$ Example: |   |                                     |  |  |  |  |
|------------------------------------------------------------------------------------|---|-------------------------------------|--|--|--|--|
| R <sub>TOP</sub>                                                                   | = | 200 kΩ                              |  |  |  |  |
| V <sub>OUT</sub>                                                                   | = | 1.0V                                |  |  |  |  |
| $V_{FB}$                                                                           |   | 0.8V                                |  |  |  |  |
| R <sub>BOT</sub>                                                                   | = | 200 kΩ x (0.8V/(1.0V - 0.8V))       |  |  |  |  |
| R <sub>BOT</sub>                                                                   | = | 800 kΩ<br>(Standard Value = 787 kΩ) |  |  |  |  |

For adjustable output applications, an additional R-C compensation network is necessary for control loop stability. Recommended values for any output voltage are:

 $R_{COMP} = 4.99 \text{ k}\Omega$ 

 $C_{COMP} = 33 \text{ pF}$ 

Refer to Figure 6-2 for proper placement of  $\mathsf{R}_{COMP}$  and  $\mathsf{C}_{COMP}$ 

#### 5.4 Input Capacitor Selection

The input current to a buck converter, when operating in continuous conduction mode, is a squarewave with a duty cycle defined by the output voltage ( $V_{OUT}$ ) to input voltage ( $V_{IN}$ ) relationship of  $V_{OUT}/V_{IN}$ . To prevent undesirable input voltage transients, the input capacitor should be a low ESR type with a RMS current rating given by Equation 5-2. Because of their small size and low ESR, ceramic capacitors are often used. Ceramic material X5R or X7R are well suited since they have a low temperature coefficient and acceptable ESR.

#### **EQUATION 5-2:**

$$I_{CIN,RMS} = I_{OUT,MAX} \times \left( \sqrt{\frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN}}} \right)$$

 Table 5-1 contains the recommend range for the input capacitor value.

#### 5.5 Output Capacitor Selection

The output capacitor helps provide a stable output voltage during sudden load transients, smooths the current that flows from the inductor to the load, and it also reduces the output voltage ripple. Therefore, low ESR capacitors are a desirable choice for the output capacitor. As with the input capacitor, X5R and X7R ceramic capacitors are well suited for this application.

The output ripple voltage is often a design specification. A buck converters' output ripple voltage is a function of the charging and discharging of the output capacitor and the ESR of the capacitor. This ripple voltage can be calculated by Equation 5-3.

#### **EQUATION 5-3:**

$$\Delta V_{OUT} = \Delta I_L \times ESR + \frac{\Delta I_L}{8 \times f \times C}$$

 Table 5-1 contains the recommend range for the output capacitor value.

|         | C <sub>IN</sub> | C <sub>OUT</sub> |  |  |  |
|---------|-----------------|------------------|--|--|--|
| Minimum | 4.7 µF          | 4.7 µF           |  |  |  |
| Maximum | —               | 22 µF            |  |  |  |

 TABLE 5-1:
 CAPACITOR VALUE RANGE

#### 5.6 Inductor Selection

For most applications an inductor value of  $4.7 \,\mu$ H is recommended to achieve a good balance between converter load transient response and minimized noise. There are many different magnetic core materials and package options to select from. That decision is based on size, cost, and acceptable radiated energy levels. Toroid and shielded ferrite pot cores will have low radiated energy, but tend to be larger and higher in cost.

The value of inductance is selected to achieve a desired amount of ripple current. It is reasonable to assume a ripple current that is 20% of the maximum load current. The larger the amount of ripple current allowed, the larger the output capacitor value becomes to meet ripple voltage specifications. The inductor ripple current can be calculated according to Equation 5-4.

#### **EQUATION 5-4:**

$$\Delta I_L = \frac{V_{OUT}}{F_{SW} \times L} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$
Where:  
F<sub>SW</sub> = Switching Frequency

When considering inductor ratings, the maximum DC current rating of the inductor should be at least equal to the maximum load current, plus one half the peak-to-peak inductor ripple current  $(1/2 * \Delta I_L)$ . The inductor DC resistance adds to the total converter power loss. An inductor with a low DC resistance allows for higher converter efficiency.

TABLE 5-2: MCP1602 RECOMMENDED INDUCTORS

| Part<br>Number | Value<br>(µH) | DCR<br>Ω<br>(max) | I <sub>SAT</sub><br>(A) | Size<br>WxLxH (mm) |
|----------------|---------------|-------------------|-------------------------|--------------------|
| Coiltronics    | ®             |                   |                         |                    |
| SD10           | 3.3           | 0.108             | 1.31                    | 5.2x5.2x1.0        |
| SD10           | 4.7           | 0.154             | 1.08                    | 5.2x5.2x1.0        |
| SD10           | 6.2           | 0.218             | 0.92                    | 5.2x5.2x1.0        |
| SD12           | 3.3           | 0.104             | 1.42                    | 5.2x5.2x1.2        |
| SD12           | 4.7           | 0.118             | 1.29                    | 5.2x5.2x1.2        |
| SD12           | 6.2           | 0.170             | 1.08                    | 5.2x5.2x1.2        |

#### TABLE 5-2: MCP1602 RECOMMENDED INDUCTORS (CONTINUED)

| Part<br>Number   | Value<br>(µH)     | DCR<br>Ω<br>(max) | I <sub>SAT</sub><br>(A) | Size<br>WxLxH (mm) |  |  |  |  |  |
|------------------|-------------------|-------------------|-------------------------|--------------------|--|--|--|--|--|
| Wurth Elek       | Wurth Elektronik® |                   |                         |                    |  |  |  |  |  |
| WE-TPC<br>Type S | 3.6               | 0.085             | 1.10                    | 3.8x3.8x1.65       |  |  |  |  |  |
| WE-TPC<br>Type S | 4.7               | 0.105             | 0.90                    | 3.8x3.8x1.65       |  |  |  |  |  |
| WE-TPC<br>Type S | 6.8               | 0.156             | 0.75                    | 3.8x3.8x1.65       |  |  |  |  |  |
| WE-TPC<br>Type M | 3.3               | 0.065             | 1.80                    | 4.8x4.8x1.8        |  |  |  |  |  |
| WE-TPC<br>Type M | 4.7               | 0.082             | 1.65                    | 4.8x4.8x1.8        |  |  |  |  |  |
| WE-TPC<br>Type M | 6.8               | 0.100             | 1.25                    | 4.8x4.8x1.8        |  |  |  |  |  |

#### 5.7 Thermal Calculations

The MCP1602 is available in two different packages (MSOP and 3x3 DFN). By calculating the power dissipation and applying the package thermal resistance, ( $\theta_{JA}$ ), the junction temperature is estimated. The maximum continuous junction temperature rating for the MCP1602 is +125°C.

To quickly estimate the internal power dissipation for the switching buck regulator, an empirical calculation using measured efficiency can be used. Given the measured efficiency, the internal power dissipation is estimated by:

#### **EQUATION 5-5:**

$$\left(\frac{V_{OUT} \times I_{OUT}}{Efficiency}\right) - (V_{OUT} \times I_{OUT}) = P_{Dis}$$

The difference between the first term, input power dissipation, and the second term, power delivered, is the internal power dissipation. This is an estimate assuming that most of the power lost is internal to the MCP1602. There is some percentage of power lost in the buck inductor, with very little loss in the input and output capacitors.

#### 5.8 PCB Layout Information

Good printed circuit board layout techniques are important to any switching circuitry and switching power supplies are no different. When wiring the high current paths, short and wide traces should be used. This high current path is shown with red connections in Figure 5-1. Therefore, it is important that the components along the high current path should be placed as close as possible to the MCP1602 to minimize the loop area.

The feedback resistors and feedback signal should be routed away from the switching node and this switching current loop. When possible ground planes and traces should be used to help shield the feedback signal and minimize noise and magnetic interference.



FIGURE 5-1: PCB High Current Path.

#### 6.0 TYPICAL APPLICATION CIRCUITS



FIGURE 6-1: Single Li-Ion to 1.5V @ 500 mA Application.



FIGURE 6-2: 5V to 1.0V @ 500 mA Application.



FIGURE 6-3: 3 NiMH Batteries to 1.2V @ 500 mA Application.

#### 7.0 PACKAGING INFORMATION

#### 7.1 Package Marking Information

#### 8-Lead DFN (3x3)

|   | XXXX<br>XYWW<br>NNN |  |
|---|---------------------|--|
| 0 |                     |  |

|                 | -    |
|-----------------|------|
| Part Number     | Code |
| MCP1602-120I/MF | CAAU |
| MCP1602-150I/MF | CAAV |
| MCP1602-180I/MF | CAAW |
| MCP1602-250I/MF | CAAY |
| MCP1602-330I/MF | CAAZ |
| MCP1602-ADJI/MF | CAAS |

Example:

|   | CAAU |  |
|---|------|--|
|   |      |  |
|   | 0733 |  |
|   | 256  |  |
| 0 |      |  |

8-Lead MSOP

|        | 7 |  |  |  |
|--------|---|--|--|--|
| xxxxxx |   |  |  |  |
| YWWNNN |   |  |  |  |
| ○ 🅸    |   |  |  |  |
|        | - |  |  |  |

| Part Number     | Code   |
|-----------------|--------|
| MCP1602-120I/MF | 160212 |
| MCP1602-150I/MF | 160215 |
| MCP1602-180I/MF | 160218 |
| MCP1602-250I/MF | 160225 |
| MCP1602-330I/MF | 160233 |
| MCP1602-ADJI/MF | 1602AJ |



| Legend | * XXX<br>Y<br>YY<br>WW<br>NNN<br>(e3)<br>* | Customer-specific information<br>Year code (last digit of calendar year)<br>Year code (last 2 digits of calendar year)<br>Week code (week of January 1 is week '01')<br>Alphanumeric traceability code<br>Pb-free JEDEC designator for Matte Tin (Sn)<br>This package is Pb-free. The Pb-free JEDEC designator (e3)<br>can be found on the outer packaging for this package. |
|--------|--------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | be carrie                                  | nt the full Microchip part number cannot be marked on one line, it will<br>d over to the next line, thus limiting the number of available<br>for customer-specific information.                                                                                                                                                                                              |

#### 8-Lead Plastic Dual Flat, No Lead Package (MF) – 3x3x0.9 mm Body [DFN]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging







е

Ν





| Units MILLIMETERS      |                  |                | 6    |      |
|------------------------|------------------|----------------|------|------|
| Dimensio               | Dimension Limits |                | NOM  | MAX  |
| Number of Pins         | N                | 8              |      |      |
| Pitch                  | е                | 0.65 BSC       |      |      |
| Overall Height         | A                | 0.80 0.90 1.00 |      |      |
| Standoff               | A1               | 0.00 0.02 0.05 |      |      |
| Contact Thickness      | A3               | 0.20 REF       |      |      |
| Overall Length         | D                | 3.00 BSC       |      |      |
| Exposed Pad Width      | E2               | 0.00 – 1.60    |      |      |
| Overall Width          | E                | 3.00 BSC       |      |      |
| Exposed Pad Length     | D2               | 0.00           | -    | 2.40 |
| Contact Width          | b                | 0.25           | 0.30 | 0.35 |
| Contact Length         | L                | 0.20 0.30 0.55 |      | 0.55 |
| Contact-to-Exposed Pad | К                | 0.20 – –       |      |      |

Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

- 2. Package may have one or more exposed tie bars at ends.
- 3. Package is saw singulated.
- 4. Dimensioning and tolerancing per ASME Y14.5M.
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-062B

#### 8-Lead Plastic Micro Small Outline Package (MS) [MSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | MILLIMETERS |             |      |      |
|--------------------------|-------------|-------------|------|------|
| Dimension Limits         |             | MIN         | NOM  | MAX  |
| Number of Pins           | N           | 8           |      |      |
| Pitch                    | е           | 0.65 BSC    |      |      |
| Overall Height           | A           | 1.10        |      |      |
| Molded Package Thickness | A2          | 0.75        | 0.85 | 0.95 |
| Standoff                 | A1          | 0.00        | -    | 0.15 |
| Overall Width            | E           | 4.90 BSC    |      |      |
| Molded Package Width     | E1          | 3.00 BSC    |      |      |
| Overall Length           | D           | 3.00 BSC    |      |      |
| Foot Length              | L           | 0.40        | 0.60 | 0.80 |
| Footprint                | L1          | 0.95 REF    |      |      |
| Foot Angle               | ¢           | 0°          | -    | 8°   |
| Lead Thickness           | С           | 0.08 – 0.23 |      |      |
| Lead Width               | b           | 0.22 – 0.40 |      |      |

#### Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15 mm per side.

- 3. Dimensioning and tolerancing per ASME Y14.5M.
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-111B

#### APPENDIX A: REVISION HISTORY

#### Revision A (October 2007)

• Original Release of this Document.

NOTES:

#### **PRODUCT IDENTIFICATION SYSTEM**

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

| PART NO. X        | - <del>xxx</del> x xx                                                                                            | Exa | amples:            |                                                           |
|-------------------|------------------------------------------------------------------------------------------------------------------|-----|--------------------|-----------------------------------------------------------|
| Device Tape       | & Voltage Temp. Package                                                                                          | a)  | MCP1602-1202I/MF:  | 1.20V, 500 mA Buck<br>Reg, 8LD DFN Pkg.                   |
| Reel              | Output Range                                                                                                     | b)  | MCP1602-1202I/MS:  | 1.20V, 500 mA Buck<br>Reg, 8LD MSOP Pkg.                  |
| Device            | MCP1602: 2.0 MHz, 500 mA, Buck Reg w/Power-Good                                                                  | c)  | MCP1602-1502I/MF:  | 1.50V, 500 mA Buck<br>Reg, 8LD DFN Pkg.                   |
| Tape & Reel       | T = Tape and Reel<br>Blank = Tube                                                                                | d)  | MCP1602-1502I/MS:  | 1.50V, 500 mA Buck<br>Reg, 8LD MSOP Pkg.                  |
| Standard Fixed    |                                                                                                                  | e)  | MCP1602-1802I/MF:  | 1.80V, 500 mA Buck<br>Reg, 8LD DFN Pkg.                   |
| Output Voltage *  | 120 = 1.20V<br>150 = 1.50V                                                                                       | f)  | MCP1602-1802I/MS:  | 1.80V, 500 mA Buck<br>Reg, 8LD MSOP Pkg.                  |
|                   | 180 = 1.80V<br>250 = 2.50V                                                                                       | g)  | MCP1602-2502I/MF:  | 2.50V, 500 mA Buck<br>Reg, 8LD DFN Pkg.                   |
|                   | 330 = 3.30V<br>ADJ = Adjustable Voltage Version (0.8V to 4.5V)                                                   | h)  | MCP1602-2502I/MS:  | 2.50V, 500 mA Buck<br>Reg, 8LD MSOP Pkg.                  |
|                   | * Custom output voltages available upon request. Contact your local Microchip sales office for more information. | i)  | MCP1602T-3302I/MF: | Tape and Reel,<br>3.30V, 500 mA Buck<br>Reg, 8LD DFN Pkg. |
| Temperature Range | $I = -40^{\circ}C \text{ to } +85^{\circ}C$                                                                      |     | MCP1602-3302I/MS:  | 3.30V, 500 mA Buck<br>Reg, 8LD MSOP Pkg.                  |
| . 0               |                                                                                                                  |     | MCP1602-ADJI/MF:   | Adjustable, 500 mA<br>Buck Reg, 8LD DFN                   |
| Package *         | MF = Plastic Dual Flat No Lead, (3x3 mm Body), 8-Lead<br>MS = Plastic Micro Small Outline, 8-Lead                | I)  | MCP1602-ADJI/MS:   | Pkg.<br>Adjustable, 500 mA<br>Buck Reg, 8LD MSOP<br>Pkg.  |

NOTES:

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

#### QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV ISO/TS 16949:2002

#### Trademarks

The Microchip name and logo, the Microchip logo, Accuron, dsPIC, KEELOQ, KEELOQ logo, microID, MPLAB, PIC, PICmicro, PICSTART, PRO MATE, rfPIC and SmartShunt are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

AmpLab, FilterLab, Linear Active Thermistor, Migratable Memory, MXDEV, MXLAB, SEEVAL, SmartSensor and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, Application Maestro, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, FlexROM, fuzzyLAB, In-Circuit Serial Programming, ICSP, ICEPIC, Mindi, MiWi, MPASM, MPLAB Certified logo, MPLIB, MPLINK, PICkit, PICDEM, PICDEM.net, PICLAB, PICtail, PowerCal, PowerInfo, PowerMate, PowerTool, REAL ICE, rfLAB, Select Mode, Smart Serial, SmartTel, Total Endurance, UNI/O, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2007, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.



Microchip received ISO/TS-16949:2002 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.



#### WORLDWIDE SALES AND SERVICE

#### AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://support.microchip.com Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Kokomo Kokomo, IN Tel: 765-864-8360 Fax: 765-864-8387

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

Santa Clara Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445

Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431

Australia - Sydney Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

**China - Beijing** Tel: 86-10-8528-2100 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

**China - Fuzhou** Tel: 86-591-8750-3506 Fax: 86-591-8750-3521

**China - Hong Kong SAR** Tel: 852-2401-1200 Fax: 852-2401-3431

China - Nanjing Tel: 86-25-8473-2460 Fax: 86-25-8473-2470

**China - Qingdao** Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

**China - Shanghai** Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8203-2660 Fax: 86-755-8203-1760

**China - Shunde** Tel: 86-757-2839-5507 Fax: 86-757-2839-5571

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-4182-8400 Fax: 91-80-4182-8422

**India - New Delhi** Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

**Japan - Yokohama** Tel: 81-45-471- 6166 Fax: 81-45-471-6122

**Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

**Malaysia - Penang** Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069

**Singapore** Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Hsin Chu** Tel: 886-3-572-9526 Fax: 886-3-572-6459

**Taiwan - Kaohsiung** Tel: 886-7-536-4818 Fax: 886-7-536-4803

**Taiwan - Taipei** Tel: 886-2-2500-6610 Fax: 886-2-2508-0102

**Thailand - Bangkok** Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### EUROPE

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

**Italy - Milan** Tel: 39-0331-742611 Fax: 39-0331-466781

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**UK - Wokingham** Tel: 44-118-921-5869 Fax: 44-118-921-5820