### **Features** - Serial Peripheral Interface (SPI) Compatible - Supports SPI Modes 0 (0,0) and 3 (1,1) - Datasheet Describes Mode 0 Operation - Low-voltage and Standard-voltage Operation - $-1.8 (V_{CC} = 1.8V \text{ to } 5.5V)$ - 20 MHz Clock Rate (5V) - 32-byte Page Mode - Block Write Protection - Protect 1/4, 1/2, or Entire Array - Write Protect (WP) Pin and Write Disable Instructions for Both Hardware and Software Data Protection - Self-timed Write Cycle (5 ms max) - High Reliability - Endurance: One Million Write Cycles - Data Retention: 100 Years - Automotive Devices Available - 8-lead JEDEC PDIP, 8-lead JEDEC SOIC, 8-lead Ultra Thin Mini-MAP (MLP 2x3), 8-lead TSSOP and 8-lead Ultra Lead Frame Land Grid Array (ULA) Packages - Die Sales: Wafer Form, Tape and Reel, and Bumped Wafers ## **Description** The AT25320B/640B provides 32768/65536 bits of serial electrically-erasable programmable read-only memory (EEPROM) organized as 4096/8192 words of 8 bits each. The device is optimized for use in many industrial and commercial applications where low-power and low-voltage operation are essential. The AT25320B/640B is available in space-saving 8-lead PDIP, 8-lead JEDEC SOIC, 8-lead Ultra Thin Mini-MAP (MLP 2x3), 8-lead Ultra Lead Frame Land Grid Array (ULA) and 8-lead TSSOP packages. The AT25320B/640B is enabled through the Chip Select pin ( $\overline{CS}$ ) and accessed via a three-wire interface consisting of Serial Data Input (SI), Serial Data Output (SO), and Serial Clock (SCK). All programming cycles are completely self-timed, and no separate erase cycle is required before write. **Table 0-1.** Pin Configuration | Pin Name | Function | |----------|-----------------------| | CS | Chip Select | | SCK | Serial Data Clock | | SI | Serial Data Input | | SO | Serial Data Output | | GND | Ground | | VCC | Power Supply | | WP | Write Protect | | HOLD | Suspends Serial Input | ### 8-lead TSSOP SPI Serial EEPROMs 32K (4096 x 8) 64K (8192 x 8) AT25320B AT25640B Advance Information 8535B-SEEPR-7/08 **Bottom View** Block write protection is enabled by programming the status register with one of four blocks of write protection. Separate program enable and program disable instructions are provided for additional data protection. Hardware data protection is provided via the WP pin to protect against inadvertent write attempts to the status register. The HOLD pin may be used to suspend any serial communication without resetting the serial sequence. **Bottom View** 4 GND SO $\overline{\mathsf{WP}}$ GND # **Absolute Maximum Ratings\*** | Operating Temperature55°C to +125°C | |--------------------------------------------------------| | Storage Temperature65°C to +150°C | | Voltage on Any Pin with Respect to Ground1.0V to +7.0V | | Maximum Operating Voltage 6.25V | | DC Output Current | \*NOTICE: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. VCC **GND** STATUS **ADDRESS MEMORY ARRAY** REGISTER **DECODER** 1024/2048 x 8 DATA REGISTER OUTPUT SI **BUFFER** MODE DECODE $\overline{\text{CS}}$ LOGIC $\overline{\mathsf{WP}}$ CLOCK SCK SO **GENERATOR** HOLD Figure 0-1. **Block Diagram** Pin Capacitance<sup>(1)</sup> Table 0-2. Applicable over recommended operating range from $T_A = 25^{\circ}C$ , f = 1.0 MHz, $V_{CC} = +5.0$ V (unless otherwise noted) | Symbol | Test Conditions | Max | Units | Conditions | |------------------|-------------------------------------------|-----|-------|----------------| | C <sub>OUT</sub> | Output Capacitance (SO) | 8 | pF | $V_{OUT} = 0V$ | | C <sub>IN</sub> | Input Capacitance (CS, SCK, SI, WP, HOLD) | 6 | pF | $V_{IN} = 0V$ | 1. This parameter is characterized and is not 100% tested. Note: Table 0-3. DC Characteristics Applicable over recommended operating range from: $T_{AI} = -40$ °C to +85°C, $V_{CC} = +1.8$ V to +5.5V (unless otherwise noted) | Symbol | Parameter | Test Condition | | Min | Тур | Max | Units | |--------------------------------|---------------------|-------------------------------------------------------|----------------------------|-----------------------|---------------------|-----------------------|-------| | V <sub>CC1</sub> | Supply Voltage | | 1.8 | | 5.5 | V | | | V <sub>CC2</sub> | Supply Voltage | | | 2.7 | | 5.5 | V | | V <sub>CC3</sub> | Supply Voltage | | | 4.5 | | 5.5 | V | | I <sub>CC1</sub> | Supply Current | V <sub>CC</sub> = 5.0V at 20 MHz, S | O = Open, Read | | 7.5 | 10.0 | mA | | I <sub>CC2</sub> | Supply Current | V <sub>CC</sub> = 5.0V at 20 MHz, So<br>Write | O = Open, Read, | | 4.0 | 10.0 | mA | | I <sub>CC3</sub> | Supply Current | V <sub>CC</sub> = 5.0V at 5 MHz, SC<br>Read, Write | | 4.0 | 6.0 | mA | | | I <sub>SB1</sub> | Standby Current | $V_{CC} = 1.8V, \overline{CS} = V_{CC}$ | | < 0.1 | 6.0 <sup>(2)</sup> | μΑ | | | I <sub>SB2</sub> | Standby Current | $V_{CC} = 2.7V, \overline{CS} = V_{CC}$ | | 0.3 | 7.0 <sup>(2)</sup> | μΑ | | | I <sub>SB3</sub> | Standby Current | $V_{CC} = 5.0V, \overline{CS} = V_{CC}$ | | 2.0 | 10.0 <sup>(2)</sup> | μΑ | | | I <sub>IL</sub> | Input Leakage | $V_{IN} = 0V \text{ to } V_{CC}$ | | -3.0 | | 3.0 | μΑ | | I <sub>OL</sub> | Output Leakage | $V_{IN} = 0V \text{ to } V_{CC}, T_{AC} = 0^{\circ}$ | C to 70°C | -3.0 | | 3.0 | μΑ | | V <sub>IL</sub> (1) | Input Low-voltage | | | -0.6 | | V <sub>CC</sub> x 0.3 | V | | V <sub>IH</sub> <sup>(1)</sup> | Input High-voltage | | | V <sub>CC</sub> x 0.7 | | V <sub>CC</sub> + 0.5 | V | | V <sub>OL1</sub> | Output Low-voltage | I <sub>OL</sub> = 3.0 mA | | | | 0.4 | V | | V <sub>OH1</sub> | Output High-voltage | $4.5V \le V_{CC} \le 5.5V$ $I_{OH} = -1.6 \text{ mA}$ | | V <sub>CC</sub> - 0.8 | | | V | | V <sub>OL2</sub> | Output Low-voltage | 10// < // < 0.07/ | $I_{OI} = 0.15 \text{ mA}$ | | | 0.2 | V | | V <sub>OH2</sub> | Output High-voltage | $1.8V \le V_{CC} \le 3.6V$ | $I_{OH} = -100 \ \mu A$ | V <sub>CC</sub> - 0.2 | | | V | Notes: 1. $V_{IL}$ min and $V_{IH}$ max are reference only and are not tested. <sup>2.</sup> Worst case measured at 85°C **Table 0-4.** AC Characteristics Applicable over recommended operating range from $T_{AI} = -40$ °C to +85°C, $V_{CC} = As$ Specified, CL = 1 TTL Gate and 30 pF (unless otherwise noted) | Symbol | Parameter | Voltage | Min | Max | Units | |------------------|---------------------|-------------------------------|-----------------|----------------|-------| | f <sub>SCK</sub> | SCK Clock Frequency | 4.5–5.5<br>2.7–5.5<br>1.8–5.5 | 0<br>0<br>0 | 20<br>10<br>5 | MHz | | t <sub>RI</sub> | Input Rise Time | 4.5–5.5<br>2.7–5.5<br>1.8–5.5 | | 2<br>2<br>2 | μs | | t <sub>FI</sub> | Input Fall Time | 4.5–5.5<br>2.7–5.5<br>1.8–5.5 | | 2<br>2<br>2 | μs | | t <sub>wh</sub> | SCK High Time | 4.5–5.5<br>2.7–5.5<br>1.8–5.5 | 20<br>40<br>80 | | ns | | t <sub>wL</sub> | SCK Low Time | 4.5–5.5<br>2.7–5.5<br>1.8–5.5 | 20<br>40<br>80 | | ns | | t <sub>cs</sub> | CS High Time | 4.5–5.5<br>2.7–5.5<br>1.8–5.5 | 25<br>50<br>100 | | ns | | t <sub>css</sub> | CS Setup Time | 4.5–5.5<br>2.7–5.5<br>1.8–5.5 | 25<br>50<br>100 | | ns | | t <sub>CSH</sub> | CS Hold Time | 4.5–5.5<br>2.7–5.5<br>1.8–5.5 | 25<br>50<br>100 | | ns | | t <sub>su</sub> | Data In Setup Time | 4.5–5.5<br>2.7–5.5<br>1.8–5.5 | 5<br>10<br>20 | | ns | | t <sub>H</sub> | Data In Hold Time | 4.5–5.5<br>2.7–5.5<br>1.8–5.5 | 5<br>10<br>20 | | ns | | t <sub>HD</sub> | HOLD Setup Time | 4.5–5.5<br>2.7–5.5<br>1.8–5.5 | 5<br>10<br>20 | | | | t <sub>CD</sub> | HOLD Hold Time | 4.5–5.5<br>2.7–5.5<br>1.8–5.5 | 5<br>10<br>20 | | ns | | t <sub>v</sub> | Output Valid | 4.5–5.5<br>2.7–5.5<br>1.8–5.5 | 0<br>0<br>0 | 20<br>40<br>80 | ns | | t <sub>HO</sub> | Output Hold Time | 4.5–5.5<br>2.7–5.5<br>1.8–5.5 | 0<br>0<br>0 | | ns | **Table 0-4.** AC Characteristics (Continued) Applicable over recommended operating range from $T_{AI} = -40$ °C to +85°C, $V_{CC} = As$ Specified, CL = 1 TTL Gate and 30 pF (unless otherwise noted) | Symbol | Parameter | Voltage | Min | Max | Units | |--------------------------|-----------------------|-------------------------------|-------------|-----------------|--------------| | t <sub>LZ</sub> | HOLD to Output Low Z | 4.5–5.5<br>2.7–5.5<br>1.8–5.5 | 0<br>0<br>0 | 25<br>50<br>100 | ns | | t <sub>HZ</sub> | HOLD to Output High Z | 4.5–5.5<br>2.7–5.5<br>1.8–5.5 | | 40<br>80<br>200 | ns | | t <sub>DIS</sub> | Output Disable Time | 4.5–5.5<br>2.7–5.5<br>1.8–5.5 | | 40<br>80<br>200 | ns | | t <sub>wc</sub> | Write Cycle Time | 4.5–5.5<br>2.7–5.5<br>1.8–5.5 | | 5<br>5<br>5 | ms | | Endurance <sup>(1)</sup> | 3.3V, 25°C, Page Mode | | 1M | | Write Cycles | Note: 1. This parameter is characterized and is not 100% tested. ## 1. Serial Interface Description **MASTER:** The device that generates the serial clock. **SLAVE:** Because the Serial Clock pin (SCK) is always an input, the AT25320B/640B always operates as a slave. **TRANSMITTER/RECEIVER:** The AT25320B/640B has separate pins designated for data transmission (SO) and reception (SI). MSB: The Most Significant Bit (MSB) is the first bit transmitted and received. **SERIAL OP-CODE:** After the device is selected with $\overline{CS}$ going low, the first byte will be received. This byte contains the op-code that defines the operations to be performed. **INVALID OP-CODE:** If an invalid op-code is received, no data will be shifted into the AT25320B/640B, and the serial output pin (SO) will remain in a high impedance state until the falling edge of $\overline{CS}$ is detected again. This will reinitialize the serial communication. **CHIP SELECT:** The AT25320B/640B is selected when the $\overline{CS}$ pin is low. When the device is not selected, data will not be accepted via the SI pin, and the serial output pin (SO) will remain in a high impedance state. **HOLD:** The $\overline{\text{HOLD}}$ pin is used in conjunction with the $\overline{\text{CS}}$ pin to select the AT25320B/640B. When the device is selected and a serial sequence is underway, $\overline{\text{HOLD}}$ can be used to pause the serial communication with the master device without resetting the serial sequence. To pause, the $\overline{\text{HOLD}}$ pin must be brought low while the SCK pin is low. To resume serial communication, the $\overline{\text{HOLD}}$ pin is brought high while the SCK pin is low (SCK may still toggle during $\overline{\text{HOLD}}$ ). Inputs to the SI pin will be ignored while the SO pin is in the high impedance state. **WRITE PROTECT:** The write protect pin $(\overline{WP})$ will allow normal read/write operations when held high. When the WP pin is brought low and WPEN bit is "1", all write operations to the status register are inhibited. $\overline{WP}$ going low while $\overline{CS}$ is still low will interrupt a write to the status register. If the internal write cycle has already been initiated, $\overline{WP}$ going low will have no effect on any write operation to the status register. The $\overline{WP}$ pin function is blocked when the WPEN bit in the status register is "0". This will allow the user to install the AT25320B/640B in a system with the $\overline{WP}$ pin tied to ground and still be able to write to the status register. All $\overline{WP}$ pin functions are enabled when the WPEN bit is set to "1". MASTER: SLAVE: MICROCONTROLLER AT25320B/640B DATA OUT (MOSI) DATA IN (MISO) SO SERIAL CLOCK (SPI CK) SCK SS<sub>0</sub> CS SS<sub>1</sub> SI SS2 SO SS3 SCK CS SI SO SCK CS SI SO SCK CS Figure 1-1. SPI Serial Interface # 2. Functional Description The AT25320B/640B is designed to interface directly with the synchronous serial peripheral interface (SPI) of the 6805 and 68HC11 series of microcontrollers. The AT25320B/640B utilizes an 8-bit instruction register. The list of instructions and their operation codes are contained in Table 2-1. All instructions, addresses, and data are transferred with the MSB first and start with a high-to-low CS transition. Table 2-1.Instruction Set for the AT25320B/640B | Instruction Name Instruction Format | | Operation | |-------------------------------------|-----------|--------------------------| | WREN | 0000 X110 | Set Write Enable Latch | | WRDI | 0000 X100 | Reset Write Enable Latch | | RDSR | 0000 X101 | Read Status Register | **Table 2-1.** Instruction Set for the AT25320B/640B | Instruction Name | Instruction Format | Operation | |------------------|--------------------|-----------------------------| | WRSR | 0000 X001 | Write Status Register | | READ | 0000 X011 | Read Data from Memory Array | | WRITE | 0000 X010 | Write Data to Memory Array | **WRITE ENABLE (WREN):** The device will power up in the write disable state when $V_{CC}$ is applied. All programming instructions must therefore be preceded by a Write Enable instruction. **WRITE DISABLE (WRDI):** To protect the device against inadvertent writes, the Write Disable instruction disables all programming modes. The WRDI instruction is independent of the status of the $\overline{\text{WP}}$ pin. **READ STATUS REGISTER (RDSR):** The Read Status Register instruction provides access to the status register. The READY/BUSY and Write Enable status of the device can be determined by the RDSR instruction. Similarly, the Block Write Protection Bits indicate the extent of protection employed. These bits are set by using the WRSR instruction. **Table 2-2.** Status Register Format | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | WPEN | Х | Х | Х | BP1 | BP0 | WEN | RDY | **Table 2-3.** Read Status Register Bit Definition | Bit | Definition | |---------------------|----------------------------------------------------------------------------------------------------------------------------------------| | Bit 0 (RDY) | Bit $0 = \text{``0''}(\overline{RDY})$ indicates the device is READY. Bit $0 = \text{``1''}$ indicates the write cycle is in progress. | | Bit 1 (WEN) | Bit 1= "0" indicates the device is not WRITE ENABLED. Bit 1 = "1" indicates the device is write enabled. | | Bit 2 (BP0) | See Table 2-4 on page 9. | | Bit 3 (BP1) | See Table 2-4 on page 9. | | Bits 4-6 are "0"s v | when device is not in an internal write cycle. | | Bit 7 (WPEN) | See Table 2-5 on page 9. | | Bits 0-7 are "1"s o | during an internal write cycle. | WRITE STATUS REGISTER (WRSR): The WRSR instruction allows the user to select one of four levels of protection. The AT25320B/640B is divided into four array segments. One-quarter, one-half, or all of the memory segments can be protected. Any of the data within any selected segment will therefore be read only. The block write protection levels and corresponding status register control bits are shown in Table 2-4 on page 9. The three bits BP0, BP1, and WPEN are nonvolatile cells that have the same properties and functions as the regular memory cells (e.g., WREN, $t_{WC}$ , RDSR). Table 2-4. Block Write Protect Bits | | Status Register Bits | | Array Addresses Protected | | |--------|----------------------|-----|---------------------------|-----------| | Level | BP1 | BP0 | AT25320B AT25640B | | | 0 | 0 | 0 | None | None | | 1(1/4) | 0 | 1 | 0C00-0FFF | 1800-1FFF | | 2(1/2) | 1 | 0 | 0800-0FFF | 1000-1FFF | | 3(All) | 1 | 1 | 0000-0FFF | 0000-1FFF | The WRSR instruction also allows the user to enable or disable the write protect $(\overline{WP})$ pin through the use of the Write Protect Enable (WPEN) bit. Hardware write protection is enabled when the $\overline{WP}$ pin is low and the WPEN bit is "1". Hardware write protection is disabled when either the $\overline{WP}$ pin is high or the WPEN bit is "0". When the device is hardware write protected, writes to the status register, including the block protect bits and the WPEN bit, and the block-protected sections in the memory array are disabled. Writes are only allowed to sections of the memory that are not block-protected. **NOTE:** When the WPEN bit is hardware write protected, it cannot be changed back to "0" as long as the $\overline{WP}$ pin is held low. **Table 2-5.** WPEN Operation | WPEN | WP | WEN | Protected<br>Blocks | Unprotected<br>Blocks | Status<br>Register | |------|------|-----|---------------------|-----------------------|--------------------| | 0 | X | 0 | Protected | Protected | Protected | | 0 | X | 1 | Protected | Writeable | Writeable | | 1 | Low | 0 | Protected | Protected | Protected | | 1 | Low | 1 | Protected | Writeable | Protected | | Х | High | 0 | Protected | Protected | Protected | | Х | High | 1 | Protected | Writeable | Writeable | **READ SEQUENCE (READ):** Reading the AT25320B/640B via the Serial Output (SO) pin requires the following sequence. After the $\overline{CS}$ line is pulled low to select a device, the read opcode is transmitted via the SI line followed by the byte address to be read (A15–A0, see Table 2-6). Upon completion, any data on the SI line will be ignored. The data (D7–D0) at the specified address is then shifted out onto the SO line. If only one byte is to be read, the $\overline{CS}$ line should be driven high after the data comes out. The read sequence can be continued since the byte address is automatically incremented and data will continue to be shifted out. When the highest address is reached, the address counter will roll over to the lowest address allowing the entire memory to be read in one continuous read cycle. WRITE SEQUENCE (WRITE): In order to program the AT25320B/640B, two separate instructions must be executed. First, the device *must be write enabled* via the WREN instruction. Then a write (WRITE) instruction may be executed. Also, the address of the memory location(s) to be programmed must be outside the protected address field location selected by the block write protection level. During an internal write cycle, all commands will be ignored except the RDSR instruction. A write instruction requires the following sequence. After the $\overline{\text{CS}}$ line is pulled low to select the device, the WRITE op-code is transmitted via the SI line followed by the byte address (A15–A0) and the data (D7–D0) to be programmed (see Table 2-6). Programming will start after the $\overline{\text{CS}}$ pin is brought high. The low-to-high transition of the $\overline{\text{CS}}$ pin must occur during the SCK low-time immediately after clocking in the D0 (LSB) data bit. The READY/BUSY status of the device can be determined by initiating a read status register (RDSR) instruction. If Bit 0 = "1", the write cycle is still in progress. If Bit 0 = "0", the write cycle has ended. Only the RDSR instruction is enabled during the write programming cycle. The AT25320B/640B is capable of a 32-byte page write operation. After each byte of data is received, the five low-order address bits are internally incremented by one; the high-order bits of the address will remain constant. If more than 32 bytes of data are transmitted, the address counter will roll over and the previously written data will be overwritten. The AT25320B/640B is automatically returned to the write disable state at the completion of a write cycle. **NOTE:** If the device is not write-enabled (WREN), the device will ignore the write instruction and will return to the standby state, when $\overline{CS}$ is brought high. A new $\overline{CS}$ falling edge is required to reinitiate the serial communication. Table 2-6. Address Key | Address | AT25320B | AT25640B | |-----------------|----------------------------------|----------------------------------| | A <sub>N</sub> | A <sub>11</sub> -A <sub>0</sub> | A <sub>12</sub> -A <sub>0</sub> | | Don't Care Bits | A <sub>15</sub> -A <sub>12</sub> | A <sub>15</sub> -A <sub>13</sub> | ## 3. Timing Diagrams **Figure 3-1.** Synchronous Data Timing (for Mode 0) Figure 3-8. HOLD Timing CS SCK HOLD HOLD SO SO # 4. AT25320B Ordering Information | Ordering Code | Voltage | Package | Operation Range | |-----------------------------------------------------|---------|----------|---------------------------------------------------| | AT25320B-PU (Bulk form only) | 1.8 | 8P3 | | | AT25320BN-SH-B <sup>(1)</sup> (NiPdAu Lead Finish) | 1.8 | 8S1 | | | AT25320BN-SH-T <sup>(2)</sup> (NiPdAu Lead Finish) | 1.8 | 8S1 | | | AT25320B-TH-B <sup>(1)</sup> (NiPdAu Lead Finish) | 1.8 | 8A2 | Lead-free/Halogen-free/<br>Industrial Temperature | | AT25320B-TH-T <sup>(2)</sup> (NiPdAu Lead Finish) | 1.8 | 8A2 | (–40 to 85°C) | | AT25320BY6-YH-T <sup>(2)</sup> (NiPdAu Lead Finish) | 1.8 | 8Y6 | ( 10 10 00 0) | | AT25320BD3-DH-T <sup>(2)</sup> (NiPdAu Lead Finish) | 1.8 | 8D3 | | | AT25320BU2-UU-T <sup>(2)</sup> (NiPdAu Lead Finish) | 1.8 | 8U2-1 | | | AT25320B-W-11 <sup>(3)</sup> | 1.8 | Die Sale | Industrial Temperature<br>(-40 to 85°C) | Notes: 1. "B" denotes bulk. - 2. "-T" denotes tape and reel. SOIC = 4K per reel. TSSOP, Ultra Thin Mini-MAP, SOT23, and dBGA2 = 5K per reel. - 3. Available in waffle pack, tape and reel, and wafer form; order as SL788 for inkless wafer form. Bumped die available upon request. Please contact Serial Interface Marketing. | | Package Type | | | | |-------|--------------------------------------------------------------------------------------------------------------|--|--|--| | 8P3 | 8-lead, 0.300" Wide, Plastic Dual Inline Package (PDIP) | | | | | 8S1 | 8-lead, 0.150" Wide, Plastic Gull Wing Small Outline (JEDEC SOIC) | | | | | 8A2 | 8-lead, 4.4 mm Body, Plastic Thin Shrink Small Outline Package (TSSOP) | | | | | 8Y6 | 8-lead, 2.00 mm x 3.00 mm Body, 0.50 mm Pitch, Ultra Thin Mini-MAP, Dual No Lead Package (DFN), (MLP 2x3 mm) | | | | | 8D3 | 8-lead, 1.8 mm x 2.2 mm Body, Ultra Leadframe Land Grid Array (ULA) | | | | | 8U2-1 | 8-lead, 8.35 mm x 3.73 mm Body, 0.75 mm Pitch, VFBGA Package (dBGA2) | | | | | | Options | | | | | -1.8 | Low Voltage (1.8 to 5.5V) | | | | # 5. AT25640B Ordering Information | Ordering Code | Voltage | Package | Operation Range | | |-----------------------------------------------------|---------|----------|-----------------------------------------|--| | AT25640B-PU (Bulk form only) | 1.8 | 8P3 | | | | AT25640BN-SH-B <sup>(1)</sup> (NiPdAu Lead Finish) | 1.8 | 8S1 | | | | AT25640BN-SH-T <sup>(2)</sup> (NiPdAu Lead Finish) | 1.8 | 8S1 | | | | AT25640B-TH-B <sup>(1)</sup> (NiPdAu Lead Finish) | 1.8 | 8A2 | Lead-free/Halogen-free/ | | | AT25640B-TH-T <sup>(2)</sup> (NiPdAu Lead Finish) | 1.8 | 8A2 | Industrial Temperature<br>(-40 to 85°C) | | | AT25640BY6-YH-T <sup>(2)</sup> (NiPdAu Lead Finish) | 1.8 | 8Y6 | ( 10 10 00 0) | | | AT25640BD3-DH-T <sup>(2)</sup> (NiPdAu Lead Finish) | 1.8 | 8D3 | | | | AT25640BU2-UU-T <sup>(2)</sup> (NiPdAu Lead Finish) | 1.8 | 8U2-1 | | | | AT25640B-W-11 <sup>(3)</sup> | 1.8 | Die Sale | Industrial Temperature<br>(-40 to 85°C) | | Notes: 1. "B" denotes bulk. - 2. "-T" denotes tape and reel. SOIC = 4K per reel. TSSOP, Ultra Thin Mini-MAP, SOT23, and dBGA2 = 5K per reel. - 3. Available in tape and reel and wafer form; order as SL788 for inkless wafer form. Bumped die available upon request. Please contact Serial Interface Marketing. | | Package Type | | | | |-------|-------------------------------------------------------------------------------------------------------------|--|--|--| | 8P3 | 8-lead, 0.300" Wide, Plastic Dual Inline Package (PDIP) | | | | | 8S1 | 8-lead, 0.150" Wide, Plastic Gull Wing Small Outline (JEDEC SOIC) | | | | | 8A2 | 8-lead, 4.4 mm Body, Plastic Thin Shrink Small Outline Package (TSSOP) | | | | | 8Y6 | 8-lead, 2.00 mm x 3.00 mm Body, 0.50 mm Pitch, Ultra Thin Mini-MAP, Dual No Lead Package (DFN), (MLP 2x3mm) | | | | | 8D3 | 8-lead, 1.8 mm x 2.2 mm Body, Ultra Leadframe Land Grid Array (ULA) | | | | | 8U2-1 | 8-lead, 8.35 mm x 3.73 mm Body, 0.75 mm Pitch, VFBGA Package (dBGA2) | | | | | | Options | | | | | -1.8 | Low Voltage (1.8 to 5.5V) | | | | # **Packaging Information** ### **8P3 - PDIP** Top View **End View** #### **COMMON DIMENSIONS** (Unit of Measure = inches) | SYMBOL | MIN | NOM | MAX | NOTE | |--------|-----------|-------|-------|------| | А | _ | - | 0.210 | 2 | | A2 | 0.115 | 0.130 | 0.195 | | | b | 0.014 | 0.018 | 0.022 | 5 | | b2 | 0.045 | 0.060 | 0.070 | 6 | | b3 | 0.030 | 0.039 | 0.045 | 6 | | С | 0.008 | 0.010 | 0.014 | | | D | 0.355 | 0.365 | 0.400 | 3 | | D1 | 0.005 | - | - | 3 | | Е | 0.300 | 0.310 | 0.325 | 4 | | E1 | 0.240 | 0.250 | 0.280 | 3 | | е | 0.100 BSC | | | | | eA | 0.300 BSC | | | 4 | | L | 0.115 | 0.130 | 0.150 | 2 | Notes: - This drawing is for general information only; refer to JEDEC Drawing MS-001, Variation BA, for additional information. Dimensions A and L are measured with the package seated in JEDEC seating plane Gauge GS-3. - 3. D, D1 and E1 dimensions do not include mold Flash or protrusions. Mold Flash or protrusions shall not exceed 0.010 inch. - 4. E and eA measured with the leads constrained to be perpendicular to datum. - 5. Pointed or rounded lead tips are preferred to ease insertion. - 6. b2 and b3 maximum dimensions do not include Dambar protrusions. Dambar protrusions shall not exceed 0.010 (0.25 mm). 01/09/02 | | IIILE | DRAWING NO. | REV. | |---------------------------------------|----------------------------------------------------------------------------|-------------|------| | · · · · · · · · · · · · · · · · · · · | <b>8P3</b> , 8-lead, 0.300" Wide Body, Plastic Dual In-line Package (PDIP) | 8P3 | В | ## **8S1 - JEDEC SOIC** Top View Side View **End View** # **COMMON DIMENSIONS** (Unit of Measure = mm) | SYMBOL | MIN | NOM | MAX | NOTE | |--------|----------|-----|------|------| | Α | 1.35 | _ | 1.75 | | | A1 | 0.10 | _ | 0.25 | | | b | 0.31 | _ | 0.51 | | | С | 0.17 | - | 0.25 | | | D | 4.80 | - | 5.00 | | | E1 | 3.81 | _ | 3.99 | | | E | 5.79 | _ | 6.20 | | | е | 1.27 BSC | | | | | L | 0.40 | _ | 1.27 | | | Ø | 0° | _ | 8° | | Note: These drawings are for general information only. Refer to JEDEC Drawing MS-012, Variation AA for proper dimensions, tolerances, datums, etc. 10/7/03 1150 E. Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 **TITLE 8S1**, 8-lead (0.150" Wide Body), Plastic Gull Wing Small Outline (JEDEC SOIC) DRAWING NO. 8S1 B ## **8A2 – TSSOP** Top View Side View **End View** ### **COMMON DIMENSIONS** (Unit of Measure = mm) | SYMBOL | MIN | NOM | MAX | NOTE | |--------|----------|----------|------|------| | D | 2.90 | 3.00 | 3.10 | 2, 5 | | Е | | 6.40 BSC | | | | E1 | 4.30 | 4.40 | 4.50 | 3, 5 | | Α | _ | _ | 1.20 | | | A2 | 0.80 | 1.00 | 1.05 | | | b | 0.19 | _ | 0.30 | 4 | | е | 0.65 BSC | | | | | L | 0.45 | 0.60 | 0.75 | | | L1 | 1.00 REF | | | | - Notes: 1. This drawing is for general information only. Refer to JEDEC Drawing MO-153, Variation AA, for proper dimensions, tolerances, datums, etc. - 2. Dimension D does not include mold Flash, protrusions or gate burrs. Mold Flash, protrusions and gate burrs shall not exceed 0.15 mm (0.006 in) per side. - 3. Dimension E1 does not include inter-lead Flash or protrusions. Inter-lead Flash and protrusions shall not exceed 0.25 mm - 4. Dimension b does not include Dambar protrusion. Allowable Dambar protrusion shall be 0.08 mm total in excess of the b dimension at maximum material condition. Dambar cannot be located on the lower radius of the foot. Minimum space between protrusion and adjacent lead is 0.07 mm. - 5. Dimension D and E1 to be determined at Datum Plane H. 5/30/02 2325 Orchard Parkway San Jose, CA 95131 TITLE 8A2, 8-lead, 4.4 mm Body, Plastic Thin Shrink Small Outline Package (TSSOP) DRAWING NO. REV. 8A2 В ### 8Y6 - Mini MAP Notes: - 1. This drawing is for general information only. Refer to JEDEC Drawing MO-229, for proper dimensions, tolerances, datums, etc. - 2. Dimension b applies to metallized terminal and is measured between 0.15 mm and 0.30 mm from the terminal tip. If the terminal has the optional radius on the other end of the terminal, the dimension should not be measured in that radius area. - Soldering the large thermal pad is optional, but not recommended. No electrical connection is accomplished to the device through this pad, so if soldered it should be tied to ground 10/16/07 TITLE 8Y6, 8-lead 2.0 x 3.0 mm Body, 0.50 mm Pitch, Utlra Thin Mini-Map, Dual No Lead Package (DFN) ,(MLP 2x3) BY6 D ## 8D3 - ULA | SYMBOL | MIN | NOM | MAX | NOTE | |--------|------|----------|------|------| | А | _ | _ | 0.40 | | | A1 | 0.00 | _ | 0.05 | | | D | 1.70 | 1.80 | 1.90 | | | Е | 2.10 | 2.20 | 2.30 | | | b | 0.15 | 0.20 | 0.25 | | | е | | 0.40 TYP | | | | e1 | | 1.20 REF | | | | L | 0.25 | 0.30 | 0.35 | | 11/15/05 AIMEL 1150 E. Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 TITLE $8\text{D3},\,8\text{-lead}$ (1.80 x 2.20 mm Body) Ultra Leadframe Land Grid Array (ULA) D3 DRAWING NO. 8D3 **REV.** ## 8U2-1 - dBGA2 ### Notes: BOTTOM VIEW 8 SOLDER BALLS - 1. This drawing is for general information. - 2. Dimension 'b' is measured at the maximum solder ball diameter. - 3. Solder ball composition shall be 95.5Sn-4.0Ag-.5Cu. ## COMMON DIMENSIONS (Unit of Measure = mm) | SYMBOL | MIN | NOM | MAX | NOTE | |----------------|----------|----------|------|------| | Α | 0.81 | 0.91 | 1.00 | | | A1 | 0.15 | 0.20 | 0.25 | | | A <sub>2</sub> | 0.40 | 0.45 | 0.50 | | | b | 0.25 | 0.30 | 0.35 | | | D | 2 | | | | | Е | 3.73 BSC | | | | | е | 0.75 BSC | | | | | e1 | 0.74 REF | | | | | d | 0.75 BSC | | | | | d1 | ( | 0.80 REF | | | | | | | | | 2/25/08 Package Drawing Contact: packagedrawings@atmel.com **TITLE 8U2-1**, 8 ball, 2.35 x 3.73 mm Body, 0.75 mm pitch VFBGA Package (dBGA2) h GWW 8U2-1 C # **Revision History** | Doc. Rev. | Date | Comments | |-----------|--------|------------------------------------------| | 8535B | 7/2008 | Modified 'Endurance' parameter on page 6 | | 8535A | 4/2008 | Initial document release. | ### Headquarters Atmel Corporation 2325 Orchard Parkway San Jose, CA 95131 USA Tel: 1(408) 441-0311 Fax: 1(408) 487-2600 #### International Atmel Asia Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimshatsui East Kowloon Hong Kong Tel: (852) 2721-9778 Fax: (852) 2722-1369 Atmel Europe Le Krebs 8, Rue Jean-Pierre Timbaud BP 309 78054 Saint-Quentin-en-Yvelines Cedex France Tel: (33) 1-30-60-70-00 Fax: (33) 1-30-60-71-11 Atmel Japan 9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581 #### **Product Contact** Web Site www.atmel.com Technical Support s\_eeprom@atmel.com Sales Contact www.atmel.com/contacts Literature Requests www.atmel.com/literature Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDITIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel's products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life. © 2008 Atmel Corporation. All rights reserved. Atmel<sup>®</sup>, logo and combinations thereof, and others, are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others.