## Features

- Supply Voltage up to 40 V
- $\mathrm{R}_{\text {DSon }}$ Typically $0.5 \Omega$ at $25^{\circ} \mathrm{C}$, Maximum $1.1 \Omega$ at $150^{\circ} \mathrm{C}$
- Up to 1.5A Output Current
- Three High-side and Three Low-side Drivers Usable as Single Outputs or Half Bridges
- Capable to Switch all Kinds of Loads such as DC Motors, Bulbs, Resistors, Capacitors and Inductors
- PWM Capability for Each Output Controlled by External PWM Signal
- No Shoot-through Current
- Very Low Quiescent Current $\mathrm{I}_{\mathrm{S}}<5 \mu \mathrm{~A}$ in Standby Mode over Total Temperature Range
- Outputs Short-circuit Protected

- Selective Overtemperature Protection for Each Switch and Overtemperature Prewarning
- Undervoltage Protection
- Various Diagnostic Functions such as Shorted Output, Open Load, Overtemperature and Power-supply Fail Detection
- Serial Data Interface, Daisy Chain Capable, up to 2 MHz Clock Frequency
- SO16 Power Package


## 1. Description

The T6819/ATA6829 are fully protected driver interfaces designed in 0.8- $\mu \mathrm{m}$ BCDMOS technology. They are used to control up to six different loads by a microcontroller in automotive and industrial applications.

Each of the three high-side and three low-side drivers is capable to drive currents up to 1.5 A . Each driver is freely configurable and can be controlled separately from a standard serial data interface. Therefore, all kinds of loads such as bulbs, resistors, capacitors and inductors can be combined. The IC design especially supports the applications of H -bridges to drive DC motors. The capability to control each output with an external PWM signal opens additional applications.

Protection is guaranteed regarding short-circuit conditions, overtemperature and undervoltage. Various diagnostic functions and a very low quiescent current in stand-by mode opens a wide range of applications. Automotive qualification (protection against conducted interferences, EMC protection and 2-kV ESD protection) gives added value and enhanced quality for exacting requirements of automotive applications.

Figure 1-1. Block Diagram


## 2. Pin Configuration

Figure 2-1. Pinning SO16/PSO16


Table 2-1. Pin Description

| Pin | Symbol | Function |
| :---: | :---: | :---: |
| 1 | GND | T6819: ground; reference potential; internal connection to pin 9 and pin 16; cooling tab ATA6829: additional connection to heat slug |
| 2 | OUT1L | Low-side driver output 1; power MOS open drain with internal reverse diode; short-circuit protection; overtemperature protection; diagnosis for short and open load; PWM ability |
| 3 | OUT3L | Low-side driver output 3; see pin 2 |
| 4 | OUT3H | High-side driver output 3; power MOS open source with internal reverse diode; short-circuit protection; overtemperature protection; diagnosis for short and open load; PWM ability |
| 5 | CS | Chip select input; 5-V CMOS logic level input with internal pull up; low = serial communication is enabled, high = disabled |
| 6 | DI | Serial data input; 5-V CMOS logic level input with internal pull down; receives serial data from the control device; DI expects a 16-bit control word with LSB being transferred first |
| 7 | CLK | Serial clock input; 5-V CMOS logic level input with internal pull down; controls serial data input interface and internal shift register ( $\mathrm{f}_{\max }=2 \mathrm{MHz}$ ) |
| 8 | PWM | PWM input; 5-V CMOS logic level input with internal pull down; receives PWM signal to control outputs which are selected for PWM mode by the serial data interface, high = outputs on, low = outputs off |
| 9 | GND | Ground; see pin 1 |
| 10 | DO | Serial data output; 5-V CMOS logic-level tri-state output for output (status) register data; sends 16-bit status information to the microcontroller (LSB is transferred first); output will remain tri-stated unless device is selected by CS = low, therefore, several ICs can operate on one data-output line only. |
| 11 | VCC | Logic supply voltage (5V) |
| 12 | VS | Power supply for high-side output stages OUT1H, OUT2H, OUT3H, internal supply |
| 13 | OUT1H | High-side driver output 1; see pin 4 |
| 14 | OUT2H | High-side driver output 2; see pin 4 |
| 15 | OUT2L | Low-side driver output 2; see pin 2 |
| 16 | GND | Ground; see pin 1 |

## 3. Functional Description

### 3.1 Serial Interface

Data transfer starts with the falling edge of the CS signal. Data must appear at DI synchronized to CLK and are accepted on the falling edge of the CLK signal. LSB (bit 0, SRR) has to be transferred first. Execution of new input data is enabled on the rising edge of the CS signal. When CS is high, pin DO is in tri-state condition. This output is enabled on the falling edge of CS. Output data will change their state with the rising edge of CLK and stay stable until the next rising edge of CLK appears. LSB (bit $0, T P$ ) is transferred first.

Figure 3-1. Data Transfer


Table 3-1. Input Data Protocol

| Bit | Input Register | Function |
| :---: | :---: | :--- |
| 0 | SRR | Status register reset (high = reset; the bits PSF and OVL in the output <br> data register are set to low) |
| 1 | LS1 | Controls output LS1 (high = switch output LS1 on) |
| 2 | HS1 | Controls output HS1 (high = switch output HS1 on) |
| 3 | LS2 | See LS1 |
| 4 | HS2 | See HS1 |
| 5 | LS3 | See LS1 |
| 6 | HS3 | See HS1 |
| 7 | PL1 | Output LS1 additionally controlled by PWM Input |
| 8 | PH1 | Output HS1 additionally controlled by PWM Input |
| 9 | PL2 | See PL1 |
| 10 | PH2 | See PH1 |
| 11 | PL3 | See PL1 |
| 12 | PH3 | See PH1 |
| 13 | OLD | Open load detection (low = on) |
| 14 | OCS | Overcurrent shutdown (high = overcurrent shutdown is active) |
| 15 | SI | Software inhibit; low = standby, high = normal operation <br> (data transfer is not affected by standby function because the digital part <br> is still powered) |

Table 3-2. Output Data Protocol

| Bit | Output (Status) <br> Register | Function |
| :---: | :---: | :--- |
| 0 | TP | Temperature prewarning: high = warning |
| 1 | Status LS1 | Normal operation: high = output is on, low = output is off <br> Open-load detection: high = open load, low = no open load <br> (correct load condition is detected if the corresponding output is switched <br> off); not affected by SRR |
| 2 | Status HS1 | Normal operation: high = output is on, low = output is off <br> Open-load detection: high = open load, low = no open load <br> (correct load condition is detected if the corresponding output is switched <br> off); not affected by SRR |
| 3 | Status LS2 | Description see LS1 |
| 4 | Status HS2 | Description see HS1 |
| 5 | Status LS3 | Description see LS1 |
| 6 | Status HS3 | Description see HS1 |
| 7 | n. u. | Not used |
| 8 | n. u. | Not used |
| 9 | n. u. | Not used |
| 10 | n. u. | Not used |
| 11 | n. u. | Not used |
| 12 | n. u. | Not used |
| 13 | OVL | Over-load detected: set high, when at least one output is switched off by <br> a short-circuit condition or an overtemperature event. Bits 1 to 6 can be <br> used to detect the affected switch. <br> (open-load detection bit OLD = high) |
| 14 | INH | Inhibit: this bit is controlled by software (bit SI in input register) <br> High = standby, low = normal operation |
| 15 | PSF | Power-supply fail: undervoltage at pin VS detected |
| 10 |  |  |

After power-on reset, the input register has the following status:

| Bit 15 <br> SI | Bit 14 <br> OCS | Bit 13 <br> OLD | Bit 12 <br> PH3 | Bit 11 <br> PL3 | Bit 10 <br> PH2 | Bit 9 <br> PL2 | Bit 8 <br> PH1 | Bit 7 <br> PL1 | Bit 6 <br> HS3 | Bit 5 <br> LS3 | Bit 4 <br> HS2 | Bit 3 <br> LS2 | Bit 2 <br> HS1 | Bit 1 <br> LS1 | Bit 0 <br> SRR |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| H | H | H | L | L | L | L | L | L | L | L | L | L | L | L | L |

The following patterns are used to enable internal test modes of the IC. It is not recommended to use these patterns during normal operation.

| Bit 15 | Bit 14 | Bit 13 <br> (OCS) | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 <br> (HS3) | Bit 5 <br> (LS3) | Bit 4 <br> (HS2) | Bit 3 <br> (LS2) | Bit 2 <br> (HS1) | Bit 1 <br> (LS1) | Bit 0 <br> (SRR) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| H | H | H | H | H | L | L | L | L | L | L | L | L | L | L | L |
| H | H | H | L | L | H | H | L | L | L | L | L | L | L | L | L |
| H | H | H | L | L | L | L | H | H | L | L | L | L | L | L | L |

### 3.2 Power-supply Fail

In case of undervoltage at pin VS, the Power-Supply Fail bit (PSF) in the output register is set and all outputs are disabled. To detect an undervoltage, its duration has to last longer than the undervoltage detection delay time $t_{d u v}$. The outputs are enabled immediately when supply voltage recovers normal operation value. The PSF bit stays high until it is reset by the SRR bit in the input register.

### 3.3 Open-load Detection

If the open-load detection bit (OLD) is set to low, a pull-up current for each high-side switch and a pull-down current for each low-side switch is turned on (open-load detection current $\mathrm{l}_{\text {OUT1-3 }}$ ). If the current through the external load does not reach the open-load detection current, the corresponding bit of the output in the output register is set to high.

Switching on an output stage with OLD bit set to low disables the open-load function for this output.

### 3.4 Overtemperature Protection

If the junction temperature of one ore more output stages exceeds the thermal prewarning threshold, $\mathrm{T}_{\mathrm{jPW} \text { set }}$, the temperature prewarning bit (TP) in the output register is set. When the temperature falls below the thermal prewarning threshold, $\mathrm{T}_{\mathrm{jPW}}$ reset, the bit TP is reset. The TP bit can be read without transferring a complete 16-bit data word. The status of TP is available at pin DO with the falling edge of CS. After the microcontroller has read this information, CS is set high and the data transfer is interrupted without affecting the status of input and output registers.

If the junction temperature of an output stage exceeds the thermal shutdown threshold, $\mathrm{T}_{\mathrm{j} \text { switch off }}$, the affected output is disabled and the corresponding bit in the output register is set to low. Additional the overload detection bit (OVL) in the output register is set. The output can be enabled again when the temperature falls below the thermal shutdown threshold, $\mathrm{T}_{\text {jswitch on }}$ and the SRR bit in the input register is set to high. Hysteresis of thermal prewarning and shutdown threshold avoids oscillations.

### 3.5 Short-circuit Protection

The output currents are limited by a current regulator. Overcurrent detection is activated by writing a high to the OCS bit in the input register. When the current in an output stage exceeds the overcurrent limitation and shut-down threshold, it is switched off after a delay time $\left(\mathrm{t}_{\mathrm{dSd}}\right)$. The over-load detection bit (OVL) is set and the corresponding status bit in the output register is set to low. For OCS = low the overcurrent shutdown is inactive and the OVL bit is not set by an overcurrent. By writing a high to the SRR bit in the input register the OVL bit is reset and the disabled outputs are enabled.

### 3.6 Inhibit

The SI bit in the input register has to be set to zero to inhibit the T6819/ATA6829.
All output stages are then turned off but the serial interface stays active. The current consumption is reduced to less than $5 \mu \mathrm{~A}$ at pin VS and less than $100 \mu \mathrm{~A}$ at pin VCC. The output stages can be activated again by bit $\mathrm{SI}=1$.

## 4. Absolute Maximum Ratings

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
All values refer to GND pins.

| Parameters | Pin | Symbol | Value | Unit |
| :---: | :---: | :---: | :---: | :---: |
| Supply voltage | 12 | $\mathrm{V}_{\text {vs }}$ | -0.3 to +40 | V |
| Supply voltage $\mathrm{t}<0.5 \mathrm{~s}$; $\mathrm{I}_{\mathrm{S}}>-2 \mathrm{~A}$ | 12 | $\mathrm{V}_{\mathrm{vs}}$ | -1 | V |
| Logic supply voltage | 11 | $\mathrm{V}_{\mathrm{Vcc}}$ | -0.3 to +7 | V |
| Logic input voltage | 5 to 8 | $\mathrm{V}_{\mathrm{CS}}, \mathrm{V}_{\mathrm{DI}}, \mathrm{V}_{\mathrm{CLK}}, \mathrm{V}_{\mathrm{PWWM}}$ | -0.3 to $\mathrm{V}_{\mathrm{vcc}}+0.3$ | V |
| Logic output voltage | 10 | $\mathrm{V}_{\mathrm{DO}}$ | -0.3 to $\mathrm{V}_{\mathrm{Vcc}}+0.3$ | V |
| Input current | 5 to 8 | $\mathrm{I}_{\mathrm{CS}}, \mathrm{I}_{\mathrm{D}}, \mathrm{I}_{\mathrm{CLK}}, \mathrm{I}_{\text {PWM }}$ | -10 to +10 | mA |
| Output current | 10 | $\mathrm{I}_{\mathrm{DO}}$ | -10 to +10 | mA |
| Output current | $\begin{gathered} 2 \text { to } 4 \\ 13 \text { to } 15 \end{gathered}$ | $I_{\text {Out3H, }}, I_{\mathrm{Out2H},} \mathrm{I}_{\mathrm{Out1H}}$ <br> $I_{\text {Out3L }}, I_{\text {Out2L, }} I_{\text {Out1L }}$ | Internally limited, see output specification |  |
| Output voltage | $\begin{gathered} 2 \text { to } 4 \\ 13 \text { to } 15 \end{gathered}$ | $\mathrm{I}_{\mathrm{Out} 3 \mathrm{H}}, \mathrm{I}_{\mathrm{Out} 2 \mathrm{H},} \mathrm{I}_{\mathrm{Out} 1 \mathrm{H}}$ $I_{\text {Out3L }}, I_{\text {Out2L, }} I_{\text {Out1L }}$ | -0.3 to +40 | V |
| Reverse conducting current $\left(\mathrm{t}_{\text {pulse }}=150 \mu \mathrm{~s}\right)$ | $\begin{gathered} 2 \text { to } 4 \\ 13 \text { to } 15 \\ \text { towards pin } 12 \end{gathered}$ | $I_{\text {Out3H }}, I_{\mathrm{Out2H},} \mathrm{I}_{\mathrm{Out} 1 \mathrm{H}}$ $I_{\text {Out3L }}, I_{\text {Out2L, }} I_{\text {Out1L }}$ | 17 | A |
| Junction temperature range |  | $\mathrm{T}_{J}$ | -40 to +150 | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature range |  | $\mathrm{T}_{\text {STG }}$ | -55 to +150 | ${ }^{\circ} \mathrm{C}$ |

## 5. Thermal Resistance

| Parameters | Test Conditions | Symbol | Value | Unit |
| :--- | :--- | :--- | :--- | :---: |
| T6819 | Measured to GND <br> Pins 1, 9 and 16 | $R_{\text {thJP }}$ | 30 | K/W |
| Junction pin |  | $R_{\text {thJA }}$ | 65 | K/W |
| Junction ambient | ATA6829 | Measured to heat slug <br> GND pins 1, 9 and 16 | $\mathrm{R}_{\mathrm{thJP}}$ | 5 |

## 6. Operating Range

| Parameters | Symbol | Value | Unit |
| :--- | :---: | :---: | :---: |
| Supply voltage | $\mathrm{V}_{\mathrm{VS}}$ | $\mathrm{V}_{\mathrm{UV}}{ }^{(1)}$ to 40 | V |
| Logic supply voltage | $\mathrm{V}_{\mathrm{VCC}}$ | 4.75 to 5.25 | V |
| Logic input voltage | $\mathrm{V}_{\mathrm{CS}}, \mathrm{V}_{\mathrm{DI}}, \mathrm{V}_{\mathrm{CLK}}, \mathrm{V}_{\mathrm{PWM}}$ | -0.3 to $\mathrm{V}_{\mathrm{VCC}}$ | V |
| Serial interface clock frequency | $\mathrm{f}_{\mathrm{CLK}}$ | 2 | MHz |
| PWM input frequency | $\mathrm{f}_{\mathrm{PWM}}$ | 1 | kHz |
| Junction temperature range | $\mathrm{T}_{\mathrm{j}}$ | -40 to +150 | ${ }^{\circ} \mathrm{C}$ |

Note: 1. Threshold for undervoltage detection.

## 7. Noise and Surge Immunity

| Parameters | Test Conditions | Value |
| :--- | :--- | :---: |
| Conducted interferences | ISO 7637-1 | Level 4 ${ }^{(1)}$ |
| Interference suppression | VDE 0879 Part 2 | Level 5 |
| ESD (Human Body Model) | ESD S 5.1 | 2 kV |
| ESD (Machine Model) | JEDEC A115A | 200 V |

Note: 1. Test pulse 5: $\mathrm{V}_{\text {smax }}=40 \mathrm{~V}$.

## 8. Electrical Characteristics

$7.5 \mathrm{~V}<\mathrm{V}_{\mathrm{S}}<40 \mathrm{~V} ; 4.75 \mathrm{~V}<\mathrm{V}_{\mathrm{CC}}<5.25 \mathrm{~V}$; INH = High; $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{j}}<150^{\circ} \mathrm{C}$; unless otherwise specified, all values refer to GND pins.

| No. | Parameters | Test Conditions | Pin | Symbol | Min. | Typ. | Max. | Unit | Type* |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | Current Consumption |  |  |  |  |  |  |  |  |
| 1.1 | Quiescent current VS | $\mathrm{V}_{\text {vs }}<20 \mathrm{~V}, \mathrm{SI}=$ low | 12 | $\mathrm{I}_{\mathrm{vs}}$ |  | 1 | 5 | $\mu \mathrm{A}$ | A |
| 1.2 | Quiescent current VCC | $\begin{aligned} & 4.75 \mathrm{~V}<\mathrm{V}_{\mathrm{Vcc}}<5.25 \mathrm{~V}, \\ & \mathrm{SI}=\text { low } \end{aligned}$ | 11 | $\mathrm{I}_{\mathrm{vcc}}$ |  | 60 | 100 | $\mu \mathrm{A}$ | A |
| 1.3 | Supply current VS | $\mathrm{V}_{\mathrm{Vs}}<20 \mathrm{~V}$ normal operating, all outputs off, input register bit 13 (OLD) $=$ high | 12 | $\mathrm{I}_{\mathrm{vs}}$ |  | 4 | 6 | mA | A |
| 1.4 | Supply current VCC | $4.75 \mathrm{~V}<\mathrm{V}_{\mathrm{Vcc}}<5.25 \mathrm{~V},$ normal operating | 11 | $\mathrm{I}_{\mathrm{vcc}}$ |  | 350 | 650 | $\mu \mathrm{A}$ | A |
| 1.5 | Discharge current VS | $\mathrm{V}_{\mathrm{Vs}}=32.5 \mathrm{~V}, \mathrm{INH}=$ low | 12 | $\mathrm{I}_{\mathrm{vs}}$ | 0.5 |  | 5.5 | mA | A |
| 1.6 | Discharge current VS | $\mathrm{V}_{\mathrm{vs}}=40 \mathrm{~V}, \mathrm{INH}=$ low | 12 | $\mathrm{I}_{\mathrm{vs}}$ | 2.5 |  | 10 | mA | A |
| 2 | Undervoltage Detection, Power-on Reset |  |  |  |  |  |  |  |  |
| 2.1 | Power-on reset threshold |  | 11 | $\mathrm{V}_{\mathrm{Vcc}}$ | 3.2 | 3.9 | 4.4 | V | A |
| 2.2 | Power-on reset delay time | After switching on $\mathrm{V}_{\mathrm{CC}}$ |  | $\mathrm{t}_{\text {dPor }}$ | 30 | 95 | 190 | $\mu \mathrm{s}$ | A |
| 2.3 | Undervoltage-detection threshold | $V_{C C}=5 \mathrm{~V}$ | 12 | $\mathrm{V}_{\mathrm{UV}}$ | 5.6 |  | 7.0 | V | A |
| 2.4 | Undervoltage-detection hysteresis | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ | 12 | $\Delta \mathrm{V}_{\mathrm{UV}}$ |  | 0.6 |  | V | A |
| 2.5 | Undervoltage-detection delay time |  |  | $\mathrm{t}_{\text {duv }}$ | 10 |  | 40 | $\mu \mathrm{s}$ | A |
| 3 | Thermal Prewarning and Shutdown |  |  |  |  |  |  |  |  |
| 3.1 | Thermal prewarning set |  |  | $\mathrm{T}_{\mathrm{jPW} \text { set }}$ | 120 | 145 | 170 | ${ }^{\circ} \mathrm{C}$ | B |
| 3.2 | Thermal prewarning reset |  |  | $\mathrm{T}_{\text {jPW reset }}$ | 105 | 130 | 155 | ${ }^{\circ} \mathrm{C}$ | B |
| 3.3 | Thermal prewarning hysteresis |  |  | $\Delta \mathrm{T}_{\text {jPW }}$ |  | 15 |  | K | B |
| 3.4 | Thermal shutdown off |  |  | $\mathrm{T}_{\mathrm{j} \text { switch off }}$ | 150 | 175 | 200 | ${ }^{\circ} \mathrm{C}$ | B |

*) Type means: $A=100 \%$ tested, $B=100 \%$ correlation tested, $C=$ Characterized on samples, $D=$ Design parameter
Note: 1. Delay time between rising edge of input signal at pin CS after data transmission and switch on/off output stages to $90 \%$ of final level. Device not in standby for $\mathrm{t}>1 \mathrm{~ms}$.
2. Delay time between rising/falling edge of input signal at pin PWM and switch on/off output stages to $90 \%$ of final level.
3. Difference between switch-on and switch-off delay time of input signal at pin PWM to output stages in PWM mode.

## 8. Electrical Characteristics (Continued)

$7.5 \mathrm{~V}<\mathrm{V}_{\mathrm{S}}<40 \mathrm{~V} ; 4.75 \mathrm{~V}<\mathrm{V}_{\mathrm{CC}}<5.25 \mathrm{~V}$; INH = High; $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{j}}<150^{\circ} \mathrm{C}$; unless otherwise specified, all values refer to GND pins.

| No. | Parameters | Test Conditions | Pin | Symbol | Min. | Typ. | Max. | Unit | Type* |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 3.5 | Thermal shutdown on |  |  | $\mathrm{T}_{\mathrm{j} \text { switch on }}$ | 135 | 160 | 185 | ${ }^{\circ} \mathrm{C}$ | B |
| 3.6 | Thermal shutdown hysteresis |  |  | $\Delta \mathrm{T}_{\mathrm{j} \text { switch off }}$ |  | 15 |  | K | B |
| 3.7 | Ratio thermal shutdown off/thermal prewarning set |  |  | $T_{j \text { switch off } /}$ $T_{j P W}$ set | 1.05 | 1.2 |  |  | B |
| 3.8 | Ratio thermal shutdown on/thermal prewarning reset |  |  | $\mathrm{T}_{\mathrm{j} \text { switch on/ }}$ <br> $\mathrm{T}_{\text {jPW reset }}$ | 1.05 | 1.2 |  |  | B |
| 4 | Output Specification (OUT1-OUT3) |  |  |  |  |  |  |  |  |
| 4.1 | On resistance | $\mathrm{I}_{\text {Out 1-3 H }}=-1.3 \mathrm{~A}$ | $\begin{gathered} 4,13 \\ 14 \end{gathered}$ | $\mathrm{R}_{\text {DSOn1-3H }}$ |  |  | 1.1 | $\Omega$ | A |
| 4.2 |  | $\mathrm{l}_{\text {Out } 1-3 \mathrm{~L}}=1.3 \mathrm{~A}$ | 2, 3, 15 | $\mathrm{R}_{\text {DSOn1-3L }}$ |  |  | 1.1 | $\Omega$ | A |
| 4.3 | High-side output leakage current | $\mathrm{V}_{\text {Out 1-3H }}=0 \mathrm{~V}$, output stages off | $\begin{gathered} 4,13 \\ 14 \end{gathered}$ | $\mathrm{l}_{\text {Out1-3H }}$ | -5 |  |  | $\mu \mathrm{A}$ | A |
| 4.4 | Low-side output leakage current | $V_{\text {Out 1-3 }}=V_{\text {VS, }}$ output stages off | 2, 3, 15 | $\mathrm{I}_{\text {Out } 1-3 \mathrm{~L}}$ |  |  | 5 | $\mu \mathrm{A}$ | A |
| 4.5 | High-side switch reverse diode forward voltage | $\mathrm{l}_{\text {Out }}=1.5 \mathrm{~A}$ | $\begin{gathered} 4,13 \\ 14 \end{gathered}$ | $\mathrm{V}_{\text {Out } 1-3}-\mathrm{V}_{\text {Vs }}$ |  |  | 1.5 | V | A |
| 4.6 | Low-side switch reverse diode forward voltage | $\mathrm{l}_{\text {Out 1-3 }} \mathrm{L}=-1.5 \mathrm{~A}$ | 2, 3, 15 | $\mathrm{V}_{\text {Out1-3L }}$ | -1.5 |  |  | V | A |
| 4.7 | High-side overcurrent limitation and shutdown threshold |  | $\begin{gathered} 4,13 \\ 14 \end{gathered}$ | $\mathrm{l}_{\text {Out1-3H }}$ | -2.5 | -2 | -1.5 | A | A |
| 4.8 | Low-side overcurrent limitation and shutdown threshold |  | 2, 3, 15 | $\mathrm{I}_{\text {Out-3L }}$ | 1.5 | 2 | 2.5 | A | A |
| 4.9 | Overcurrent shutdown delay time |  |  | $\mathrm{t}_{\mathrm{dSd}}$ | 10 |  | 40 | $\mu \mathrm{s}$ | A |
| 4.10 | High-side open load detection current | Input register bit 13 (OLD) = low, output off | $\begin{gathered} 4,13 \\ 14 \end{gathered}$ | $\mathrm{l}_{\text {Out1-3H }}$ | -2.5 |  | -0.2 | mA | A |
| 4.11 | Low-side open load detection current | Input register bit 13 (OLD) = low, output off | 2, 3, 15 | $I_{\text {Out1-3L }}$ | 0.2 |  | 2.5 | mA | A |
| 4.12 | High-side output switch on delay ${ }^{(1),(2)}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{Vs}}=13 \mathrm{~V} \\ & \mathrm{R}_{\text {Load }}=30 \Omega \end{aligned}$ |  | $\mathrm{t}_{\text {don }}$ |  |  | 20 | $\mu \mathrm{s}$ | A |
| 4.13 | Low-side output switch on delay ${ }^{(1),(2)}$ | $\begin{aligned} & V_{\mathrm{Vs}}=13 \mathrm{~V} \\ & \mathrm{R}_{\text {Load }}=30 \Omega \end{aligned}$ |  | $\mathrm{t}_{\text {don }}$ |  |  | 20 | $\mu \mathrm{s}$ | A |
| 4.14 | High-side output switch off delay ${ }^{(1),(2)}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{VS}}=13 \mathrm{~V} \\ & \mathrm{R}_{\text {Load }}=30 \Omega \end{aligned}$ |  | $\mathrm{t}_{\text {doff }}$ |  |  | 20 | $\mu \mathrm{s}$ | A |

*) Type means: $A=100 \%$ tested, $B=100 \%$ correlation tested, $C=$ Characterized on samples, $D=$ Design parameter
Note: 1. Delay time between rising edge of input signal at pin CS after data transmission and switch on/off output stages to $90 \%$ of final level. Device not in standby for $\mathrm{t}>1 \mathrm{~ms}$.
2. Delay time between rising/falling edge of input signal at pin PWM and switch on/off output stages to $90 \%$ of final level.
3. Difference between switch-on and switch-off delay time of input signal at pin PWM to output stages in PWM mode.

## 8. Electrical Characteristics (Continued)

$7.5 \mathrm{~V}<\mathrm{V}_{\mathrm{S}}<40 \mathrm{~V} ; 4.75 \mathrm{~V}<\mathrm{V}_{\mathrm{CC}}<5.25 \mathrm{~V}$; INH = High; $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{j}}<150^{\circ} \mathrm{C}$; unless otherwise specified, all values refer to GND pins.

| No. | Parameters | Test Conditions | Pin | Symbol | Min. | Typ. | Max. | Unit | Type* |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 4.15 | Low-side output switch off delay ${ }^{(1),(2)}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{VS}}=13 \mathrm{~V} \\ & \mathrm{R}_{\text {Load }}=30 \Omega \end{aligned}$ |  | $\mathrm{t}_{\text {doff }}$ |  |  | 3 | $\mu \mathrm{s}$ | A |
| 4.16 | Dead time between corresponding highand low-side switches | $\begin{aligned} & \mathrm{V}_{\mathrm{VS}}=13 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{Load}}=30 \Omega \end{aligned}$ |  | $\mathrm{t}_{\text {don }}-\mathrm{t}_{\text {doff }}$ | 1 |  |  | $\mu \mathrm{s}$ | A |
| 4.17 | $\begin{aligned} & \Delta \mathrm{t}_{\mathrm{dPWM}} \\ & \text { low-side switch }{ }^{(3)} \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{VS}}=13 \mathrm{~V} \\ & \mathrm{R}_{\text {Load }}=30 \Omega \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \Delta \mathrm{t}_{\mathrm{dPWM}}= \\ & \mathrm{t}_{\text {don }}-\mathrm{t}_{\text {doff }} \end{aligned}$ |  |  | 20 | $\mu \mathrm{s}$ | A |
| 4.18 | $\begin{aligned} & \Delta \mathrm{t}_{\mathrm{dPWM}} \\ & \text { high-side switch }^{(3)} \end{aligned}$ | $\begin{aligned} & \hline \mathrm{V}_{\text {Vs }}=13 \mathrm{~V} \\ & \mathrm{R}_{\text {Load }}=30 \Omega \end{aligned}$ |  | $\begin{aligned} & \Delta \mathrm{t}_{\mathrm{dPWM}}= \\ & \mathrm{t}_{\text {don }}-\mathrm{t}_{\text {doff }} \end{aligned}$ | 3 |  | 7 | $\mu \mathrm{s}$ | A |
| 5 | Logic Inputs DI, CLK, CS, PWM |  |  |  |  |  |  |  |  |
| 5.1 | Input voltage low-level threshold |  | 5-8 | $\mathrm{V}_{\text {IL }}$ | $\begin{aligned} & 0.3 \times \\ & V_{\mathrm{Vcc}} \end{aligned}$ |  |  | V | A |
| 5.2 | Input voltage high-level threshold |  | 5-8 | $\mathrm{V}_{\mathrm{IH}}$ |  |  | $\begin{aligned} & 0.7 \times \\ & \mathrm{V}_{\mathrm{Vcc}} \end{aligned}$ | V | A |
| 5.3 | Hysteresis of input voltage |  | 5-8 | $\Delta V_{1}$ | 50 |  | 700 | mV | A |
| 5.4 | Pull-down current Pins DI, CLK, PWM | $\mathrm{V}_{\mathrm{DI}}, \mathrm{V}_{\mathrm{CLK}}, \mathrm{V}_{\mathrm{PWM}}=\mathrm{V}_{\mathrm{CC}}$ | 6, 7, 8 | $\mathrm{I}_{\text {PD }}$ | 10 |  | 65 | $\mu \mathrm{A}$ | A |
| 5.5 | Pull-up current Pin CS | $\mathrm{V}_{\text {CS }}=0 \mathrm{~V}$ | 5 | $\mathrm{I}_{\text {PU }}$ | -65 |  | -10 | $\mu \mathrm{A}$ | A |
| 6 | Serial Interface - Logic Output DO |  |  |  |  |  |  |  |  |
| 6.1 | Output-voltage low level | $\mathrm{I}_{\mathrm{DOL}}=2 \mathrm{~mA}$ | 10 | $\mathrm{V}_{\text {DOL }}$ |  |  | 0.4 | V | A |
| 6.2 | Output-voltage high level | $\mathrm{I}_{\text {DOL }}=-2 \mathrm{~mA}$ | 10 | $\mathrm{V}_{\text {DOH }}$ | $\begin{gathered} \hline \mathrm{V}_{\mathrm{VCC}}- \\ 0.7 \mathrm{~V} \end{gathered}$ |  |  | V | A |
| 6.3 | Leakage current (tri-state) | $\begin{aligned} & \mathrm{V}_{\mathrm{CS}}=\mathrm{V}_{\mathrm{CC}} \\ & \mathrm{OV}<\mathrm{V}_{\mathrm{DO}}<\mathrm{V}_{\mathrm{VCC}} \end{aligned}$ | 10 | $\mathrm{I}_{\mathrm{DO}}$ | -10 |  | 10 | $\mu \mathrm{A}$ | A |
| 7 | Inhibit Input - Timing |  |  |  |  |  |  |  |  |
| 7.1 | Delay time from standby to normal operation |  |  | $\mathrm{t}_{\text {din }}$ |  |  | 100 | $\mu \mathrm{s}$ | A |

*) Type means: $A=100 \%$ tested, $B=100 \%$ correlation tested, $C=$ Characterized on samples, $D=$ Design parameter
Note: 1. Delay time between rising edge of input signal at pin CS after data transmission and switch on/off output stages to $90 \%$ of final level. Device not in standby for $\mathrm{t}>1 \mathrm{~ms}$.
2. Delay time between rising/falling edge of input signal at pin PWM and switch on/off output stages to $90 \%$ of final level.
3. Difference between switch-on and switch-off delay time of input signal at pin PWM to output stages in PWM mode.

## 9. Serial Interface - Timing

| No. | Parameters | Test Conditions | Pin | Timing Chart No. ${ }^{(1)}$ | Symbol | Min. | Typ. | Max. | Unit | Type* |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 8.1 | DO enable after CS falling edge | $C_{\text {DO }}=100 \mathrm{pF}$ | 10 | 1 | $t_{\text {ENDO }}$ |  |  | 200 | ns | D |
| 8.2 | DO disable after CS rising edge | $C_{\text {DO }}=100 \mathrm{pF}$ | 10 | 2 | $t_{\text {DISDO }}$ |  |  | 200 | ns | D |
| 8.3 | DO fall time | $\mathrm{C}_{\mathrm{DO}}=100 \mathrm{pF}$ | 10 | - | $\mathrm{t}_{\text {DOf }}$ |  |  | 100 | ns | D |
| 8.4 | DO rise time | $\mathrm{C}_{\mathrm{DO}}=100 \mathrm{pF}$ | 10 | - | $\mathrm{t}_{\text {DOr }}$ |  |  | 100 | ns | D |
| 8.5 | DO valid time | $\mathrm{C}_{\mathrm{DO}}=100 \mathrm{pF}$ | 10 | 10 | $\mathrm{t}_{\text {DOVal }}$ |  |  | 200 | ns | D |
| 8.6 | CS setup time |  | 5 | 4 | $\mathrm{t}_{\text {CSSethl }}$ | 225 |  |  | ns | D |
| 8.7 | CS setup time |  | 5 | 8 | $\mathrm{t}_{\text {cSSeth }}$ | 225 |  |  | ns | D |
| 8.8 | CS high time |  | 5 | 9 | $\mathrm{t}_{\mathrm{CSh}}$ | 500 |  |  | ns | D |
| 8.9 | CLK high time |  | 7 | 5 | $\mathrm{t}_{\text {CLKh }}$ | 225 |  |  | ns | D |
| 8.10 | CLK low time |  | 7 | 6 | $\mathrm{t}_{\text {CLKI }}$ | 225 |  |  | ns | D |
| 8.11 | CLK period time |  | 7 | - | $\mathrm{t}_{\text {CLK }}$ | 500 |  |  | ns | D |
| 8.12 | CLK setup time |  | 7 | 7 | $\mathrm{t}_{\text {CLKSethl }}$ | 225 |  |  | ns | D |
| 8.13 | CLK setup time |  | 7 | 3 | $\mathrm{t}_{\text {CLKSeth }}$ | 225 |  |  | ns | D |
| 8.14 | DI setup time |  | 6 | 11 | $t_{\text {Dlset }}$ | 40 |  |  | ns | D |
| 8.15 | DI hold time |  | 6 | 12 | $\mathrm{t}_{\text {DIHold }}$ | 40 |  |  | ns | D |

*) Type means: $A=100 \%$ tested, $B=100 \%$ correlation tested, $C=$ Characterized on samples, $D=$ Design parameter
Note: 1. See Figure 9-1 on page 12

Figure 9-1. Serial Interface Timing with Chart Number


CS



Inputs DI, CLK, CS: High level $=0.7 \times V_{C C}$, low level $=0.3 \times V_{C C}$ Output DO: High level $=0.8 \times \mathrm{V}_{\mathrm{CC}}$, low level $=0.2 \times \mathrm{V}_{\mathrm{CC}}$

## 10. Application Circuit



### 10.1 Application Notes

It is strongly recommended to connect the blocking capacitors at $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{S}}$ as close as possible to the power supply and GND pins.
Recommended value for capacitors at $\mathrm{V}_{\mathrm{S}}$ :
Electrolytic capacitor $C>22 \mu \mathrm{~F}$ in parallel with a ceramic capacitor $\mathrm{C}=100 \mathrm{nF}$. Value for electrolytic capacitor depends on external loads, conducted interferences and reverse conducting current $\mathrm{I}_{\mathrm{Outt}, 2,3}$ (see "Absolute Maximum Ratings" on page 7).
Recommended value for capacitors at $\mathrm{V}_{\mathrm{Cc}}$ :
Electrolytic capacitor $\mathrm{C}>10 \mu \mathrm{~F}$ in parallel with a ceramic capacitor $\mathrm{C}=100 \mathrm{nF}$.
To reduce thermal resistance it is recommended to place cooling areas on the PCB as close as possible to the GND pins. Negative spikes at the output pins (e.g. negative spikes caused by an inductive load switched off with a high side driver) may activate the overtemperature protection function of the T6819/ATA6829. In this condition, the affected output will be switched off. If this behavior is not acceptable or compatible with the specific application functionally, it is necessary, that for switching on required outputs again, the SRR bit (Status Register Reset) is set, to ensure a reset of the overtemperature function.

11. Ordering Information

| Extended Type Number | Package | Remarks |
| :--- | :---: | :--- |
| T6819-TBSY | SO16 | Power package, tubed, lead-free |
| T6819-TBQY | SO16 | Power package, taped and reeled, lead-free |
| ATA6829-T3SY | PSO16 | Power package with heat slug, tubed, lead-free |
| ATA6829-T3QY | PSO16 | Power package with heat slug, taped and reeled, lead-free |

12. Package Information


Package: PSO16 with heat slug Dimensions in mm


technical drawings according to DIN specifications


Drawing-No.: 6.541-5050.01-4
Issue: 2; 18.08.05

## 13. Revision History

Please note that the following page numbers referred to in this section refer to the specific revision mentioned, not to this document.

| Revision No. | History |
| :--- | :--- |
| 4531 -BCD-09/05 | $\bullet$ Complete datasheet: T6829 changed in ATA6829 <br>  <br>  <br> $\bullet$ • Ordering Information on page 14 changed <br> • Package drawing on page 15 changed |

## Atmel Corporation

2325 Orchard Parkway
San Jose, CA 95131, USA
Tel: 1(408) 441-0311
Fax: 1(408) 487-2600

## Regional Headquarters

Europe<br>Atmel Sarl<br>Route des Arsenaux 41<br>Case Postale 80<br>$\mathrm{CH}-1705$ Fribourg<br>Switzerland<br>Tel: (41) 26-426-5555<br>Fax: (41) 26-426-5500

Asia
Room 1219
Chinachem Golden Plaza
77 Mody Road Tsimshatsui
East Kowloon
Hong Kong
Tel: (852) 2721-9778
Fax: (852) 2722-1369
Japan
9F, Tonetsu Shinkawa Bldg.
1-24-8 Shinkawa
Chuo-ku, Tokyo 104-0033
Japan
Tel: (81) 3-3523-3551
Fax: (81) 3-3523-7581

## Atmel Operations

Memory<br>2325 Orchard Parkway<br>San Jose, CA 95131, USA<br>Tel: 1(408) 441-0311<br>Fax: 1(408) 436-4314

## Microcontrollers

2325 Orchard Parkway
San Jose, CA 95131, USA
Tel: 1(408) 441-0311
Fax: 1(408) 436-4314
La Chantrerie
BP 70602
44306 Nantes Cedex 3, France
Tel: (33) 2-40-18-18-18
Fax: (33) 2-40-18-19-60
ASIC/ASSP/Smart Cards
Zone Industrielle
13106 Rousset Cedex, France
Tel: (33) 4-42-53-60-00
Fax: (33) 4-42-53-60-01
1150 East Cheyenne Mtn. Blvd.
Colorado Springs, CO 80906, USA
Tel: 1(719) 576-3300
Fax: 1(719) 540-1759
Scottish Enterprise Technology Park
Maxwell Building
East Kilbride G75 0QR, Scotland
Tel: (44) 1355-803-000
Fax: (44) 1355-242-743

## RF/Automotive

Theresienstrasse 2
Postfach 3535
74025 Heilbronn, Germany
Tel: (49) 71-31-67-0
Fax: (49) 71-31-67-2340
1150 East Cheyenne Mtn. Blvd.
Colorado Springs, CO 80906, USA
Tel: 1(719) 576-3300
Fax: 1(719) 540-1759
Biometrics/Imaging/Hi-Rel MPU/
High Speed Converters/RF Datacom Avenue de Rochepleine
BP 123
38521 Saint-Egreve Cedex, France
Tel: (33) 4-76-58-30-00
Fax: (33) 4-76-58-34-80

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDITIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel's products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.
© Atmel Corporation 2005. All rights reserved. Atmel ${ }^{\circledR}$, logo and combinations thereof, Everywhere You Are ${ }^{\circledR}$ and others, are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others.

