# 32-Mbit (2M x 16) Static RAM #### **Features** · Very high speed: 55 ns and 70 ns • Wide voltage range: 2.20V-3.60V Ultra-low active power Typical active current: 2 mA @ f = 1 MHz — Typical active current: 15 mA @ f = f<sub>max</sub> · Ultra low standby power Easy memory expansion with CE<sub>1</sub>, CE<sub>2</sub> and OE features · Automatic power-down when deselected · CMOS for optimum speed/power Packages offered in a 48-ball FBGA ## Functional Description<sup>[1]</sup> The CY62177DV30 is a high-performance CMOS static RAM organized as 2M words by 16 bits. This device features advanced circuit design to provide ultra-low active current. This is ideal for providing More Battery Life™ (MoBL®) in portable applications such as cellular telephones. The device also has an automatic power-down feature that significantly reduces power consumption. The device can also be put into standby mode when deselected (CE1 HIGH or CE2 LOW or both BHE and BLE are HIGH). The input/output pins (I/O<sub>0</sub> through I/O<sub>15</sub>) are placed in a high-impedance state when: deselected (CE<sub>1</sub>HIGH or CE<sub>2</sub> LOW), outputs are disabled (OE HIGH), both Byte High Enable and Byte Low Enable are disabled (BHE, BLE HIGH), or during a write operation (CE<sub>1</sub> LOW, CE2 HIGH and WE LOW). Writing to the device is accomplished by taking Chip Enables $(\overline{CE}_1 LOW)$ and $\overline{CE}_2 HIGH$ ) and Write Enable $(\overline{WE})$ input LOW. If Byte Low Enable $(\overline{BLE})$ is LOW, then data from I/O pins (I/O<sub>0</sub>) through I/O<sub>7</sub>), is written into the location specified on the address pins (A<sub>0</sub> through A<sub>20</sub>). If Byte High Enable (BHE) is LOW, then data from I/O pins (I/O<sub>8</sub> through I/O<sub>15</sub>) is written into the location specified on the address pins $(A_0)$ through $A_{20}$ . Reading from the device is accomplished by taking Chip Enables (CE<sub>1</sub> LOW and CE<sub>2</sub> HIGH) and Output Enable (OE) LOW while forcing the Write Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW, then data from the memory location specified by the address pins will appear on $I/O_0$ to $I/O_7$ . If Byte High Enable (BHE) is LOW, then data from memory will appear on I/O<sub>8</sub> to I/O<sub>15</sub>. See the truth table for a complete description of read and write modes. 1. For best practice recommendations, please refer to the Cypress application note "System Design Guidelines" on http://www.cypress.com. # Pin Configuration<sup>[2]</sup> ### **Product Portfolio** | | | | | | | | Power D | issipation | | | |---------------|------|----------------------------|------|-------|----------------------------|----------|-------------------------|------------|----------------------------|--------------------------------| | | | | | | | Operatir | ng I <sub>CC</sub> (mA) | | | | | | V | <sub>CC</sub> Range ( | V) | Speed | f = 1 | MHz | f = 1 | max | Standby | I <sub>SB2</sub> (μ <b>A</b> ) | | Product | Min. | <b>Typ.</b> <sup>[3]</sup> | Max. | (ns) | <b>Typ.</b> <sup>[3]</sup> | Max. | Typ. <sup>[3]</sup> | Max. | <b>Typ.</b> <sup>[3]</sup> | Max. | | CY62177DV30L | 2.20 | 3.0 | 3.60 | 55 | 2 | 4 | 15 | 30 | 5 | 60 | | | | | | 70 | | | 12 | 25 | | | | CY62177DV30LL | | | | 55 | 2 | 4 | 15 | 30 | 5 | 50 | | | | | | 70 | | | 12 | 25 | | | DNU pins have to be left floating or tied to Vss to ensure proper application. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ.)</sub>, T<sub>A</sub> = 25°C. ### **Maximum Ratings** (Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature ......-65°C to + 150°C Ambient Temperature with Power Applied.....-55°C to + 125°C Supply Voltage to Ground Potential ...... -0.3V to $V_{CC} + 0.3V$ DC Voltage Applied to Outputs in High Z State $^{[4, 5]}$ ......-0.3V to $V_{CC}$ + 0.3V DC Input Voltage $^{[4, 5]}$ ......-0.3V to $V_{CC}$ + 0.3V | Output Current into Outputs (LOW) | 20 mA | |--------------------------------------------------------|----------| | Static Discharge Voltage(per MIL-STD-883, Method 3015) | . >2001V | | Latch-Up Current | >200 mA | ### **Operating Range** | Device | Range | Ambient<br>Temperature | V <sub>CC</sub> <sup>[6]</sup> | |---------------|------------|------------------------|--------------------------------| | CY62177DV30L | Industrial | –40°C to +85°C | 2.20V to | | CY62177DV30LL | | | 3.60V | # **Electrical Characteristics** Over the Operating Range | | | | | CY62177DV30-55 | | 0-55 | CY6 | 2177DV3 | 0-70 | | |------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|----------------|-----------------|--------------------------|------------|-----------------|--------------------------|------| | Parameter | Description | Test Conditions | | | <b>Typ.</b> [3] | Max. | Min. | <b>Typ.</b> [3] | Max. | Unit | | V <sub>OH</sub> | Output HIGH | $I_{OH} = -0.1 \text{ mA}$ $V_{CC} = 2.20^{\circ}$ | | 2.0 | | | 2.0 | | | V | | | Voltage | $I_{OH} = -1.0 \text{ mA}$ | $V_{CC} = 2.70V$ | 2.4 | | | 2.4 | | | V | | V <sub>OL</sub> | Output LOW | $I_{OL} = 0.1 \text{ mA}$ | $V_{CC} = 2.20V$ | | | 0.4 | | | 0.4 | V | | | Voltage | I <sub>OL</sub> = 2.1mA | $V_{CC} = 2.70V$ | | | 0.4 | | | 0.4 | V | | V <sub>IH</sub> | Input HIGH Voltage | $V_{CC} = 2.2V \text{ to } 2.7V$ | | 1.8 | | V <sub>CC</sub><br>+0.3V | 1.8 | | V <sub>CC</sub><br>+0.3V | V | | | | V <sub>CC</sub> = 2.7V to 3.6V | | | | V <sub>CC</sub><br>+0.3V | 2.2 | | V <sub>CC</sub><br>+0.3V | V | | V <sub>IL</sub> | Input LOW Voltage | $V_{CC} = 2.2V \text{ to } 2.7V$ | V <sub>CC</sub> = 2.2V to 2.7V | | | 0.6 | -0.3 | | 0.6 | V | | | | V <sub>CC</sub> = 2.7V to 3.6V | V <sub>CC</sub> = 2.7V to 3.6V | | | 0.8 | -0.3 | | 0.8 | V | | I <sub>IX</sub> | Input Leakage<br>Current | $GND \leq V_I \leq V_{CC}$ | | -1 | | +1 | <b>–</b> 1 | | +1 | μА | | I <sub>OZ</sub> | Output Leakage<br>Current | GND $\leq$ V <sub>O</sub> $\leq$ V <sub>CC</sub> , Out | put Disabled | -1 | | +1 | <b>–</b> 1 | | +1 | μА | | I <sub>CC</sub> | V <sub>CC</sub> Operating | $f = f_{MAX} = 1/t_{RC}$ | $V_{CC} = V_{CCmax}$ | | 15 | 30 | | 12 | 25 | mΑ | | | Supply<br>Current | f = 1 MHz | I <sub>OUT</sub> = 0 mA<br>CMOS levels | | 2 | 4 | | 2 | 4 | mA | | I <sub>SB1</sub> | Automatic CE | $CE_1 \ge V_{CC}-0.2V$ , $CE_1$ | | | 5 | 100 | | 5 | 100 | μΑ | | | Power-Down<br>Current—CMOS<br>Inputs | $V_{IN} \ge V_{CC} - 0.2V$ , $V_{IN} \le 0.2V$ )<br>$f = f_{MAX}$ (Address and Data<br>Only), $f = 0$ (OE, WE, BHE and<br>BLE), $V_{CC} = 3.60V$ | | | 5 | 100 | | 5 | 100 | | | I <sub>SB2</sub> | Automatic CE | $CE_1 \ge V_{CC} - 0.2V$ , CE | E <sub>2</sub> < 0.2V, L | | 5 | 60 | | 5 | 60 | μА | | | Power-Down<br>Current—CMOS<br>Inputs | $V_{IN} \ge V_{CC} - 0.2V \text{ or } V_{IN} \le 0.2V,$<br>f = 0, $V_{CC} = 3.60V$ | | | 5 | 50 | | 5 | 50 | | Notes. 4. V<sub>IL(min.)</sub> = -2.0V for pulse durations less than 20 ns. 5. V<sub>IH(Max)</sub> = V<sub>CC</sub> + 0.75V for pulse durations less than 20 ns. 6. Full Device AC operation requires linear V<sub>CC</sub> ramp from 0 to V<sub>CC(min)</sub> ≥ 500 μs. ### Capacitance<sup>[7,8]</sup> | Parameter | Description | Test Conditions | Max. | Unit | |------------------|--------------------|-----------------------------------------|------|------| | C <sub>IN</sub> | Input Capacitance | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 12 | pF | | C <sub>OUT</sub> | Output Capacitance | $V_{CC} = V_{CC(typ)}$ | 12 | pF | ### Thermal Resistance<sup>[7]</sup> | Parameter | Description | Test Conditions | BGA | Unit | |-----------------|------------------------------------------|------------------------------------------------------------------------|-----|------| | $\Theta_{JA}$ | Thermal Resistance (Junction to Ambient) | Still Air, soldered on a 3 × 4.5 inch, two-layer printed circuit board | 55 | °C/W | | Θ <sup>JC</sup> | Thermal Resistance (Junction to Case) | | 16 | °C/W | #### **AC Test Loads and Waveforms** | Parameters | 2.5V (2.2V to 2.7V) | 3.0V (2.7V to 3.6V) | Unit | |-----------------|---------------------|---------------------|------| | R1 | 16667 | 1103 | Ω | | R2 | 15385 | 1554 | Ω | | R <sub>TH</sub> | 8000 | 645 | Ω | | $V_{TH}$ | 1.20 | 1.75 | V | ### Data Retention Characteristics (Over the Operating Range) | Parameter | Description | Conditions | | Min. | <b>Typ.</b> <sup>[3]</sup> | Max. | Unit | |---------------------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|----|-----------------|----------------------------|------|------| | $V_{DR}$ | V <sub>CC</sub> for Data Retention | | | 1.5 | | | V | | I <sub>CCDR</sub> | Data Retention Current | V <sub>CC</sub> = 1.5V | L | | | 30 | μΑ | | | | $\begin{split} &\frac{V_{CC}}{CE_1} = 1.5V \\ &CE_1 \ge V_{CC} - 0.2V, \ CE_2 < 0.2V, \\ &V_{IN} \ge V_{CC} - 0.2V \ or \ V_{IN} \le 0.2V \end{split}$ | LL | | | 25 | | | t <sub>CDR</sub> <sup>[7]</sup> | Chip Deselect to Data<br>Retention Time | | | 0 | | | ns | | t <sub>R</sub> <sup>[9]</sup> | Operation Recovery Time | | | t <sub>RC</sub> | | | ns | - 7. Tested initially and after any design or process changes that may affect these parameters. 8. This applies for all packages. 9. Full device operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min.)</sub> ≥ 100 μs or stable at V<sub>CC(min.)</sub> ≥ 100 μs. # **Data Retention Waveform**[10, 11] ## Switching Characteristics Over the Operating Range<sup>[11, 12]</sup> | | | 55 | ns | 70 | | | |-----------------------------|--------------------------------------------|------|------|------|------|------| | Parameter | Description | Min. | Max. | Min. | Max. | Unit | | READ CYCLE | | 1 | | • | | | | t <sub>RC</sub> | Read Cycle Time | 55 | | 70 | | ns | | $t_{AA}$ | Address to Data Valid | | 55 | | 70 | ns | | t <sub>OHA</sub> | Data Hold from Address Change | 10 | | 10 | | ns | | t <sub>ACE</sub> | CE LOW to Data Valid | | 55 | | 70 | ns | | t <sub>DOE</sub> | OE LOW to Data Valid | | 25 | | 35 | ns | | t <sub>LZOE</sub> | OE LOW to LOW Z <sup>[13]</sup> | 5 | | 5 | | ns | | t <sub>HZOE</sub> | OE HIGH to High Z <sup>[13, 14]</sup> | | 20 | | 25 | ns | | t <sub>LZCE</sub> | CE LOW to Low Z <sup>[13]</sup> | 10 | | 10 | | ns | | t <sub>HZCE</sub> | CE HIGH to High Z <sup>[13, 14]</sup> | | 20 | | 25 | ns | | t <sub>PU</sub> | CE LOW HIGH to Power-Up | 0 | | 0 | | ns | | t <sub>PD</sub> | CE HIGH to Power-Down | | 55 | | 70 | ns | | t <sub>DBE</sub> | BLE/BHE LOW to Data Valid | | 55 | | 70 | ns | | t <sub>LZBE</sub> | BLE/BHE LOW to Low Z <sup>[13]</sup> | 10 | | 5 | | ns | | t <sub>HZBE</sub> | BLE/BHE HIGH to HIGH Z <sup>[13, 14]</sup> | | 20 | | 25 | ns | | WRITE CYCLE <sup>[15]</sup> | | • | | • | | | | t <sub>WC</sub> | Write Cycle Time | 55 | | 70 | | ns | | t <sub>SCE</sub> | CE LOW to Write End | 40 | | 60 | | ns | | t <sub>AW</sub> | Address Set-Up to Write End | 40 | | 60 | | ns | | t <sub>HA</sub> | Address Hold from Write End | 0 | | 0 | | ns | | t <sub>SA</sub> | Address Set-Up to Write Start | 0 | | 0 | | ns | | t <sub>PWE</sub> | WE Pulse Width | 40 | | 45 | | ns | | t <sub>BW</sub> | BLE/BHE LOW to Write End | 40 | | 60 | | ns | | t <sub>SD</sub> | Data Set-Up to Write End | 25 | | 30 | | ns | | t <sub>HD</sub> | Data Hold from Write End | 0 | | 0 | | ns | | t <sub>HZWE</sub> | WE LOW to High-Z <sup>[13, 14]</sup> | | 20 | | 25 | ns | | t <sub>LZWE</sub> | WE HIGH to Low-Z <sup>[13]</sup> | 10 | | 10 | | ns | Notes: 10. BHE.BLE is the AND of both BHE and BLE. Chip can be deselected by either disabling the chip enable signals or by disabling both BHE and BLE. 11. CE is the logical combination of CE<sub>1</sub> and CE<sub>2</sub>. When CE<sub>1</sub> is LOW and CE<sub>2</sub> is HIGH, CE is LOW; when CE<sub>1</sub> is HIGH or CE<sub>2</sub> is LOW, CE is HIGH. 12. Test conditions for all parameters other than tri-state parameters assume signal transition time of 1 ns/V, timing reference levels of V<sub>CC(typ)</sub>/2, input pulse levels of 0 to V<sub>CC(typ)</sub>, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> as shown in the "AC Test Loads and Waveforms" section. 13. At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZOE</sub>, t<sub>HZBE</sub> is less than t<sub>LZOE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZOE</sub>, and t<sub>HZWE</sub> for any given device. <sup>14.</sup> t<sub>HZOE</sub>: t<sub>HZOE</sub>: t<sub>HZOE</sub>, t<sub>HZDE</sub>, and t<sub>HZWE</sub> transitions are measured when the <u>outputs</u> enter <u>a high</u> impedance state. 15. The internal Write time of the memory is defined by the overlap of WE, CE = V<sub>IL</sub>. BHE and/or BLE = V<sub>IL</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input set-up and hold timing should be referenced to the edge of the signal that terminates the write. # **Switching Waveforms** Read Cycle 1 (Address Transition Controlled)<sup>[16, 17]</sup> Read Cycle 2 (OE Controlled)[11, 17, 18] # Switching Waveforms (continued) Write Cycle 1 (WE Controlled)[11, 15, 19, 20, 21] # Write Cycle 2 (CE Controlled)[11, 15, 19, 20, 21] #### Notes: 19. Data I/O is high impedance if $\overline{\text{OE}} = \text{V}_{\text{IH}}$ . 20. If $\overline{\text{CE}}$ goes HIGH simultaneously with WE = V<sub>IH</sub>, the output remains in a high-impedance state. 21. During this period, the I/Os are in output state and input signals should not be applied. # Switching Waveforms (continued) Write Cycle 3 (WE Controlled, OE LOW)[11, 20, 21] Write Cycle 4 (BHE/BLE Controlled, OE LOW)[11, 20, 21] # **Truth Table** | CE <sub>1</sub> | CE <sub>2</sub> | WE | OE | BHE | BLE | Inputs/Outputs | Mode | Power | |-----------------|-----------------|----|----|-----|-----|--------------------------------------------------------------------------------------------------|---------------------|----------------------------| | Н | Х | Х | Х | Х | Х | High Z | Deselect/Power-Down | Standby (I <sub>SB</sub> ) | | Х | L | Х | Х | Х | Х | High Z | Deselect/Power-Down | Standby (I <sub>SB</sub> ) | | Х | Х | Х | Х | Н | Н | High Z | Deselect/Power-Down | Standby (I <sub>SB</sub> ) | | L | Н | Н | L | L | L | Data Out (I/O <sub>0</sub> -I/O <sub>15</sub> ) | Read | Active (I <sub>CC</sub> ) | | L | Н | Н | L | Н | L | Data Out (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>High Z (I/O <sub>8</sub> –I/O <sub>15</sub> ) | Read | Active (I <sub>CC</sub> ) | | L | Н | Н | L | L | Н | High Z (I/O <sub>0</sub> -I/O <sub>7</sub> );<br>Data Out (I/O <sub>8</sub> -I/O <sub>15</sub> ) | Read | Active (I <sub>CC</sub> ) | | L | Н | Н | Н | L | Н | High Z | Output Disabled | Active (I <sub>CC</sub> ) | | L | Н | Н | Н | Н | L | High Z | Output Disabled | Active (I <sub>CC</sub> ) | | L | Н | Н | Н | L | L | High Z | Output Disabled | Active (I <sub>CC</sub> ) | | L | Н | L | Х | L | L | Data In (I/O <sub>0</sub> -I/O <sub>15</sub> ) | Write | Active (I <sub>CC</sub> ) | | L | Н | L | Х | Н | L | Data In (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>High Z (I/O <sub>8</sub> –I/O <sub>15</sub> ) | Write | Active (I <sub>CC</sub> ) | | L | Н | L | Х | L | Н | High Z (I/O <sub>0</sub> -I/O <sub>7</sub> );<br>Data In (I/O <sub>8</sub> -I/O <sub>15</sub> ) | Write | Active (I <sub>CC</sub> ) | # **Ordering Information** | Speed<br>(ns) | Ordering Code | Package<br>Diagram | Package Type | Operating<br>Range | |---------------|----------------------|--------------------|------------------------------------------------|--------------------| | 55 | CY62177DV30L-55BAI | 51-85191 | 48-ball FBGA (8 mm × 9.5mm × 1.2 mm) | Industrial | | | CY62177DV30LL-55BAI | | | | | | CY62177DV30LL-55BAXI | | 48-ball FBGA (8 mm × 9.5mm × 1.2 mm) (Pb-free) | | | 70 | CY62177DV30L-70BAI | 51-85191 | 48-ball FBGA (8 mm × 9.5mm × 1.2 mm) | Industrial | Page 9 of 11 ## **Package Diagram** #### 48 FBGA (8 x 9.5 x 1.2 MM) (51-85191) MoBL is a registered trademark and More Battery Life is a trademarks of Cypress Semiconductor Corporation. All product and company names mentioned in this document may be the trademarks of their respective holders # **Document History Page** | | Document Title:CY62177DV30 MoBL <sup>®</sup> 32-Mbit (2M x 16) Static RAM<br>Document #: 38-05633 | | | | | | | |------|---------------------------------------------------------------------------------------------------|------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | REV. | ECN NO. | Issue Date | Orig. of<br>Change | Description of Change | | | | | ** | 251075 | See ECN | AJU | New Data Sheet | | | | | *A | 330363 | See ECN | AJU | Changed title of data sheet from CYM62177DV30 to CY62177DV30<br>Added second chip enable (CE <sub>2</sub> )<br>Added footnote #12 on page 5 | | | | | *B | 400960 | See ECN | NXR | Changed address of Cypress Semiconductor Corporation on Page# 1 from "3901 North First Street" to "198 Champion Court" Changed $I_{SB1}$ from 60 and 40 $\mu A$ to 100 $\mu A$ for the L and LL versions for both the 55 and the 70 ns speed bins respectively. | | | | | *C | 469187 | See ECN | NXR | Converted from Preliminary to Final Changed the $I_{SB2(Max)}$ from 40 $\mu$ A to 50 $\mu$ A for LL version of both 45 ns and 55 ns speed bins Changed the $I_{CCDR(Max)}$ from 20 $\mu$ A to 25 $\mu$ A for LL version Updated the Ordeing Information table | | | |