

AS1105

Data Sheet

## Serially Interfaced, 4-Digit LED Driver

## 1 General Description

The AS1105 is an LED driver for 7-segment numeric displays of up to 4 digits. The AS1105 can be programmed via a conventional 4-wire serial interface.

The device includes a BCD code-B decoder, a multiplex scan circuitry, segment and display drivers, and a 32-bit memory. The memory is used to store the LED settings, so that continuous reprogramming is not necessary.

Every individual segment can be addressed and updated separately. Only one external resistor is required to set the current through the LED display.

Brightness can be controlled either in an analog or digital way. The user can choose the internal code-B decoder to display numeric digits or to address each segment directly.

The AS1105 features an extremely low shutdown current of only  $20\mu A$  and an operational current of less than  $500\mu A$ . The number of visible digits can be programmed as well.

The AS1105 can be reset by software and an external clock can be used. Several test modes support easy debugging.

AS1105 is offered in a 20-pin SOIC package.

## 2 Key Features

- Cost effective version of AS1100 functionality for applications up to 4-Digits
- 10MHz Serial Interface
- Individual LED Segment Control
- Decode/No-Decode Digit Selection
- 20µA Low-Power Shutdown (Data Retained)
- Extremely low Operating Current 0.5mA in open loop
- Digital and Analog Brightness Control
- Display Blanked on Power-Up
- Drive Common-Cathode LED Display
- Software Reset
- Optional External clock
- 20-pin SOIC Package

## 3 Applications

The AS1105 is an ideal solution for Bar-Graph Displays, Industrial Controllers, Panel Meters, LED Matrix Displays and White Goods such as washing machines, dishwasher, etc.

Figure 1. Typical Application Circuit





# 4 Pin Assignments

Figure 2. Pin Configuration (Top View)



## **Pin Descriptions**

Table 1. Pin Descriptions

| Pin<br>Name | Pin Number   | Description                                                                                                                                                                                                                                           |
|-------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DOUT        | 1            | <b>Serial data output for cascading drivers.</b> The output is valid after 16.5 clock cycles. The output is never set to high impedance.                                                                                                              |
| DIN         | 2            | <b>Data input.</b> Data is programmed into the 16-bit shift register on the rising CLK edge.                                                                                                                                                          |
| DIG0-DIG3   | 3,8,5,6      | 4-digit driver lines that sink the current from the common cathode of the display. In shutdown mode the AS1105 switches the outputs to VDD.                                                                                                           |
| GND         | 4,7          | Both GND pins must be connected.                                                                                                                                                                                                                      |
| LOAD        | 9            | <b>Strobe input.</b> With the rising edge of the LOAD signal the 16-bit of serial data is latched into the register.                                                                                                                                  |
| CLK         | 10           | Clock input. The interface is capable to support clock frequencies up to 10MHz. The serial data is clocked into the internal shift register with the rising edge of the CLK signal. On the DOUT pin the data is applied with the falling edge of CLK. |
| SEG A-G, DP | 11–14, 17–20 | Seven segment driver lines including the decimal point. When a segment is turned off the output is connected to GND.                                                                                                                                  |
| ISET        | 15           | The current into I <sub>SET</sub> determines the peak current through the segments and therefore the brightness.                                                                                                                                      |
| VDD         | 16           | Positive Supply Voltage (+5V)                                                                                                                                                                                                                         |



# **5 Absolute Maximum Ratings**

Table 2. Absolute Maximum Ratings

| Parameter                            | Min   | Max       | Units | Notes                                                                                                                                                                                                 |
|--------------------------------------|-------|-----------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VDD to GND                           | -0.3  | +6        | V     |                                                                                                                                                                                                       |
| DIN, CLK, LOAD to GND                | -0.3  | +6        | V     |                                                                                                                                                                                                       |
| All Other pins to GND                | -0.3  | VDD + 0.3 | V     |                                                                                                                                                                                                       |
| Current                              |       |           |       |                                                                                                                                                                                                       |
| DIG0-DIG3 Sink Current               | 5     | 00        | mA    |                                                                                                                                                                                                       |
| SEGA-G, DP Source Current            | 10    | 00        | mA    |                                                                                                                                                                                                       |
| Continuous Power Dissipation (TA = + | 85°C) | •         |       |                                                                                                                                                                                                       |
| Wide SO                              | 9.    | 41        | mW    | Derate 11.8mW/°C above +70°C                                                                                                                                                                          |
| Operating Temperature Range          | -40   | +85       | °C    |                                                                                                                                                                                                       |
| Storage Temperature Range            | -65   | +150      | °C    |                                                                                                                                                                                                       |
| Package body temperature             |       | +260      | °C    | The reflow peak soldering temperature (body temperature) is specified according IPC/JEDEC J-STD-020C "Moisture/Reflow Sensitivity Classification for non-hermetic Solid State Surface Mount Devices". |



# **6 Electrical Characteristics**

VDD = 5V, Rset = 9.53k $\Omega$ ±1%, T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>, unless otherwise noted.

Table 3. Electrical Characteristics

| Symbol                            | Parameter                                     | Conditions                                                  | Min     | Тур | Max  | Units |
|-----------------------------------|-----------------------------------------------|-------------------------------------------------------------|---------|-----|------|-------|
| VDD                               | Operating Supply Voltage                      |                                                             | 4.0     | 5.0 | 5.5  | V     |
| IDDSD                             | Shutdown Supply Current                       | All digital inputs at VDD or GND, $T_A = +25^{\circ}C$      |         | 20  | 50   | μΑ    |
|                                   |                                               | RSET = open circuit                                         |         |     | 500  | μΑ    |
| IDD                               | Operating Supply Current                      | All segments and decimal point on, I <sub>SEG</sub> = -40mA |         | 330 |      | mA    |
| fosc                              | Display Scan Rate                             |                                                             | 500     | 800 | 1300 | Hz    |
| IDIGIT                            | Digit Drive Sink Current                      | Vout = 0.65V                                                | 320     |     |      | mA    |
| I <sub>SEG</sub>                  | Segment Drive Source Current                  | $T_A = +25^{\circ}C$ , Vout = (VDD -1V)                     | -30     | -40 | -45  | mA    |
| Δl <sub>SEG</sub>                 | Segment Drive Current<br>Matching             |                                                             |         | 3.0 |      | %     |
| Idigit                            | Digit Drive Source Current                    | Digit off, VDIGIT = (VDD -0.3V)                             | -2      |     |      | mA    |
| I <sub>SEG</sub>                  | Segment Drive Sink Current                    | Segment off, VSEG = 0.3V                                    | 5       |     |      | mA    |
| Logic Inp                         | uts                                           |                                                             |         |     |      |       |
| I <sub>IH</sub> , I <sub>IL</sub> | Input Current DIN, CLK, LOAD                  | VIN = 0V or VDD                                             | -1      |     | 1    | μΑ    |
| V <sub>IH</sub>                   | Logic High Input Voltage                      |                                                             | 3.5     |     |      | V     |
| V <sub>IL</sub>                   | Logic Low Input Voltage                       |                                                             |         |     | 0.8  | V     |
| V <sub>OH</sub>                   | Output High Voltage                           | DOUT, ISOURCE = -1mA                                        | VDD - 1 |     |      | V     |
| V <sub>OL</sub>                   | Output Low Voltage                            | DOUT, ISINK = 1.6mA                                         |         |     | 0.4  | V     |
|                                   | Hysteresis Voltage                            | DIN, CLK, LOAD                                              |         | 1   |      | V     |
| Timing Ch                         | naracteristics                                |                                                             |         |     |      |       |
| t <sub>CP</sub>                   | CLK Clock Period                              |                                                             | 100     |     |      | ns    |
| tcH                               | CLK Pulse Width High                          |                                                             | 50      |     |      | ns    |
| t <sub>CL</sub>                   | CLK Pulse Width Low                           |                                                             | 50      |     |      | ns    |
| tcsh                              | CLK Rise to LOAD Rise Hold<br>Time            |                                                             | 0       |     |      | ns    |
| t <sub>DS</sub>                   | DIN Setup Time                                |                                                             | 25      |     |      | ns    |
| t <sub>DH</sub>                   | DIN Hold Time                                 |                                                             | 0       |     |      | ns    |
| t <sub>DO</sub>                   | Output Data Propagation Delay                 | C <sub>LOAD</sub> = 50pF                                    |         |     | 25   | ns    |
| tLDCK                             | LOAD Rising Edge to Next<br>Clock Rising Edge |                                                             | 50      |     |      | ns    |
| t <sub>CSW</sub>                  | Minimum LOAD Pulse High                       |                                                             | 50      |     |      | ns    |
| t <sub>DSPD</sub>                 | Data-to-Segment Delay                         |                                                             |         |     | 2.25 | ms    |



# 7 Typical Operating Characteristics

Figure 3. Segment Driver Capability, VDD = 5V, Logic Level = High



Figure 4. Segment Current versa RSET





## 8 Detailed Description

#### **Serial-Addressing Modes**

The programming of the AS1105 is done via the 4-wire serial interface. A programming sequence consists of 16-bit packages. The data is shifted into the internal 16-Bit register with the rising edge of the CLK signal. With the rising edge of the LOAD signal, the data is latched into a digital or control register depending on the address. The LOAD signal must go to high after the 16th rising clock edge. The LOAD signal can also come later but just before the next rising edge of CLK, otherwise data would be lost. The content of the internal shift register is applied 16.5 clock cycles later to the DOUT pin. The data is clocked out at the falling edge of CLK. The Bits of the 16Bit-programming package are described in Table 4. The first 4 Bits D15-D12 are "don't care, D11-D8 contain the address and D7-D0 contain the data. The first bit is D15, the most significant bit (MSB). The exact timing is given in Figure 5.

Figure 5. Timing Diagram



Table 4. Serial Data Format (16 Bits)

| D15 | D14 | D13 | D12 | D11 | D10     | D9 | D8 | D7 | D6 | D5 | D4 | D3  | D2 | D1 | D0  |
|-----|-----|-----|-----|-----|---------|----|----|----|----|----|----|-----|----|----|-----|
| Χ   | Χ   | Χ   | Χ   |     | Address |    |    |    |    |    | D  | ata |    |    | LSB |

#### **Digit and Control Registers**

The AS1105 incorporates 12 registers, which are listed in Table 5. The digit and control registers are selected via the 4Bit address word. The 4 digit registers are realized with a 32bit memory. Each digit can be controlled directly without rewriting the whole contents. The control registers consist of decode mode, display intensity, number of scanned digits, shutdown, display test and reset/external clock register.

#### **Shutdown Mode**

The AS1105 features a shutdown mode, where it consumes only 20µA current. The shutdown mode is entered via a write to register 0Ch. Then all segment current sources are pulled to ground and all digit drivers are connected to VDD, so that nothing is displayed. All internal digit registers keep the programmed values. The shutdown mode can either be used for power saving or for generating a flashing display by repeatedly entering and leaving the shutdown mode. The AS1105 needs typically 250µs to exit the shutdown mode. During shutdown, the AS1105 is fully programmable. Only the display test function overrides the shutdown mode.



#### **Initial Power-Up**

After powering up the system, all register are reset, so that the display is blank. The AS1105 starts the shutdown mode. All registers should be programmed for normal operation. The default settings enable only scan of one digit, the internal decoder is disabled, data register and intensity register are set to the minimum value.

#### **Decode-Mode Register**

In the AS1105, a BCD decoder is included. Every digit can be selected via register 09h to be decoded. The BCD code consists of the numbers 0-9, E,H, L,P and -. In register 09h, a logic high enables the decoder for the appropriate digit. In case that the decoder is bypassed (logic low), the data Bits D7-D0 correspond to the segment lines of the AS1105. In Table 7 some possible settings for register 09h are shown. Bit D7, which corresponds to the decimal point, is not affected by the settings of the decoder. Logic high means that the decimal point is displayed. In Table 8 the font of the Code B decoder is shown. In Table 10 the correspondence of the register to the appropriate segments of a 7 segment display is shown (see Figure 6).

### Intensity Control and Interdigit Blanking

Brightness of the display can be controlled in an analog way by changing the external resistor (RSET). The current, which flows between VDD and ISET, defines the current that flows through the LEDs. The LED current is 100 times the ISET current. The minimum value of RSET should be  $9.53k\Omega$ , which corresponds to 40mA segment current. The brightness of the display can also be controlled digitally via register 0Ah. The brightness can be programmed in 16 steps and is shown in Table 10. An internal pulse width modulator controls the intensity of the display.

#### Scan-Limit Register

The scan limit register 0Bh selects the number of digits displayed. When all 4 digits are displayed the update frequency is typically 800Hz. If the number of digits displayed is reduced, the update frequency is reduced as well. The frequency can be calculated using 8fOSC/N, where N is the number of digits. Since the number of displayed digits influences the brightness, the resistor Rset should be adjusted accordingly. Table 12 shows the maximum allowed current, when fewer than 4 digits are used. To avoid differences in brightness the scan limit register should not be used to blank portions of the display (leading zeros).

Table 5. Register Address Map

| Do winter            |         | Regi | ster |    |    | Hans On da |
|----------------------|---------|------|------|----|----|------------|
| Register             | D15-D12 | D11  | D10  | D9 | D8 | Hex Code   |
| No-Op                | Х       | 0    | 0    | 0  | 0  | 0xX0       |
| Digit 0              | Х       | 0    | 0    | 0  | 1  | 0xX1       |
| Digit 1              | Х       | 0    | 0    | 1  | 0  | 0xX2       |
| Digit 2              | Х       | 0    | 0    | 1  | 1  | 0xX3       |
| Digit 3              | Х       | 0    | 1    | 0  | 0  | 0xX4       |
| Decode Mode          | Х       | 1    | 0    | 0  | 1  | 0xX9       |
| Intensity            | Х       | 1    | 0    | 1  | 0  | 0xXA       |
| Scan Limit           | Х       | 1    | 0    | 1  | 1  | 0xXB       |
| Shutdown             | Х       | 1    | 1    | 0  | 0  | 0xXC       |
| Not used             | Х       | 1    | 1    | 0  | 1  | 0xXD       |
| Reset and ext. Clock | Х       | 1    | 1    | 1  | 0  | 0xXE       |
| Display Test         | Х       | 1    | 1    | 1  | 1  | 0xXF       |



Table 6. Shutdown Register Format (address (hex) = 0xXC)

| Mode             | Address Code | Register Data |    |    |    |    |    |    |    |  |
|------------------|--------------|---------------|----|----|----|----|----|----|----|--|
| Wiode            | (Hex)        | D7            | D6 | D5 | D4 | D3 | D2 | D1 | D0 |  |
| Shutdown Mode    | 0xXC         | Х             | Х  | Х  | Х  | Х  | Х  | Х  | 0  |  |
| Normal Operation | 0xXC         | Х             | Х  | Χ  | Х  | Х  | Х  | Х  | 1  |  |

Table 7. Decode-mode Register Examples (address (hex) = 0xX9)

| Decode Mode                                           |    |    |    | Regis | ter Data |    |    |    | Hex Code |  |
|-------------------------------------------------------|----|----|----|-------|----------|----|----|----|----------|--|
| Decode Mode                                           | D7 | D6 | D5 | D4    | D3       | D2 | D1 | D0 | nex code |  |
| No decode for digits 4–0                              | 0  | 0  | 0  | 0     | 0        | 0  | 0  | 0  | 0x00     |  |
| Code B decode for digit 0<br>No decode for digits 4–1 | 0  | 0  | 0  | 0     | 0        | 0  | 0  | 1  | 0x01     |  |
| Code B decode for digits 3–0                          | 0  | 0  | 0  | 0     | 1        | 1  | 1  | 1  | 0x0F     |  |
| Code B decode for digits 4–0                          | 1  | 1  | 1  | 1     | 1        | 1  | 1  | 1  | 0xFF     |  |

Table 8. Code B font

| 7-Segment |    | R     | egiste | r Data |    |    |    |   | ( | On Seg | ments | = 1 |   |   |
|-----------|----|-------|--------|--------|----|----|----|---|---|--------|-------|-----|---|---|
| Character | D7 | D6-D4 | D3     | D2     | D1 | D0 | DP | Α | В | С      | D     | E   | F | G |
| 0         |    | Х     | 0      | 0      | 0  | 0  |    | 1 | 1 | 1      | 1     | 1   | 1 | 0 |
| 1         |    | Х     | 0      | 0      | 0  | 1  |    | 0 | 1 | 1      | 0     | 0   | 0 | 0 |
| 2         |    | Х     | 0      | 0      | 1  | 0  |    | 1 | 1 | 0      | 1     | 1   | 0 | 1 |
| 3         |    | Х     | 0      | 0      | 1  | 1  |    | 1 | 1 | 1      | 1     | 0   | 0 | 1 |
| 4         |    | Х     | 0      | 1      | 0  | 0  |    | 0 | 1 | 1      | 0     | 0   | 1 | 1 |
| 5         |    | Х     | 0      | 1      | 0  | 1  |    | 1 | 0 | 1      | 1     | 0   | 1 | 1 |
| 6         |    | Х     | 0      | 1      | 1  | 0  |    | 1 | 0 | 1      | 1     | 1   | 1 | 1 |
| 7         |    | Х     | 0      | 1      | 1  | 1  |    | 1 | 1 | 1      | 0     | 0   | 0 | 0 |
| 8         |    | Х     | 1      | 0      | 0  | 0  |    | 1 | 1 | 1      | 1     | 1   | 1 | 1 |
| 9         |    | Х     | 1      | 0      | 0  | 1  |    | 1 | 1 | 1      | 1     | 0   | 1 | 1 |
|           |    | Х     | 1      | 0      | 1  | 0  |    | 0 | 0 | 0      | 0     | 0   | 0 | 1 |
| E         |    | Х     | 1      | 0      | 1  | 1  |    | 1 | 0 | 0      | 1     | 1   | 1 | 1 |
| Н         |    | Х     | 1      | 1      | 0  | 0  |    | 0 | 1 | 1      | 0     | 1   | 1 | 1 |
| L         |    | Х     | 1      | 1      | 0  | 1  |    | 0 | 0 | 0      | 1     | 1   | 1 | 0 |
| Р         |    | Х     | 1      | 1      | 1  | 0  |    | 1 | 1 | 0      | 0     | 1   | 1 | 1 |
| blank     |    | Х     | 1      | 1      | 1  | 1  |    | 0 | 0 | 0      | 0     | 0   | 0 | 0 |

**Note:** In the above table, the decimal point (DP) is set by bit D7 = 1

Table 9. No-decode mode data bits and corresponding segment lines

|                            | Register Data |    |    |    |    |    |    |    |  |  |
|----------------------------|---------------|----|----|----|----|----|----|----|--|--|
|                            | D7            | D6 | D5 | D4 | D3 | D2 | D1 | D0 |  |  |
| Corresponding Segment Line | DP            | Α  | В  | С  | D  | E  | F  | G  |  |  |



Figure 6. Standard 7-segment LED



Table 10. Intensity Register Format (address (hex) = 0xXA)

| Duty Cycle     | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Hex<br>Code |
|----------------|----|----|----|----|----|----|----|----|-------------|
| 1/32 (min on)  | Х  | Х  | Х  | Х  | 0  | 0  | 0  | 0  | 0xX0        |
| 3/32           | Х  | Х  | Х  | Х  | 0  | 0  | 0  | 1  | 0xX1        |
| 5/32           | Х  | Х  | Х  | Х  | 0  | 0  | 1  | 0  | 0xX2        |
| 7/32           | Х  | Х  | Х  | Х  | 0  | 0  | 1  | 1  | 0xX3        |
| 9/32           | Х  | Х  | Х  | Х  | 0  | 1  | 0  | 0  | 0xX4        |
| 11/32          | Х  | Х  | Х  | Х  | 0  | 1  | 0  | 1  | 0xX5        |
| 13/32          | Х  | Х  | Х  | Х  | 0  | 1  | 1  | 0  | 0xX6        |
| 15/32          | Х  | Х  | Х  | Х  | 0  | 1  | 1  | 1  | 0xX7        |
| 17/32          | Х  | Х  | Х  | Х  | 1  | 0  | 0  | 0  | 0xX8        |
| 19/32          | Х  | Х  | Х  | Х  | 1  | 0  | 0  | 1  | 0xX9        |
| 21/32          | Х  | Х  | Х  | Х  | 1  | 0  | 1  | 0  | 0xXA        |
| 23/32          | Х  | Х  | Х  | Х  | 1  | 0  | 1  | 1  | 0xXB        |
| 25/32          | Х  | Х  | Х  | Х  | 1  | 1  | 0  | 0  | 0xXC        |
| 27/32          | Х  | Х  | Х  | Х  | 1  | 1  | 0  | 1  | 0xXD        |
| 29/32          | Х  | Х  | Х  | Х  | 1  | 1  | 1  | 0  | 0xXE        |
| 31/32 (max on) | Х  | Х  | Х  | Х  | 1  | 1  | 1  | 1  | 0xXF        |

Table 11. Scan-limit register format (address (hex) = 0xXB)

| Scan Limit             |    | Register Data |    |    |    |    |    |    |          |  |  |  |
|------------------------|----|---------------|----|----|----|----|----|----|----------|--|--|--|
| Scan Limit             | D7 | D6            | D5 | D4 | D3 | D2 | D1 | D0 | Hex Code |  |  |  |
| Display digit 0 only   | Х  | Х             | Х  | Х  | Χ  | 0  | 0  | 0  | 0xX0     |  |  |  |
| Display digits 0 & 1   | Х  | Х             | Х  | Х  | Х  | 0  | 0  | 1  | 0xX1     |  |  |  |
| Display digits 0 1 2   | Х  | Х             | Х  | Х  | Х  | 0  | 1  | 0  | 0xX2     |  |  |  |
| Display digits 0 1 2 3 | Х  | Х             | Х  | Х  | Χ  | 0  | 1  | 1  | 0xX3     |  |  |  |



### **Display Test Register**

With the display test register 0Fh all LED can be tested. In the test mode all LEDs are switched on at maximum brightness (duty cycle 31/32). All programming of digit and control registers is maintained. The format of the register is given in Table 13.

Table 12. Maximum segment current for 1-, 2-, or 3-digit displays

| Number of Digits Displayed | Maximum Segment Current (mA) |
|----------------------------|------------------------------|
| 1                          | 10                           |
| 2                          | 20                           |
| 3                          | 30                           |

Table 13. Display-test register format (address (hex) = 0xXF)

| Mode              | Register Data |    |    |    |    |    |    |    |  |
|-------------------|---------------|----|----|----|----|----|----|----|--|
| Mode              | D7            | D6 | D5 | D4 | D3 | D2 | D1 | D0 |  |
| Normal Operation  | Х             | Х  | Х  | Х  | Х  | Х  | Х  | 0  |  |
| Display Test Mode | Х             | Х  | Х  | Х  | Х  | Х  | Х  | 1  |  |

Note: The AS1105 remains in display-test mode until the display-test register is reconfigured for normal operation.

#### No-Op Register (Cascading of AS1105)

The no-operation register 00h is used when AS1105s are cascaded in order to support more than 4 digit displays. The cascading must be done in a way that all DOUT are connected to DIN of the following AS1105. The LOAD and CLK signals are connected to all devices. For a write operation for example to the fifth device the command must be followed by four no-operation commands. When the LOAD signal finally goes to high all shift registers are latched. The first four devices have got no-operation commands and only the fifth device sees the intended command and updates its register.

#### **Reset and external Clock Register**

This register is addressed via the serial interface. It allows to switch the device to external clock mode (If D0=1 the CLK pin of the serial interface operates as system clock input.) and to apply an external reset (D1). This brings all registers (except reg. E) to default state. For standard operation the register contents should be "00h".

Table 14. Reset and external Clock register (address (hex) = 0xXE)

| Mode                             | Address Code (hex) | Register Data |    |    |    |    |    |    |    |
|----------------------------------|--------------------|---------------|----|----|----|----|----|----|----|
| Mode                             |                    | D7            | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| Normal Operation, internal clock | 0xXE               | Χ             | Х  | Х  | Χ  | Х  | Х  | 0  | 0  |
| Normal Operation, external clock | 0xXE               | Х             | Х  | Х  | Х  | Х  | Х  | 0  | 1  |
| Reset state, internal clock      | 0xXE               | Х             | Х  | Х  | Х  | Х  | Х  | 1  | 0  |
| Reset state, external clock      | 0xXE               | Χ             | Х  | Х  | Χ  | Х  | Х  | 1  | 1  |

Table 15. RSET vs. segment current and LED forward voltage

| ISEG (mA)   | VLED(V) |        |        |        |        |  |  |  |
|-------------|---------|--------|--------|--------|--------|--|--|--|
| ises (ilia) | 1.5     | 2.0    | 2.5    | 3.0    | 3.5    |  |  |  |
| 40          | 12.2kΩ  | 11.8kΩ | 11.0kΩ | 10.6kΩ | 9.69kΩ |  |  |  |
| 30          | 17.8kΩ  | 17.1kΩ | 15.8kΩ | 15.0kΩ | 14.0kΩ |  |  |  |
| 20          | 29.8kΩ  | 28.0kΩ | 25.9kΩ | 24.5kΩ | 22.6kΩ |  |  |  |
| 10          | 66.7kΩ  | 63.7kΩ | 59.3kΩ | 55.4kΩ | 51.2kΩ |  |  |  |



## 9 Application Information

#### **Supply Bypassing and Wiring**

In order to achieve optimal performance the AS1105 shall be placed very close to the LED display to minimize effects of electromagnetic interference and wiring inductance. Furthermore, it is recommended to connect a  $10\mu\text{F}$  electrolytic and a  $0.1\mu\text{F}$  ceramic capacitor between VDD and GND to avoid power supply ripple. Also, both GNDs must be connected to ground.

#### Selecting RSET Resistor and Using External Drivers

The current through the segments is controlled via the external resistor RSET. Segment current is about 100 times the current in  $I_{SET}$ . The right values for  $I_{SET}$  are given in Table 12. The maximum current the AS1105 can drive is 40mA. If higher currents are needed, external drivers must be used. In that case it is no longer necessary that the AS1105 drives high currents. A recommended value for  $I_{SET}$  is 47k $I_{SET}$ . In cases that the AS1105 only drives few digits Table 10 specifies the maximum currents and  $I_{SET}$  must be set accordingly. Refer to Absolute Maximum Ratings to calculate acceptable limits for ambient temperature, segment current, and the LED forward-voltage drop.

#### 4x8 LED Dot Matrix Driver

The example in Figure 7 uses the AS1105 to drive an 4x8 LED dot matrix. The LED columns have common cathode and are connected to the DIG0-3 outputs. The rows are connected to the segment drivers. Each of the 32 LEDs can be addressed separately. The columns are selected via the digits as shown in Table 5. The decode mode register (0xX9) has to be programmed to '00000000' as stated in Table 7. The single LEDs in a column can be addressed as stated in Table 10, where D0 corresponds to segment G and D7 to segment DP. For a multiple digit dot matrix several AS1105 have to be cascaded.

Figure 7. Application example as LED dot matrix driver





### **Cascading Drivers**

The AS1105 can be cascaded as well. The DOUT pin must be connected to the DIN pin of the following AS1105.

Table 16. Package Thermal Resistance Data

| Package                                    | Thermal Resistance (θ <sub>JA</sub> ) |  |  |  |  |
|--------------------------------------------|---------------------------------------|--|--|--|--|
| 20 Wide SO                                 | +85°C/W                               |  |  |  |  |
| Maximum Junction Temperature (TJ) = +150°C |                                       |  |  |  |  |
| Maximum Ambient Temperature (TA) = +85°C   |                                       |  |  |  |  |

### **Computing Power Dissipation**

The upper limit for power dissipation (PD) for the AS1105 is determined from the following equation:

$$PD = (VDD \times 0.5mA) + (VDD - VLED)(DUTY \times I_{SEG} \times N)$$
 (EQ 1)

#### Where:

VDD = supply voltage
DUTY = duty cycle set by intensity register
N = number of segments driven (worst case is 4)
VLED = LED forward voltage
I<sub>SEG</sub> = segment current set by RSET

#### Dissipation Example:

 $I_{SEG} = 40 \text{mA}, N = 4, DUTY = 31/32, VLED = 1.8V \text{ at } 40 \text{mA}, VDD = 5.25V$ 

 $PD = 5.25V(0.5mA) + (5.25V - 1.8V)(31/32 \times 40mA \times 4) = 0.54W$ 

Thus, for a SO package  $\theta JA = +85^{\circ}C/W$  (see Table 13), the maximum allowed ambient temperature  $T_A$  is given by:

$$T_{J,MAX} = T_A + PD \times \theta JA = 150^{\circ}C = T_A + 0.54W \times 85^{\circ}C/W$$
 (EQ 2)

**Where:**  $T_A = +104^{\circ}C$ 



# 10 Package Drawings and Markings

The device is available in a 20-pin SOIC package.

Figure 8. SOIC-20 package drawings



Table 17. SOIC-20 package dimensions

| Symbol | Min      | Max   | Symbol | Min      | Max   |
|--------|----------|-------|--------|----------|-------|
| Α      | 2.44     | 2.64  | Н      | 10.11    | 10.51 |
| A1     | 0.10     | 0.30  | h      | 0.31     | 0.71  |
| A2     | 2.24     | 2.44  | J      | 0.53     | 0.73  |
| В      | 0.36     | 0.46  | K      | 7° BSC   |       |
| С      | 0.23     | 0.32  | L      | 0.51     | 1.01  |
| D      | 12.65    | 12.85 | R      | 0.63     | 0.89  |
| E      | 7.40     | 7.60  | ZD     | 0.66 REF |       |
| е      | 1.27 BSC |       | α      | 0°       | 8°    |



# 11 Ordering Information

The device is available as the standard products listed in Table 18.

Table 18. Ordering Information

| Part       | Temp Range     | Package     | Delivery Form |
|------------|----------------|-------------|---------------|
| AS1105WL   | -40°C to +85°C | 20-pin SOIC | Tubes         |
| AS1105WL-T | -40°C to +85°C | 20-pin SOIC | T&R           |



### Copyrights

Copyright © 1997-2007, austriamicrosystems AG, Schloss Premstaetten, 8141 Unterpremstaetten, Austria-Europe. Trademarks Registered ®. All rights reserved. The material herein may not be reproduced, adapted, merged, translated, stored, or used without the prior written consent of the copyright owner.

All products and companies mentioned are trademarks or registered trademarks of their respective companies.

#### **Disclaimer**

Devices sold by austriamicrosystems AG are covered by the warranty and patent indemnification provisions appearing in its Term of Sale. austriamicrosystems AG makes no warranty, express, statutory, implied, or by description regarding the information set forth herein or regarding the freedom of the described devices from patent infringement. austriamicrosystems AG reserves the right to change specifications and prices at any time and without notice. Therefore, prior to designing this product into a system, it is necessary to check with austriamicrosystems AG for current information. This product is intended for use in normal commercial applications. Applications requiring extended temperature range, unusual environmental requirements, or high reliability applications, such as military, medical life-support or life-sustaining equipment are specifically not recommended without additional processing by austriamicrosystems AG for each application. For shipments of less than 100 parts the manufacturing flow might show deviations from the standard production flow, such as test flow or test location.

The information furnished here by austriamicrosystems AG is believed to be correct and accurate. However, austriamicrosystems AG shall not be liable to recipient or any third party for any damages, including but not limited to personal injury, property damage, loss of profits, loss of use, interruption of business or indirect, special, incidental or consequential damages, of any kind, in connection with or arising out of the furnishing, performance or use of the technical data herein. No obligation or liability to recipient or any third party shall arise or flow out of austriamicrosystems AG rendering of technical or other services.



#### **Contact Information**

Headquarters

austriamicrosystems AG A-8141 Schloss Premstaetten, Austria

Tel: +43 (0) 3136 500 0 Fax: +43 (0) 3136 525 01

For Sales Offices, Distributors and Representatives, please visit:

http://www.austriamicrosystems.com/contact