

# 0.5 AND 4.0 AMP ISODRIVERS (2.5 AND 5 KVRMS)

#### **Features**

- Two completely isolated drivers 60 ns maximum propagation in one package
  - Up to 5 kV<sub>RMS</sub> input-to-output isolation
  - Up to 1500 V<sub>DC</sub> peak driver-todriver differential voltage
- HS/LS and dual driver versions
- Up to 8 MHz switching frequency
- 0.5 A peak output (Si8230/1/2)
- 4.0 A peak output (Si8233/4/5/6)
- Applications
- Power delivery systems
- Motor control systems
- Isolated dc-dc power supplies

- delay
- Independent HS and LS inputs or **PWM** input versions
- Transient immunity >30 kV/µs
- Overlap protection and programmable dead time
  - Operating temperature range -40 to +125 °C
- UL/VDE/CSA approval
- **RoHS-compliant**
- Lighting control systems
- Plasma displays
- Solar and industrial inverters

#### Description

The Si823x isolated driver family combines two independent, isolated drivers into a single package. The Si8230/1/3/4 are high-side/low-side drivers, and the Si8232/5/6 are dual drivers. Versions with peak output currents of 0.5 A (Si8230/1/2) and 4.0 A (Si8233/4/5/6) are available. All drivers operate with a maximum supply voltage of 24 V.

The Si823x drivers utilize Silicon Labs' proprietary silicon isolation technology, which provides up to 5 kV<sub>RMS</sub> withstand voltage per UL1577, and fast 60 ns propagation times. Driver outputs can be grounded to the same or separate grounds or connected to a positive or negative voltage. The TTL level compatible inputs with >400 mV hysteresis are available in individual control input (Si8230/2/3/5/6) or PWM input (Si8231/4) configurations. High integration, low propagation delay, small installed size, flexibility, and cost-effectiveness make the Si823x family ideal for a wide range of isolated MOSFET/IGBT gate drive applications.

#### Safety Approval

- UL 1577 recognized
- Up to 5000 Vrms for 1 minute CSA component notice 5A approval
  - IEC 60950, 61010, 60601 (reinforced insulation)
- VDE certification conformity
  - IEC 60747-5-2 (VDE 0884 Part 2) • EN 60950 (reinforced insulation) (Pending)



Patents Pending

### **Block Diagrams**





# TABLE OF CONTENTS

# Section

# <u>Page</u>

| 1. Top-Level Block Diagrams                                |     |
|------------------------------------------------------------|-----|
| 2.1. Test Circuits                                         |     |
| 2.2. Theory of Operation                                   |     |
| 3. Typical Operating Characteristics (0.5 Amp)             |     |
| 4. Typical Operating Characteristics (4.0 Amp)             |     |
| 5. Application Information                                 |     |
| 5.1. Products                                              | .20 |
| 5.2. Device Behavior                                       | .20 |
| 5.3. Power Supply Connections                              | .22 |
| 5.4. Power Dissipation Considerations                      | .22 |
| 5.5. Layout Considerations                                 |     |
| 5.6. Device Operation                                      |     |
| 5.7. Programmable Dead Time and Overlap Protection         |     |
| 6. RF Radiated Emissions                                   |     |
| 6.1. RF, Magnetic, and Common Mode Transient Immunity      |     |
| 7. Applications                                            |     |
| 7.1. High-Side / Low-Side Driver                           |     |
| 7.2. Dual Driver                                           |     |
| 7.3. Dual Driver with Thermally Enhanced Package (Si8236)  |     |
| <ul><li>8. Pin Descriptions</li></ul>                      |     |
| 10. Package Outline: 16-Pin Wide Body SOIC                 |     |
| 11. Land Pattern: Wide-Body SOIC                           |     |
| 12. Package Outline: Narrow Body SOIC                      |     |
| 13. Land Pattern: Narrow Body SOIC                         |     |
| 14. Package Outline: 14 LD LGA (5 x 5 mm)                  |     |
| 15. Land Pattern: 14 LD LGA                                |     |
| 16. Package Outline: 14 LD LGA with Thermal Pad (5 x 5 mm) |     |
| 17. Land Pattern: 14 LD LGA with Thermal Pad               |     |
| Document Change List                                       | .51 |
| Contact Information                                        | .52 |
|                                                            |     |



# 1. Top-Level Block Diagrams



Figure 1. Si8230/3 Two-Input High-Side / Low-Side Isolated Drivers



Figure 2. Si8231/4 Single-Input High-Side / Low-Side Isolated Drivers





Figure 3. Si8232/5/6 Dual Isolated Drivers



# 2. Electrical Specifications

### Table 1. Electrical Characteristics<sup>1</sup>

4.5 V < VDDI < 5.5 V, VDDA = VDDB = 12 V or 15 V. TA = -40 to +125 °C. Typical specs at 25 °C

| Parameter                          | Symbol                  | Test Conditions                                                                  | Min                       | Тур  | Max  | Units |
|------------------------------------|-------------------------|----------------------------------------------------------------------------------|---------------------------|------|------|-------|
| DC Specifications                  |                         |                                                                                  |                           | 1    | 1    | 1     |
| Input-side Power Supply<br>Voltage | VDDI                    |                                                                                  | 4.5                       | _    | 5.5  | V     |
| Driver Supply Voltage              | VDDA, VDDB              | Voltage between VDDA and<br>GNDA, and VDDB and GNDB<br>(See "9. Ordering Guide") | 6.5                       | _    | 24   | V     |
| Input Supply Quiescent             |                         | Si8230/32/33/35/36                                                               | _                         | 2    | 3    | mA    |
| Current                            | IDDI(Q)                 | Si8231/34                                                                        | _                         | 2    | 3    | mA    |
| Output Supply Quiescent<br>Current | IDDA(Q),<br>IDDB(Q)     | Current per channel                                                              | _                         | _    | 3.0  | mA    |
| Input Supply Active Current        | IDDI                    | PWM freq = 500 kHz                                                               | _                         | 2.5  |      | mA    |
| Output Supply Active Current       | IDDO                    | PWM freq = 500 kHz                                                               | _                         | 3.6  |      | mA    |
| Input Pin Leakage Current          | IVIA, IVIB,<br>IPWM     |                                                                                  | -10                       | _    | +10  | µA dc |
| Input Pin Leakage Current          | IDISABLE                |                                                                                  | -10                       |      | +10  | µA dc |
| Logic High Input Threshold         | VIH                     |                                                                                  | 2.0                       |      |      | V     |
| Logic Low Input Threshold          | VIL                     |                                                                                  | _                         | _    | 0.8  | V     |
| Input Hysteresis                   | VI <sub>HYST</sub>      |                                                                                  | 400                       | 450  |      | mV    |
| Logic High Output Voltage          | VOAH,<br>VOBH           | IOA, IOB = -1 mA                                                                 | (VDDA<br>/VDDB)<br>— 0.04 | _    |      | V     |
| Logic Low Output Voltage           | VOAL, VOBL              | IOA, IOB = 1 mA                                                                  | _                         | _    | 0.04 | V     |
| Output Short-circuit Pulsed        | IOA(SCL),               | Si8230/1/2, Figure 4                                                             | _                         | 0.5  | _    |       |
| Sink Current                       | IOB(SCL)                | Si8233/4/5/6, Figure 4                                                           | _                         | 4.0  |      | A     |
| Output Short-circuit Pulsed        | IOA(SCH),               | Si8230/1/2, Figure 5                                                             | _                         | 0.25 |      |       |
| Source Current                     | IOB(SCH)                | Si8233/4/5/6, Figure 5                                                           | _                         | 2.0  | _    |       |
| Output Sink Pasistones             | Bauran                  | Si8230/1/2                                                                       | _                         | 5.0  |      |       |
| Output Sink Resistance             | R <sub>ON(SINK)</sub>   | Si8233/4/5/6                                                                     | _                         | 1.0  |      | Ω     |
| Output Source Desistence           | Rowassing               | Si8230/1/2                                                                       |                           | 15   |      | 52    |
| Output Source Resistance           | R <sub>ON(SOURCE)</sub> | Si8233/4/5/6                                                                     | _                         | 2.7  |      |       |

Notes:

1. VDDA = VDDB = 12 V for 5, 8, and 10 V UVLO devices; VDDA = VDDB = 15 V for 12.5 V UVLO devices.

2. TDD is the minimum overlap time without triggering overlap protection (Si8230/1/3/4 only).

3. The largest RDT resistor that can be used is 220 k $\Omega.$ 



Table 1. Electrical Characteristics<sup>1</sup> (Continued)4.5 V < VDDI < 5.5 V, VDDA = VDDB = 12 V or 15 V. TA = -40 to +125 °C. Typical specs at 25 °C</td>

| Parameter                                                      | Parameter Symbol Test Conditions             |                                        | Min  | Тур  | Max  | Units |
|----------------------------------------------------------------|----------------------------------------------|----------------------------------------|------|------|------|-------|
| VDDI Undervoltage Threshold                                    | VDDI <sub>UV+</sub>                          | VDDI rising                            | 3.60 | 4.0  | 4.45 | V     |
| VDDI Undervoltage Threshold                                    | VDDI <sub>UV-</sub>                          | DI <sub>UV-</sub> VDDI falling         |      | 3.70 | 4.15 | V     |
| VDDI Lockout Hysteresis                                        | VDDI <sub>HYS</sub>                          |                                        | _    | 250  | _    | mV    |
| VDDA, VDDB Undervoltage<br>Threshold                           | VDDA <sub>UV+</sub> ,<br>VDDB <sub>UV+</sub> | VDDA, VDDB rising                      |      |      |      |       |
| 5 V threshold                                                  |                                              | See Figure 36 on page 25.              | 5.20 | 5.80 | 6.30 | V     |
| 8 V threshold                                                  |                                              | See Figure 37 on page 25.              | 7.50 | 8.60 | 9.40 | V     |
| 10 V threshold                                                 |                                              | See Figure 38 on page 25.              | 9.60 | 11.1 | 12.2 | V     |
| 12.5 V threshold                                               |                                              | See Figure 39 on page 25.              | 12.4 | 13.8 | 14.8 | V     |
| VDDA, VDDB Undervoltage<br>Threshold                           | VDDA <sub>UV-</sub> ,<br>VDDB <sub>UV-</sub> | VDDA, VDDB falling                     |      |      |      |       |
| 5 V threshold                                                  |                                              | See Figure 36 on page 25.              | 4.90 | 5.52 | 6.0  | V     |
| 8 V threshold                                                  |                                              | See Figure 37 on page 25.              | 7.20 | 8.10 | 8.70 | V     |
| 10 V threshold                                                 |                                              | See Figure 38 on page 25.              | 9.40 | 10.1 | 10.9 | V     |
| 12.5 V threshold                                               |                                              | See Figure 39 on page 25.              | 11.6 | 12.8 | 13.8 | V     |
| VDDA, VDDB<br>Lockout hysteresis                               | VDDA <sub>HYS</sub> ,<br>VDDB <sub>HYS</sub> | UVLO voltage = 5 V                     |      | 280  |      | mV    |
| VDDA, VDDB<br>Lockout hysteresis                               | VDDA <sub>HYS</sub> ,<br>VDDB <sub>HYS</sub> | UVLO voltage = 8 V                     | _    | 600  | _    | mV    |
| VDDA, VDDB<br>Lockout hysteresis                               | VDDA <sub>HYS</sub> ,<br>VDDB <sub>HYS</sub> | UVLO voltage = 10 V or 12.5 V          | _    | 1000 | _    | mV    |
| AC Specifications                                              |                                              | · · ·                                  |      |      |      |       |
| Minimum Pulse Width                                            |                                              |                                        | _    | 10   |      | ns    |
| Propagation Delay                                              | t <sub>PHL</sub> , t <sub>PLH</sub>          | CL = 200 pF                            |      | 30   | 60   | ns    |
| Pulse Width Distortion<br> t <sub>PLH</sub> - t <sub>PHL</sub> | PWD                                          |                                        | —    | —    | 5.60 | ns    |
| Minimum Overlap Time <sup>2</sup>                              | TDD                                          | DT = VDDI, No-Connect                  | _    | 0.4  | _    | ns    |
| Programmed Dead Time <sup>3</sup>                              | DT                                           | Figure 41, RDT = 100 k                 | _    | 900  |      | ns    |
| riogrammeu Deau mme                                            |                                              | Figure 41, RDT = 6 k                   | _    | 70   |      | ns    |
| Output Pice and Fall Time                                      | t_ t_                                        | C <sub>L</sub> = 200 pF (Si8230/1/2)   | _    | _    | 12   | ns    |
| Output Rise and Fall Time                                      | t <sub>R</sub> ,t <sub>F</sub>               | C <sub>L</sub> = 200 pF (Si8233/4/5/6) | _    | —    | 20   | ns    |

Notes:

1. VDDA = VDDB = 12 V for 5, 8, and 10 V UVLO devices; VDDA = VDDB = 15 V for 12.5 V UVLO devices.

2. TDD is the minimum overlap time without triggering overlap protection (Si8230/1/3/4 only).

3. The largest RDT resistor that can be used is 220 k $\Omega$ .



Table 1. Electrical Characteristics<sup>1</sup> (Continued)4.5 V < VDDI < 5.5 V, VDDA = VDDB = 12 V or 15 V. TA = -40 to +125 °C. Typical specs at 25 °C</td>

| Parameter                          | Symbol               | Test Conditions                                    | Min | Тур | Max | Units |
|------------------------------------|----------------------|----------------------------------------------------|-----|-----|-----|-------|
| Shutdown Time from<br>Disable True | t <sub>SD</sub>      |                                                    | _   | _   | 60  | ns    |
| Restart Time from<br>Disable False | t <sub>RESTART</sub> |                                                    | _   | _   | 60  | ns    |
| Device Start-up Time               | t <sub>START</sub>   | Time from VDD_ = VDD_UV+<br>to VOA, VOB = VIA, VIB | _   | 5   | 7   | μs    |
| Common Mode<br>Transient Immunity  | СМТІ                 | VIA, VIB, PWM = VDDI or 0 V                        | 30  | 50  | _   | kV/µs |

Notes:

1. VDDA = VDDB = 12 V for 5, 8, and 10 V UVLO devices; VDDA = VDDB = 15 V for 12.5 V UVLO devices.

2. TDD is the minimum overlap time without triggering overlap protection (Si8230/1/3/4 only).

3. The largest RDT resistor that can be used is 220 k $\Omega$ .



# 2.1. Test Circuits

Figures 4 and 5 depict sink current and source current test circuits.



Figure 5. Source Current Test Circuit



# Table 2. Absolute Maximum Ratings<sup>1</sup>

| Parameter                                                                                                                                                                                                                      | Symbol                                         | Min            | Тур | Max                  | Units            |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|----------------|-----|----------------------|------------------|
| Storage Temperature <sup>2</sup>                                                                                                                                                                                               | T <sub>STG</sub>                               | -65            |     | +150                 | °C               |
| Ambient Temperature under Bias                                                                                                                                                                                                 | T <sub>A</sub>                                 | -40            |     | +125                 | °C               |
| Input-side Supply Voltage                                                                                                                                                                                                      | VDDI                                           | -0.6           |     | 6.0                  | V                |
| Driver-side Supply Voltage                                                                                                                                                                                                     | VDDA, VDDB                                     | -0.6           | _   | 30                   | V                |
| Voltage on any pin with respect to ground                                                                                                                                                                                      | VIN                                            | -0.5           | —   | VDD + 0.5            | V                |
| Output Drive Current per channel                                                                                                                                                                                               | Ι <sub>Ο</sub>                                 |                | —   | 10                   | mA               |
| Lead Solder Temperature (10 sec.)                                                                                                                                                                                              |                                                | _              | _   | 260                  | °C               |
| Maximum Isolation (Input to Output) (1 sec)<br>WB SOIC-16                                                                                                                                                                      |                                                | _              | _   | 6500                 | V <sub>RMS</sub> |
| Maximum Isolation (Output to Output) (1 sec)<br>WB SOIC-16                                                                                                                                                                     |                                                |                | _   | 2500                 | V <sub>RMS</sub> |
| Maximum Isolation (Input to Output) (1 sec)<br>NB SOIC-16                                                                                                                                                                      |                                                |                | _   | 4250                 | V <sub>RMS</sub> |
| Maximum Isolation (Output to Output) (1 sec)<br>NB SOIC-16                                                                                                                                                                     |                                                |                | _   | 2500                 | V <sub>RMS</sub> |
| Maximum Isolation (Input to Output) (1 sec)<br>14 LD LGA without thermal pad                                                                                                                                                   |                                                |                | _   | 3850                 | V <sub>RMS</sub> |
| Maximum Isolation (Output to Output) (1 sec)<br>14 LD LGA without thermal pad                                                                                                                                                  |                                                |                | _   | 650                  | V <sub>RMS</sub> |
| Maximum Isolation (Input to Output) (1 sec)<br>14 LD LGA with thermal pad                                                                                                                                                      |                                                |                | _   | 1850                 | V <sub>RMS</sub> |
| Maximum Isolation (Output to Output) (1 sec)<br>14 LD LGA with thermal pad                                                                                                                                                     |                                                |                | _   | 0                    | V <sub>RMS</sub> |
| <ul> <li>14 LD LGA with thermal pad</li> <li>Notes: <ol> <li>Permanent device damage may occur if the a restricted to the conditions as specified in the rating conditions for extended periods may aff</li> </ol> </li> </ul> | operational sections<br>ect device reliability | s of this data |     | Functional operation | on should b      |

2. VDE certifies storage temperature from -40 to 150 °C.

# Table 3. Regulatory Information\*

# CSA

| The Si823x is certified under CSA Component Acceptance Notice 5A. For more details, see File 232873.                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| VDE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| The Si823x is certified according to IEC 60747-5-2. For more details, see File 5006301-4880-0001.                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| UL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| The Si823x is certified under UL1577 component recognition program. For more details, see File E257455.                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| *Note: Regulatory Certifications apply to 1.5 kV <sub>RMS</sub> rated devices which are production tested to 1.8 kV <sub>RMS</sub> for 1 sec.<br>Regulatory Certifications apply to 2.5 kV <sub>RMS</sub> rated devices which are production tested to 3.0 kV <sub>RMS</sub> for 1 sec.<br>Regulatory Certifications apply to 3.75 kV <sub>RMS</sub> rated devices which are production tested to 4.5 kV <sub>RMS</sub> for 1 sec.<br>Regulatory Certifications apply to 5.0 kV <sub>RMS</sub> rated devices which are production tested to 6.0 kV <sub>RMS</sub> for 1 sec. |  |

For more information, see "9.Ordering Guide" on page 37.



|                                                        |                 | Value                               |                                  |                                                 |                                       |                                                 |      |
|--------------------------------------------------------|-----------------|-------------------------------------|----------------------------------|-------------------------------------------------|---------------------------------------|-------------------------------------------------|------|
| Parameter                                              | Symbol          | Test<br>Condition                   | WBSOIC-16<br>5 kV <sub>RMS</sub> | NBSOIC-16<br>WBSOIC-16<br>2.5 kV <sub>RMS</sub> | 14 LD<br>LGA<br>2.5 kV <sub>RMS</sub> | 14 LD<br>LGA w/<br>Pad<br>1.5 kV <sub>RMS</sub> | Unit |
| Nominal Air Gap<br>(Clearance) <sup>1</sup>            | L(101)          |                                     | 8.0                              | 4.01                                            | 3.5                                   | 1.75                                            | mm   |
| Nominal External Tracking (Creepage) <sup>1</sup>      | L(1O2)          |                                     | 8.0                              | 4.01                                            | 3.5                                   | 1.75                                            | mm   |
| Minimum Internal Gap<br>(Internal Clearance)           |                 |                                     | 0.014                            | 0.014                                           | 0.014                                 | 0.014                                           | mm   |
| Tracking Resistance<br>(Comparative Tracking<br>Index) | СТІ             | DIN IEC<br>60112/VDE<br>0303 Part 1 | >175                             | >175                                            | >175                                  | >175                                            | V    |
| Resistance<br>(Input-Output) <sup>2</sup>              | R <sub>IO</sub> |                                     | 10 <sup>12</sup>                 | 10 <sup>12</sup>                                | 10 <sup>12</sup>                      | 10 <sup>12</sup>                                | Ω    |
| Capacitance<br>(Input-Output) <sup>2</sup>             | C <sub>IO</sub> | f = 1 MHz                           | 1.4                              | 1.4                                             | 1.4                                   | 1.4                                             | pF   |
| Input Capacitance <sup>3</sup>                         | Cl              |                                     | 4.0                              | 4.0                                             | 4.0                                   | 4.0                                             | pF   |

#### Notes:

1. The values in this table correspond to the nominal creepage and clearance values as detailed in "10. Package Outline: 16-Pin Wide Body SOIC", "12. Package Outline: Narrow Body SOIC", "14. Package Outline: 14 LD LGA (5 x 5 mm)", and "16. Package Outline: 14 LD LGA with Thermal Pad (5 x 5 mm)". VDE certifies the clearance and creepage limits as 4.7 mm minimum for the NB SOIC-16 and 8.5 mm minimum for the WB SOIC-16 package. UL does not impose a clearance and creepage minimum for component level certifications. CSA certifies the clearance and creepage limits as 3.9 mm minimum for the NB SOIC 16 and 7.6 mm minimum for the WB SOIC-16 package.

To determine resistance and capacitance, the Si823x is converted into a 2-terminal device. Pins 1–8 (1-7, 14 LD LGA) are shorted together to form the first terminal and pins 9–16 (8-14, 14 LD LGA) are shorted together to form the second terminal. The parameters are then measured between these two terminals.

**3.** Measured from input pin to ground.

#### Table 5. IEC 60664-1 (VDE 0884 Part 2) Ratings

|                             |                                                  | Specification |               |              |                        |  |  |
|-----------------------------|--------------------------------------------------|---------------|---------------|--------------|------------------------|--|--|
| Parameter                   | Test Conditions                                  | WB<br>SOIC-16 | NB<br>SOIC-16 | 14 LD<br>LGA | 14 LD<br>LGA<br>w/ Pad |  |  |
| Basic Isolation Group       | Material Group                                   | Illa          | Illa          | Illa         | Illa                   |  |  |
|                             | Rated Mains Voltages $\leq$ 150 V <sub>RMS</sub> | I-IV          | I-IV          | I-IV         | I-IV                   |  |  |
| Installation Classification | Rated Mains Voltages $\leq$ 300 V <sub>RMS</sub> | I-IV          | 1-111         | 1-111        | 1-111                  |  |  |
|                             | Rated Mains Voltages $\leq$ 400 V <sub>RMS</sub> | 1-111         | I-II          | 1-11         | 1-11                   |  |  |
|                             | Rated Mains Voltages $\leq$ 600 V <sub>RMS</sub> | 1-111         | I-II          | I-II         | -                      |  |  |



| Table 6. I | IEC 60747-5-2 | Insulation | Characteristics* |
|------------|---------------|------------|------------------|
|------------|---------------|------------|------------------|

|                                                                                         |                   |                                                                                                                                                                                                     |                  | Characteristic          | ;                   |        |
|-----------------------------------------------------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------------|---------------------|--------|
| Parameter                                                                               | Symbol            | Test Condition                                                                                                                                                                                      | WB<br>SOIC-16    | NB SOIC-16<br>14 LD LGA | 14 LD LGA<br>w/ Pad | Unit   |
| Maximum Working Insulation<br>Voltage                                                   | V <sub>IORM</sub> |                                                                                                                                                                                                     | 891              | 560                     | 373                 | V peak |
|                                                                                         |                   | $\begin{array}{l} \mbox{Method a} \\ \mbox{After Environmental Tests} \\ \mbox{Subgroup 1} \\ (V_{IORM} \ x \ 1.6 = V_{PR}, \\ t_m = 60 \ sec, \ Partial \\ \mbox{Discharge} < 5 \ pC) \end{array}$ | 1590             | 896                     | 597                 |        |
| Input to Output Test Voltage                                                            | V <sub>PR</sub>   | $\begin{array}{c} \mbox{Method b1} \\ (V_{IORM} \ x \ 1.875 = V \\ PR, \ 100\% \\ \mbox{Production Test,} \\ t_m = 1 \ sec, \\ \mbox{Partial Discharge } < \\ 5 \ pC) \end{array}$                  | 1375             | 1050                    | 700                 | V peak |
|                                                                                         |                   | After Input and/or<br>Safety Test<br>Subgroup 2/3<br>$(V_{IORM} \times 1.2 = V_{PR}, t_m = 60 \text{ sec}, \text{Partial}$<br>Discharge < 5 pC)                                                     | 1018             | 672                     | 448                 |        |
| Highest Allowable Overvolt-<br>age (Transient Overvoltage,<br>t <sub>TR</sub> = 10 sec) | V <sub>TR</sub>   |                                                                                                                                                                                                     | 6000             | 4000                    | 2650                | V peak |
| Pollution Degree (DIN VDE<br>0110, Table 1)                                             |                   |                                                                                                                                                                                                     | 2                | 2                       | 2                   |        |
| Insulation Resistance at $T_S$ ,<br>V <sub>IO</sub> = 500 V                             | R <sub>S</sub>    |                                                                                                                                                                                                     | >10 <sup>9</sup> | >10 <sup>9</sup>        | >10 <sup>9</sup>    | Ω      |
| *Note: The Si823x is suitable for<br>ensured by protective circu                        |                   |                                                                                                                                                                                                     |                  |                         | the safety data     | a is   |



| Table 7. IEC Safety | Limiting Values <sup>1</sup> |
|---------------------|------------------------------|
|---------------------|------------------------------|

| Parameter                                | Symbol         | Test Condition                                                                                                                                                                                                                                                                                                                                                           | WB<br>SOIC-16 | NB<br>SOIC-16 | 14<br>LD LGA | 14 LD<br>LGA w/<br>Pad | Unit |
|------------------------------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|---------------|--------------|------------------------|------|
| Case Temperature                         | Τ <sub>S</sub> |                                                                                                                                                                                                                                                                                                                                                                          | 150           | 150           | 150          | 150                    | °C   |
| Safety Input Current                     | I <sub>S</sub> | $\begin{array}{l} \theta_{JA} = 100 \ ^{\circ}\text{C/W} \ (\text{WB SOIC-16}), \\ 105 \ ^{\circ}\text{C/W} \ (\text{NB SOIC-16}, 14 \ \text{LD LGA}), \\ 50 \ ^{\circ}\text{C/W} \ (14 \ \text{LD LGA w/ Pad}) \\ & V_{DDI} = 5.5 \ \text{V}, \\ & V_{DDA} = V_{DDB} = 24 \ \text{V}, \\ & T_{J} = 150 \ ^{\circ}\text{C}, \ T_{A} = 25 \ ^{\circ}\text{C} \end{array}$ | 50            | 50            | 50           | 100                    | mA   |
| Device Power<br>Dissipation <sup>2</sup> | P <sub>D</sub> |                                                                                                                                                                                                                                                                                                                                                                          | 1.2           | 1.2           | 1.2          | 1.2                    | W    |
| Notes:                                   |                | ·                                                                                                                                                                                                                                                                                                                                                                        |               |               |              |                        |      |

1. Maximum value allowed in the event of a failure. Refer to the thermal derating curve in Figure 6. 2. The Si823x is tested with  $V_{DDI} = 5.5 V$ ,  $V_{DDA} = V_{DDB} = 24 V$ ,  $T_J = 150 °C$ ,  $C_L = 100 pF$ , input 2 MHz 50% duty cycle square wave.



### Table 8. Thermal Characteristics

| Parameter                                  | Symbol        | WB<br>SOIC-16 | NB<br>SOIC-16 | 14 LD<br>LGA | 14 LD<br>LGA w/<br>Pad | Unit |
|--------------------------------------------|---------------|---------------|---------------|--------------|------------------------|------|
| IC Junction-to-Air Thermal Resis-<br>tance | $\theta_{JA}$ | 100           | 105           | 105          | 50                     | °C/W |



Figure 6. WB SOIC-16, NB SOIC-16, 14 LD LGA Thermal Derating Curve, Dependence of Safety Limiting Values with Case Temperature per DIN EN 60747-5-2



Figure 7. 14 LD LGA with Pad Thermal Derating Curve, Dependence of Safety Limiting Values with Case Temperature per DIN EN 60747-5-2



# 2.2. Theory of Operation

The operation of an Si823x channel is analogous to that of an opto coupler and gate driver, except an RF carrier is modulated instead of light. This simple architecture provides a robust isolated data path and requires no special considerations or initialization at start-up. A simplified block diagram for a single Si823x channel is shown in Figure 8.



Figure 8. Simplified Channel Diagram

A channel consists of an RF Transmitter and RF Receiver separated by a semiconductor-based isolation barrier. Referring to the Transmitter, input A modulates the carrier provided by an RF oscillator using on/off keying. The Receiver contains a demodulator that decodes the input state according to its RF energy content and applies the result to output B via the output driver. This RF on/off keying scheme is superior to pulse code schemes as it provides best-in-class noise immunity, low power consumption, and better immunity to magnetic fields. See Figure 9 for more details.







# 3. Typical Operating Characteristics (0.5 Amp)

The typical performance characteristics depicted in Figures 10 through 21 are for information purposes only. Refer to Table 1 on page 6 for actual specification limits.



Figure 10. Rise/Fall Time vs. Supply Voltage



Figure 11. Propagation Delay vs. Supply Voltage



Figure 12. Supply Current vs. Supply Voltage



Figure 13. Supply Current vs. Supply Voltage



Figure 14. Supply Current vs. Temperature



Figure 15. Rise/Fall Time vs. Load





Figure 16. Propagation Delay vs. Load



Figure 17. Propagation Delay vs. Temperature





Figure 19. Output Source Current vs. Supply Voltage



Figure 20. Output Sink Current vs. Temperature



Temperature



# 4. Typical Operating Characteristics (4.0 Amp)

The typical performance characteristics depicted in Figures 22 through 33 are for information purposes only. Refer to Table 1 on page 6 for actual specification limits.



Figure 22. Rise/Fall Time vs. Supply Voltage



Figure 23. Propagation Delay vs. Supply Voltage



Figure 24. Supply Current vs. Supply Voltage



Figure 25. Supply Current vs. Supply Voltage



Figure 26. Supply Current vs. Temperature



Figure 27. Rise/Fall Time vs. Load









Figure 29. Propagation Delay vs. Temperature



Voltage



Figure 31. Output Source Current vs. Supply Voltage



Figure 32. Output Sink Current vs. Temperature



Figure 33. Output Source Current vs. Temperature



# 5. Application Information

The Si823x family of isolated drivers consists of high-side, low-side, and dual driver configurations.

### 5.1. Products

Table 9 shows the configuration and functional overview for each product in this family.

| Part Number | Configuration      | Overlap<br>Protection | Programmable<br>Dead Time | Inputs   | Peak Output<br>Current (A) |
|-------------|--------------------|-----------------------|---------------------------|----------|----------------------------|
| Si8230      | High-Side/Low-Side | $\checkmark$          | $\checkmark$              | VIA, VIB | 0.5                        |
| Si8231      | High-Side/Low-Side | $\checkmark$          | $\checkmark$              | PWM      | 0.5                        |
| Si8232      | Dual Driver        | _                     | —                         | VIA, VIB | 0.5                        |
| Si8233      | High-Side/Low-Side | $\checkmark$          | $\checkmark$              | VIA, VIB | 4.0                        |
| Si8234      | High-Side/Low-Side | $\checkmark$          | $\checkmark$              | PWM      | 4.0                        |
| Si8235/6    | Dual Driver        |                       | —                         | VIA, VIB | 4.0                        |

Table 9. Si823x Family Overview

### 5.2. Device Behavior

Table 10 contains truth tables for the Si8230/3, Si8231/4, and Si8232/5/6 families.

|     |       |                                   | Si8230           | /3 (High | -Side/Lo | w-Side) Truth Table                                                       |
|-----|-------|-----------------------------------|------------------|----------|----------|---------------------------------------------------------------------------|
| Inp | outs  | VDDI State                        | DI State Disable |          | tput     | Notes                                                                     |
| VIA | VIB   |                                   | Disable          | VOA      | VOB      | Notes                                                                     |
| L   | L     | Powered                           | L                | L        | L        | Output transition occurs after internal dead time expires.                |
| L   | Н     | Powered                           | L                | L        | н        | Output transition occurs after internal dead time expires.                |
| Н   | L     | Powered                           | L                | Н        | L        | Output transition occurs after internal dead time expires.                |
| Н   | н     | Powered                           | L                | L        | L        | Invalid state. Output transition occurs after internal dead time expires. |
| Х   | х     | Unpowered                         | Х                | L        | L        | Output returns to input state within 7 $\mu$ s of VDDI power restoration. |
| Х   | Х     | Powered                           | Н                | L        | L        | Device is disabled.                                                       |
|     |       | Si8                               | 231/4 (PV        | VM Input | High-Si  | de/Low-Side) Truth Table                                                  |
| PWM | Input | VDDI State                        | Disable          | Ou       | tput     | Notes                                                                     |
|     | mpat  | VDDI Olale                        | DISUDIC          | VOA      | VOB      | 10105                                                                     |
| ł   | 4     | Powered                           | L                | Н        | L        | Output transition occurs after internal dead time expires.                |
|     | L     | Powered                           | L                | L        | н        | Output transition occurs after internal dead time expires.                |
| 2   | x     | Unpowered                         | Х                | L        | L        | Output returns to input state within 7 $\mu$ s of VDDI power restoration. |
| 2   | X     | Powered                           | Н                | L        | L        | Device is disabled.                                                       |
|     |       | able assumes V<br>B) is undetermi |                  | DDB are  | powered. | If VDDA or VDDB power is lost, the respective output state                |

Table 10. Si823x Family Truth Table\*



| Inputs |     | VDDI State | Disable | Output |     | Notes                                                                |
|--------|-----|------------|---------|--------|-----|----------------------------------------------------------------------|
| /IA    | VIB |            | DISADIC | VOA    | VOB |                                                                      |
| L      | L   | Powered    | L       | L      | L   | Output transition occurs immediately (no internal dead time).        |
| L      | Н   | Powered    | L       | L      | Н   | Output transition occurs immediately (no internal dead time).        |
| Н      | L   | Powered    | L       | Н      | L   | Output transition occurs immediately (no internal dead time).        |
| Н      | Н   | Powered    | L       | Н      | Н   | Output transition occurs immediately (no internal dead time).        |
| Х      | Х   | Unpowered  | Х       | L      | L   | Output returns to input state within 7 µs of VDDI power restoration. |
| Х      | Х   | Powered    | Н       | L      | L   | Device is disabled.                                                  |

# Table 10. Si823x Family Truth Table\* (Continued)



### 5.3. Power Supply Connections

Isolation requirements mandate individual supplies for VDDI, VDDA, and VDDB. The decoupling caps for these supplies must be placed as close to the VDD and GND pins of the Si823x as possible. The optimum values for these capacitors depend on load current and the distance between the chip and the regulator that powers it. Low effective series resistance (ESR) capacitors, such as Tantalum, are recommended.

### 5.4. Power Dissipation Considerations

Proper system design must assure that the Si823x operates within safe thermal limits across the entire load range. The Si823x total power dissipation is the sum of the power dissipated by bias supply current, internal switching losses, and power delivered to the load. Equation 1 shows total Si823x power dissipation. In a non-overlapping system, such as a high-side/low-side driver, n = 1. For a dual driver with each driver having an independent load, n can have a maximum value of 2, corresponding to a 100% overlap between the two outputs.

$$P_{D} = V_{DDI}I_{DDI} + 2(V_{DDO}I_{QOUT} + C_{int}V_{DDO}^{2}F) + 2n(C_{L}V_{DDO}^{2}F)$$
  
where:

 $P_D$  is the total Si823x device power dissipation (W)

I<sub>DDI</sub> is the input-side maximum bias current (3 mA)

I<sub>QOUT</sub> is the driver die maximum bias current (2.5 mA)

 $C_{int}$  is the internal parasitic capacitance (75 pF for the 0.5 A driver and 370 pF for the 4.0 A driver)

V<sub>DDI</sub> is the input-side VDD supply voltage (4.5 to 5.5 V)

V<sub>DDO</sub> is the driver-side supply voltage (10 to 24 V)

F is the switching frequency (Hz)

n is the overlap constant (max value = 2)

#### Equation 1.

The maximum power dissipation allowable for the Si823x is a function of the package thermal resistance, ambient temperature, and maximum allowable junction temperature, as shown in Equation 2:

$$\begin{split} &\mathsf{P}_{\mathsf{Dmax}} \leq \frac{\mathsf{T}_{\mathsf{jmax}} - \mathsf{T}_{\mathsf{A}}}{\mathsf{\theta} \mathsf{ja}} \\ &\mathsf{where:} \\ &\mathsf{P}_{\mathsf{Dmax}} = \mathsf{Maximum} \ \mathsf{Si823x} \ \mathsf{power} \ \mathsf{dissipation} \ (\mathsf{W}) \\ &\mathsf{T}_{\mathsf{jmax}} = \mathsf{Si823x} \ \mathsf{maximum} \ \mathsf{junction} \ \mathsf{temperature} \ (\mathsf{145\ °C}) \\ &\mathsf{T}_{\mathsf{A}} = \ \mathsf{Ambient} \ \mathsf{temperature} \ (^{\circ}\mathsf{C}) \\ &\mathsf{\theta} \mathsf{ja} = \mathsf{Si823x} \ \mathsf{junction-to-air} \ \mathsf{thermal} \ \mathsf{resistance} \ (\mathsf{105\ °C/W}) \\ &\mathsf{F} = \mathsf{Si823x} \ \mathsf{switching} \ \mathsf{frequency} \ (\mathsf{Hz}) \end{split}$$

#### Equation 2.

Substituting values for PDMAX TjMAX, TA, and  $\theta_{ja}$  into Equation 2 results in a maximum allowable total power dissipation of 1.1 W. Maximum allowable load is found by substituting this limit and the appropriate datasheet values from Table 1 on page 6 into Equation 1 and simplifying. The result is Equation 3 (0.5 A driver) and Equation 4 (4.0 A driver), both of which assume VDDI = 5 V and VDDA = VDDB = 18 V.

$$C_{L(MAX)} = \frac{1.4 \times 10^{-3}}{F} - 7.5 \times 10^{-11}$$

#### Equation 3.

$$C_{L(MAX)} = \frac{1.4 \times 10^{-3}}{F} - 3.7 \times 10^{-10}$$

Equation 4.



Equation 1 and Equation 2 are graphed in Figure 34 where the points along the load line represent the package dissipation-limited value of CL for the corresponding switching frequency.



Figure 34. Max Load vs. Switching Frequency



# 5.5. Layout Considerations

It is most important to minimize ringing in the drive path and noise on the Si823x VDD lines. Care must be taken to minimize parasitic inductance in these paths by locating the Si823x as close to the device it is driving as possible. In addition, the VDD supply and ground trace paths must be kept short. For this reason, the use of power and ground planes is highly recommended. A split ground plane system having separate ground and VDD planes for power devices and small signal components provides the best overall noise performance.

### 5.6. Device Operation

Device behavior during start-up, normal operation and shutdown is shown in Figure 35, where UVLO+ and UVLOare the positive-going and negative-going thresholds respectively. Note that outputs VOA and VOB default low when input side power supply (VDDI) is not present.

#### 5.6.1. Device Startup

Outputs VOA and VOB are held low during power-up until VDD is above the UVLO threshold for time period tSTART. Following this, the outputs follow the states of inputs VIA and VIB.

#### 5.6.2. Under Voltage Lockout

Under Voltage Lockout (UVLO) is provided to prevent erroneous operation during device startup and shutdown or when VDD is below its specified operating circuits range. The input (control) side, Driver A and Driver B, each have their own under voltage lockout monitors.

The Si823x input side enters UVLO when VDDI  $\leq$  VDDI<sub>UV-</sub>, and exits UVLO when VDDI > VDDI<sub>UV+</sub>. The driver outputs, VOA and VOB, remain low when the input side of the Si823x is in UVLO and their respective VDD supply (VDDA, VDDB) is within tolerance. Each driver output can enter or exit UVLO independently. For example, VOA unconditionally enters UVLO when VDDA falls below VDDA<sub>UV-</sub> and exits UVLO when VDDA rises above VDDA<sub>UV+</sub>.







#### 5.6.3. Under Voltage Lockout (UVLO)

The UVLO circuit unconditionally drives VO low when VDD is below the lockout threshold. Referring to Figures 36 through 39, upon power up, the Si823x is maintained in UVLO until VDD rises above  $VDD_{UV+}$ . During power down, the Si823x enters UVLO when VDD falls below the UVLO threshold plus hysteresis (i.e.,  $VDD \leq VDD_{UV+} - VDD_{HYS}$ ).





### 5.6.4. Control Inputs

VIA, VIB, and PWM inputs are high-true, TTL level-compatible logic inputs. A logic high signal on VIA or VIB causes the corresponding output to go high. For PWM input versions (Si8231/4), VOA is high and VOB is low when the PWM input is high, and VOA is low and VOB is high when the PWM input is low.

#### 5.6.5. Disable Input

When brought high, the DISABLE input unconditionally drives VOA and VOB low regardless of the states of VIA and VIB. Device operation terminates within tSD after DISABLE =  $V_{IH}$  and resumes within tRESTART after DISABLE =  $V_{IL}$ . The DISABLE input has no effect if VDDI is below its UVLO level (i.e. VOA, VOB remain low).

### 5.7. Programmable Dead Time and Overlap Protection

All high-side/low-side drivers (Si8230/1/3/4) include programmable overlap protection to prevent outputs VOA and VOB from being high at the same time. These devices also include programmable dead time, which adds a userprogrammable delay between transitions of VOA and VOB (Figure 26.A). When enabled, dead time is present on all transitions, even after overlap recovery (Figure 26.B). The amount of dead time delay (DT) is programmed by a single resistor (RDT) connected from the DT input to ground per Equation 5. Note that the dead time pin can be tied to VDDI or left floating to provide a nominal dead time at approximately 400 ps.

 $DT\approx 10\times RDT$  where:  $DT=\ dead\ time\ (ns)$  and  $RDT=\ dead\ time\ programming\ resistor\ (k\Omega)$ 

#### Equation 5.

The device driving VIA and VIB should provide a minimum dead time of TDD to avoid activating overlap protection. Input/output timing waveforms for the two-input drivers are shown in Figure 40, and dead time waveforms are shown in Figure 41.



Figure 40. Input / Output Waveforms for High-Side / Low-Side Two-Input Drivers





Figure 41. Dead Time Waveforms for High-Side/Low-Side Two-Input Drivers



# 6. RF Radiated Emissions

The Si823x family uses a RF carrier frequency of approximately 700 MHz. This results in a small amount of radiated emissions at this frequency and its harmonics. The radiation is not from the IC but, rather, is due to a small amount of RF energy driving the isolated ground planes which can act as a dipole antenna.

The unshielded Si8230 evaluation board passes FCC Class B (Part 15) requirements. Table 11 shows measured emissions compared to FCC requirements. Note that the data reflects worst-case conditions where all inputs are tied to logic 1 and the RF transmitters are fully active.

Radiated emissions can be reduced if the circuit board is enclosed in a shielded enclosure or if the PCB is a less efficient antenna.

| Frequency<br>(MHz) | Measured<br>(dBµV/m) | FCC Spec<br>(dBµV/m) | Compared to<br>Spec (dB) |
|--------------------|----------------------|----------------------|--------------------------|
| 712                | 29                   | 37                   | -8                       |
| 1424               | 39                   | 54                   | -15                      |
| 2136               | 42                   | 54                   | -12                      |
| 2848               | 43                   | 54                   | -11                      |
| 4272               | 44                   | 54                   | -10                      |
| 4984               | 44                   | 54                   | -10                      |
| 5696               | 44                   | 54                   | -10                      |

| Table | 11. | Radiated   | Emissions |
|-------|-----|------------|-----------|
| Iabio |     | i taalatoa |           |

### 6.1. RF, Magnetic, and Common Mode Transient Immunity

The Si823x families have very high common mode transient immunity while transmitting data. This is typically measured by applying a square pulse with very fast rise/fall times between the isolated grounds. Measurements show no failures at 30 kV/µs (minimum). During a high surge event, the output may glitch low for up to 20–30 ns, but the output corrects immediately after the surge event.

The Si823x families pass the industrial requirements of CISPR24 for RF immunity of 10 V/m using an unshielded evaluation board. As shown in Figure 20, the isolated ground planes form a parasitic dipole antenna. The PCB should be laid-out to not act as an efficient antenna for the RF frequency of interest. RF susceptibility is also significantly reduced when the end system is housed in a metal enclosure, or otherwise shielded.

The Si823x digital isolator can be used in close proximity to large motors and various other magnetic-field producing equipment. In theory, data transmission errors can occur if the magnetic field is too large and the field is too close to the isolator. However, in actual use, the Si823x devices provide extremely high immunity to external magnetic fields and have been independently evaluated to withstand magnetic fields of at least 1000 A/m according to the IEC 61000-4-8 and IEC 61000-4-9 specifications.



Figure 42. Dipole Antenna



# 7. Applications

The following examples illustrate typical circuit configurations using the Si823x.

# 7.1. High-Side / Low-Side Driver

Figure 43A shows the Si8230/3 controlled using the VIA and VIB input signals, and Figure 43B shows the Si8231/4 controlled by a single PWM signal.



Figure 43. Si823x in Half-Bridge Application

For both cases, D1 and CB form a conventional bootstrap circuit that allows VOA to operate as a high-side driver for Q1, which has a maximum drain voltage of 1500 V. VOB is connected as a conventional low-side driver. Note that the input side of the Si823x requires VDD in the range of 4.5 to 5.5 V, while the VDDA and VDDB output side supplies must be between 6.5 and 24 V with respect to their respective grounds. The boot-strap start up time will depend on the CB cap chosen. VDD2 is usually the same as VDDB. Also note that the bypass capacitors on the Si823x should be located as close to the chip as possible. Moreover, it is recommended that 0.1 and 10  $\mu$ F bypass capacitors be used to reduce high frequency noise and maximize performance.



# 7.2. Dual Driver

Figure 44 shows the Si823x configured as a dual driver. Note that the drain voltages of Q1 and Q2 can be referenced to a common ground or to different grounds with as much as 1500 V dc between them.



Figure 44. Si8235 in a Dual Driver Application

### 7.3. Dual Driver with Thermally Enhanced Package (Si8236)

The thermal pad of the Si8236 must be connected to a heat spreader to lower thermal resistance. Generally, the larger the thermal shield's area, the lower the thermal resistance. It is recommended that a thermal vias also be used to add mass to the shield. Vias generally have much more mass than the shield alone and consume less space, thus reducing thermal resistance more effectively. While the heat spreader is not generally a circuit ground, it is a good reference plane for the Si8236 and is also useful as a shield layer for EMI reduction.

With a 10mm<sup>2</sup> thermal plane on the outer layers (including 20 thermal vias), the thermal impedance of the Si8236 was measured at 50 °C/W. This is a significant improvement over the Si835 which does not include a thermal pad. The Si8235's thermal resistance was measured at 105 °C /W.



# 8. Pin Descriptions



### Table 12. Si8230/3 Two-Input HS/LS Isolated Driver (SOIC-16)

| Pin | Name    | Description                                                                                                                                                                                                                                                                           |  |  |  |
|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 1   | VIA     | Non-inverting logic input terminal for Driver A.                                                                                                                                                                                                                                      |  |  |  |
| 2   | VIB     | Ion-inverting logic input terminal for Driver B.                                                                                                                                                                                                                                      |  |  |  |
| 3   | VDDI    | Input-side power supply terminal; connect to a source of 4.5 to 5.5 V.                                                                                                                                                                                                                |  |  |  |
| 4   | GNDI    | Input-side ground terminal.                                                                                                                                                                                                                                                           |  |  |  |
| 5   | DISABLE | Device Disable. When high, this input unconditionally drives outputs VOA, VOB LOW. It is strongly recommended that this input be connected to external logic level to avoid erroneous operation due to capacitive noise coupling.                                                     |  |  |  |
| 6   | DT      | Dead time programming input. The value of the resistor connected from DT to ground sets the dead time between output transitions of VOA and VOB. Defaults to 1 ns dead time when connected to VDDI or left open (see "5.7.Programmable Dead Time and Overlap Protection" on page 26). |  |  |  |
| 7   | NC      | No connection.                                                                                                                                                                                                                                                                        |  |  |  |
| 8   | VDDI    | Input-side power supply terminal; connect to a source of 4.5 to 5.5 V.                                                                                                                                                                                                                |  |  |  |
| 9   | GNDB    | Ground terminal for Driver B.                                                                                                                                                                                                                                                         |  |  |  |
| 10  | VOB     | Driver B output (low-side driver).                                                                                                                                                                                                                                                    |  |  |  |
| 11  | VDDB    | Driver B power supply voltage terminal; connect to a source of 6.5 to 24 V.                                                                                                                                                                                                           |  |  |  |
| 12  | NC      | No connection.                                                                                                                                                                                                                                                                        |  |  |  |
| 13  | NC      | No connection.                                                                                                                                                                                                                                                                        |  |  |  |
| 14  | GNDA    | Ground terminal for Driver A.                                                                                                                                                                                                                                                         |  |  |  |
| 15  | VOA     | Driver A output (high-side driver).                                                                                                                                                                                                                                                   |  |  |  |
| 16  | VDDA    | Driver A power supply voltage terminal; connect to a source of 6.5 to 24 V.                                                                                                                                                                                                           |  |  |  |



| S           | OIC-16 (Wid | de)       | SOIC-16        | (Narrow)            |
|-------------|-------------|-----------|----------------|---------------------|
| PWM [ 1     |             | 16 VDDA   |                | 16 VDDA             |
| NC [2       |             | 15 🗌 VOA  | NC 🗆 2         | 15 VOA              |
| VDDI 🗌 3    |             | 14 🗌 GNDA | VDDI 🗌 3       | <sup>14</sup> GNDA  |
| GNDI 🗌 4    | Si8231      | 13 🗌 NC   | GNDI 🗌 4 Si82  | -                   |
| DISABLE 🗌 5 | Si8234      | 12 🗌 NC   | DISABLE 5 Si82 | <sup>34</sup> 12 NC |
| DT 🗌 6      |             | 11 🗌 VDDB | DT 🗌 6         |                     |
| NC [7       |             | 10 🗌 VOB  | NC [7          | 10 🗌 VOB            |
| VDDI 🗌 8    |             | 9 🗌 GNDB  |                | 9 GNDB              |

# Table 13. Si8231/4 PWM Input HS/LS Isolated Driver (SOIC-16)

| Pin | Name    | Description                                                                                                                                                                                                                                                                           |
|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | PWM     | PWM input.                                                                                                                                                                                                                                                                            |
| 2   | NC      | No connection.                                                                                                                                                                                                                                                                        |
| 3   | VDDI    | Input-side power supply terminal; connect to a source of 4.5 to 5.5 V.                                                                                                                                                                                                                |
| 4   | GNDI    | Input-side ground terminal.                                                                                                                                                                                                                                                           |
| 5   | DISABLE | Device Disable. When high, this input unconditionally drives outputs VOA, VOB LOW. It is strongly recommended that this input be connected to external logic level to avoid erroneous operation due to capacitive noise coupling.                                                     |
| 6   | DT      | Dead time programming input. The value of the resistor connected from DT to ground sets the dead time between output transitions of VOA and VOB. Defaults to 1 ns dead time when connected to VDDI or left open (see "5.7.Programmable Dead Time and Overlap Protection" on page 26). |
| 7   | NC      | No connection.                                                                                                                                                                                                                                                                        |
| 8   | VDDI    | Input-side power supply terminal; connect to a source of 4.5 to 5.5 V.                                                                                                                                                                                                                |
| 9   | GNDB    | Ground terminal for VOB driver output.                                                                                                                                                                                                                                                |
| 10  | VOB     | Driver B output (low-side driver).                                                                                                                                                                                                                                                    |
| 11  | VDDB    | Driver B power supply voltage terminal; connect to a source of 6.5 to 24 V.                                                                                                                                                                                                           |
| 12  | NC      | No connection.                                                                                                                                                                                                                                                                        |
| 13  | NC      | No connection.                                                                                                                                                                                                                                                                        |
| 14  | GNDA    | Ground terminal for Driver A.                                                                                                                                                                                                                                                         |
| 15  | VOA     | Driver A output (high-side driver).                                                                                                                                                                                                                                                   |
| 16  | VDDA    | Driver A power supply voltage terminal; connect to a source of 6.5 to 24 V.                                                                                                                                                                                                           |



|             | SOIC-16 (Wid | SOIC-16   | (Narrow)              |                      |
|-------------|--------------|-----------|-----------------------|----------------------|
|             |              | 16 VDDA   |                       | 16 VDDA              |
| VIB 🗌 2     | 2            | 15 🗆 VOA  | <b>VIB</b> 2          | 15 VOA               |
| VDDI 🗌 3    | 3            | 14 GNDA   | VDDI 🗌 3              | 14 GNDA              |
| GNDI 🗌 4    | Si8232       | 13 🗌 NC   | GNDI 🗌 4 Si82         | -                    |
| DISABLE 🗌 5 | 5 Si8235     | 12 🗌 NC   | DISABLE $\Box_5$ Si82 | <sup>235</sup> 12 NC |
|             | 3            | 11 🗌 VDDB | NC 🗌 6                | 11 VDDB              |
|             | ,            | 10 🗌 VOB  | NC [7                 | 10 VOB               |
|             | }            | 9 GNDB    |                       | 9 GNDB               |

# Table 14. Si8232/5 Dual Isolated Driver (SOIC-16)

| Pin | Name    | Description                                                                                                                                                                                                                       |  |  |  |
|-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 1   | VIA     | Non-inverting logic input terminal for Driver A.                                                                                                                                                                                  |  |  |  |
| 2   | VIB     | Non-inverting logic input terminal for Driver B.                                                                                                                                                                                  |  |  |  |
| 3   | VDDI    | Input-side power supply terminal; connect to a source of 4.5 to 5.5 V.                                                                                                                                                            |  |  |  |
| 4   | GNDI    | Input-side ground terminal.                                                                                                                                                                                                       |  |  |  |
| 5   | DISABLE | Device Disable. When high, this input unconditionally drives outputs VOA, VOB LOW. It is strongly recommended that this input be connected to external logic level to avoid erroneous operation due to capacitive noise coupling. |  |  |  |
| 6   | NC      | No connection.                                                                                                                                                                                                                    |  |  |  |
| 7   | NC      | No connection.                                                                                                                                                                                                                    |  |  |  |
| 8   | VDDI    | Input-side power supply terminal; connect to a source of 4.5 to 5.5 V.                                                                                                                                                            |  |  |  |
| 9   | GNDB    | Ground terminal for VOB driver output.                                                                                                                                                                                            |  |  |  |
| 10  | VOB     | Driver B output.                                                                                                                                                                                                                  |  |  |  |
| 11  | VDDB    | Driver output VOB power supply voltage terminal; connect to a source of 6.5 to 24 V.                                                                                                                                              |  |  |  |
| 12  | NC      | No connection.                                                                                                                                                                                                                    |  |  |  |
| 13  | NC      | No connection.                                                                                                                                                                                                                    |  |  |  |
| 14  | GNDA    | Ground terminal for Driver A.                                                                                                                                                                                                     |  |  |  |
| 15  | VOA     | Driver B output.                                                                                                                                                                                                                  |  |  |  |
| 16  | VDDA    | Driver A power supply voltage terminal; connect to a source of 6.5 to 24 V.                                                                                                                                                       |  |  |  |



| 1 |                  | 14                      | VDDA                                       |
|---|------------------|-------------------------|--------------------------------------------|
| 2 |                  | 13                      | VOA                                        |
| 3 |                  | 12                      | GNDA                                       |
| 4 | Si8233           | 11                      | NC                                         |
| 5 |                  | 10                      | VDDB                                       |
| 6 |                  | 7                       | VOB                                        |
| 7 |                  | 8                       | GNDB                                       |
|   | 2<br>3<br>4<br>5 | 2<br>3<br>4 Si8233<br>5 | 2 f3<br>3 f2<br>4 Si8233 f1<br>5 f0<br>6 7 |

# LGA-14 (5 x 5 mm)

# Table 15. Si8233 Two-Input HS/LS Isolated Driver (14 LD LGA)

| Pin     | Name | Description                                                                                                                                                                                                                                                                          |
|---------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GNDI    | 1    | Input-side ground terminal.                                                                                                                                                                                                                                                          |
| VIA     | 2    | Non-inverting logic input terminal for Driver A.                                                                                                                                                                                                                                     |
| VIB     | 3    | Non-inverting logic input terminal for Driver B.                                                                                                                                                                                                                                     |
| VDDI    | 4    | Input-side power supply terminal; connect to a source of 4.5 to 5.5 V.                                                                                                                                                                                                               |
| DISABLE | 5    | Device Disable. When high, this input unconditionally drives outputs VOA, VOB LOW.<br>It is strongly recommended that this input be connected to external logic level to avoid<br>erroneous operation due to capacitive noise coupling.                                              |
| DT      | 6    | Dead time programming input. The value of the resistor connected from DT to ground sets the dead time between output transitions of VOA and VOB. Defaults to 1 ns dead time when connected to VDDI or left open (see"5.7.Programmable Dead Time and Overlap Protection" on page 26). |
| VDDI    | 7    | Input-side power supply terminal; connect to a source of 4.5 to 5.5 V.                                                                                                                                                                                                               |
| GNDB    | 8    | Ground terminal for Driver B.                                                                                                                                                                                                                                                        |
| VOB     | 9    | Driver B output (low-side driver).                                                                                                                                                                                                                                                   |
| VDDB    | 10   | Driver B power supply voltage terminal; connect to a source of 6.5 to 24 V.                                                                                                                                                                                                          |
| NC      | 11   | No connection.                                                                                                                                                                                                                                                                       |
| GNDA    | 12   | Ground terminal for Driver A.                                                                                                                                                                                                                                                        |
| VOA     | 13   | Driver A output (high-side driver).                                                                                                                                                                                                                                                  |
| VDDA    | 14   | Driver A power supply voltage terminal; connect to a source of 6.5 to 24 V.                                                                                                                                                                                                          |



|         |   | -      | -  |      |
|---------|---|--------|----|------|
| GNDI    | 1 |        | 14 | VDDA |
| PWM     | 2 |        | 13 | VOA  |
| NC      | 3 |        | 12 | GNDA |
| VDDI    | 4 | Si8234 | 11 | NC   |
| DISABLE | 5 |        | 10 | VDDB |
| DT      | 6 |        | 7  | VOB  |
| VDDI    | 7 |        | 8  | GNDB |

LGA-14 (5 x 5 mm)

# Table 16. Si8234 PWM Input HS/LS Isolated Driver (14 LD LGA)

| Pin     | Name | Description                                                                                                                                                                                                                                                                           |
|---------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GNDI    | 1    | Input-side ground terminal.                                                                                                                                                                                                                                                           |
| PWM     | 2    | PWM input.                                                                                                                                                                                                                                                                            |
| NC      | 3    | No connection.                                                                                                                                                                                                                                                                        |
| VDDI    | 4    | Input-side power supply terminal; connect to a source of 4.5 to 5.5 V.                                                                                                                                                                                                                |
| DISABLE | 5    | Device Disable. When high, this input unconditionally drives outputs VOA, VOB LOW.<br>It is strongly recommended that this input be connected to external logic level to avoid<br>erroneous operation due to capacitive noise coupling.                                               |
| DT      | 6    | Dead time programming input. The value of the resistor connected from DT to ground sets the dead time between output transitions of VOA and VOB. Defaults to 1 ns dead time when connected to VDDI or left open (see "5.7.Programmable Dead Time and Overlap Protection" on page 26). |
| VDDI    | 7    | Input-side power supply terminal; connect to a source of 4.5 to 5.5 V.                                                                                                                                                                                                                |
| GNDB    | 8    | Ground terminal for Driver B.                                                                                                                                                                                                                                                         |
| VOB     | 9    | Driver B output (low-side driver).                                                                                                                                                                                                                                                    |
| VDDB    | 10   | Driver B power supply voltage terminal; connect to a source of 6.5 to 24 V.                                                                                                                                                                                                           |
| NC      | 11   | No connection.                                                                                                                                                                                                                                                                        |
| GNDA    | 12   | Ground terminal for Driver A.                                                                                                                                                                                                                                                         |
| VOA     | 13   | Driver A output (high-side driver).                                                                                                                                                                                                                                                   |
| VDDA    | 14   | Driver A power supply voltage terminal; connect to a source of 6.5 to 24 V.                                                                                                                                                                                                           |



| GNDI    | 1 |                  | 14 | VDDA |
|---------|---|------------------|----|------|
| VIA     | 2 |                  | 13 | VOA  |
| VIB     | 3 | 0.0002           | 12 | GNDA |
| VDDI    | 4 | Si8235<br>Si8236 | 11 | NC   |
| DISABLE | 5 |                  | 10 | VDDB |
| NC      | 6 |                  | 7  | VOB  |
| VDDI    | 7 |                  | 8  | GNDB |
|         |   |                  |    |      |

# LGA-14 (5 x 5 mm)

# Table 17. Si8235/6 Dual Isolated Driver (14 LD LGA)

| Pin     | Name | Description                                                                                                                                                                                                                             |
|---------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GNDI    | 1    | Input-side ground terminal.                                                                                                                                                                                                             |
| VIA     | 2    | Non-inverting logic input terminal for Driver A.                                                                                                                                                                                        |
| VIB     | 3    | Non-inverting logic input terminal for Driver B.                                                                                                                                                                                        |
| VDDI    | 4    | Input-side power supply terminal; connect to a source of 4.5 to 5.5 V.                                                                                                                                                                  |
| DISABLE | 5    | Device Disable. When high, this input unconditionally drives outputs VOA, VOB LOW.<br>It is strongly recommended that this input be connected to external logic level to avoid<br>erroneous operation due to capacitive noise coupling. |
| NC      | 6    | No connection.                                                                                                                                                                                                                          |
| VDDI    | 7    | Input-side power supply terminal; connect to a source of 4.5 to 5.5 V.                                                                                                                                                                  |
| GNDB    | 8    | Ground terminal for Driver B.                                                                                                                                                                                                           |
| VOB     | 9    | Driver B output (low-side driver).                                                                                                                                                                                                      |
| VDDB    | 10   | Driver B power supply voltage terminal; connect to a source of 6.5 to 24 V.                                                                                                                                                             |
| NC      | 11   | No connection.                                                                                                                                                                                                                          |
| GNDA    | 12   | Ground terminal for Driver A.                                                                                                                                                                                                           |
| VOA     | 13   | Driver A output (high-side driver).                                                                                                                                                                                                     |
| VDDA    | 14   | Driver A power supply voltage terminal; connect to a source of 6.5 to 24 V.                                                                                                                                                             |



## 9. Ordering Guide

The ordering part number (OPN) naming convention is described in Figure 45. The currently available OPNs are listed in Table 18. The part number convention is not intended to imply that all possible device configuration options and their corresponding ordering part numbers (OPN) will be available or are included in the ordering guide table. However, if there is a specific device configuration of interest that is currently not listed in the ordering guide table, contact your local Silicon Labs sales representative, or go to the Silicon Labs Technical Support web page at https://www.silabs.com/support/pages/contacttechnicalsupport.aspx and register to submit a request for your specific device configuration and OPN. Ordering part number options for 10 V and 12.5 V UVLO will be made available only by request.



Note: UVLO = Under Voltage Lock Out for VDDA, VDDB.

#### Figure 45. ISODriver OPN Naming Convention



| Ordering Part<br>Number (OPN) | Inputs     | Configuration          | Peak<br>Current | UVLO<br>Voltage | Isolation<br>Rating | Temperature<br>Range | Package<br>Type      | Legacy<br>Ordering Part<br>Number (OPN)<br>2.5 kV Only |                |                |     |  |
|-------------------------------|------------|------------------------|-----------------|-----------------|---------------------|----------------------|----------------------|--------------------------------------------------------|----------------|----------------|-----|--|
| Wide Body (WB)                | Package    | Options                |                 |                 |                     |                      |                      |                                                        |                |                |     |  |
| Si8230BB-B-IS                 | VIA, VIB   | High Side/<br>Low Side |                 |                 | - 2.5 kVrms         | -40 to +125 °C       | SOIC-16<br>Wide Body | Si8230-A-IS                                            |                |                |     |  |
| Si8231BB-B-IS                 | PWM        | High Side/<br>Low Side | 0.5 A           | 8 V             |                     |                      |                      | Si8231-A-IS                                            |                |                |     |  |
| Si8232BB-B-IS                 | VIA,VIB    | Dual Driver            |                 |                 |                     |                      |                      | Si8232-A-IS                                            |                |                |     |  |
| Si8233BB-C-IS                 | VIA,VIB    | High Side/<br>Low Side |                 |                 |                     |                      |                      | Si8233-B-IS                                            |                |                |     |  |
| Si8234BB-C-IS                 | PWM        | High Side/<br>Low Side | 4.0 A           | 8 V             |                     |                      |                      | Si8234-B-IS                                            |                |                |     |  |
| Si8235BB-C-IS                 | VIA,VIB    | Dual Driver            |                 |                 |                     |                      |                      | Si8235-B-IS                                            |                |                |     |  |
| Narrow Body (NI               | B) Package | e Options              |                 |                 |                     |                      |                      |                                                        |                |                |     |  |
| Si8230BB-B-IS1                | VIA,VIB    | High Side/<br>Low Side |                 |                 |                     |                      |                      |                                                        |                |                |     |  |
| Si8231BB-B-IS1                | PWM        | High Side/<br>Low Side | 0.5 A           | 8 V             | 8 V                 | 8 V                  | 8 V                  | 8 V                                                    |                |                |     |  |
| Si8232BB-B-IS1                | VIA,VIB    | Dual Driver            |                 |                 | 2.5 kVrms           | 40.4 405.00          | SOIC-16              | N/A                                                    |                |                |     |  |
| Si8233BB-C-IS1                | VIA,VIB    | High Side/<br>Low Side |                 | 8 V             |                     |                      |                      | 2.5 KVIIIIS                                            | –40 to +125 °C | Narrow<br>Body | N/A |  |
| Si8234BB-C-IS1                | PWM        | High Side/<br>Low Side | 4.0 A           |                 |                     |                      |                      |                                                        |                |                |     |  |
| Si8235BB-C-IS1                | VIA,VIB    | Dual Driver            |                 |                 |                     |                      |                      |                                                        |                |                |     |  |

**Table 18. Ordering Part Numbers** 

Moisture sensitivity level is MSL3 for wide-body SOIC-16 and 14-LD LGA packages and MSL2A for narrow-body SOIC-16 packages with peak reflow temperatures of 260 °C according to the JEDEC industry standard classifications and peak solder temperatures.



| Ordering Part<br>Number (OPN) | Inputs   | Configuration          | Peak<br>Current | UVLO<br>Voltage | Isolation<br>Rating | Temperature<br>Range | Package<br>Type                 | Legacy<br>Ordering Part<br>Number (OPN)<br>2.5 kV Only |             |
|-------------------------------|----------|------------------------|-----------------|-----------------|---------------------|----------------------|---------------------------------|--------------------------------------------------------|-------------|
| LGA Package O                 | otions   |                        |                 |                 |                     |                      |                                 |                                                        |             |
| Si8233BB-C-IM                 | VIA,VIB  | High Side/<br>Low Side |                 |                 |                     |                      |                                 | Si8233-B-IM                                            |             |
| Si8234BB-C-IM                 | PWM      | High Side/<br>Low Side |                 | 8 V             | 2.5 kVrms           |                      | LGA-14<br>5x5 mm                | Si8234-B-IM                                            |             |
| Si8235BB-C-IM                 | VIA,VIB  | Dual Driver            | 4.0 A           |                 |                     | -40 to +1            | –40 to +125 °C                  |                                                        | Si8235-B-IM |
| Si8235AB-C-IM                 | VIA,VIB  | Dual Driver            |                 | 5 V             |                     |                      |                                 | N/A                                                    |             |
| Si8236BA-C-IM                 | VIA, VIB | Dual Driver            |                 | 8 V             |                     |                      | LGA-14                          |                                                        |             |
| Si8236AA-C-IM                 | VIA,VIB  | Dual Driver            |                 | 5 V             | 1.5 kVrms           |                      | 5x5 mm<br>with Ther-<br>mal Pad | Si8236-B-IM                                            |             |
| 5 kV Ordering O               | ptions   | I                      |                 |                 |                     |                      |                                 | I                                                      |             |
| Si8230BD-B-IS                 | VIA, VIB | High Side/<br>Low Side |                 |                 |                     |                      |                                 |                                                        |             |
| Si8231BD-B-IS                 | PWM      | High Side/<br>Low Side | 0.5 A           |                 |                     |                      |                                 |                                                        |             |
| Si8232BD-B-IS                 | VIA, VIB | Dual Driver            |                 | 0.14            | <b>5</b> 0 10 (mm - | 40.45 - 1405.00      | SOIC-16                         | N1/A                                                   |             |
| Si8233BD-C-IS                 | VIA, VIB | High Side/<br>Low Side |                 | 8 V             | 5.0 kVrms           | –40 to +125 °C       | Wide Body                       | N/A                                                    |             |
| Si8234BD-C-IS                 | PWM      | High Side/<br>Low Side | 4.0 A           |                 |                     |                      |                                 |                                                        |             |
| Si8235BD-C-IS                 | VIA, VIB | Dual Driver            |                 |                 |                     |                      |                                 |                                                        |             |

Moisture sensitivity level is MSL3 for wide-body SOIC-16 and 14-LD LGA packages and MSL2A for narrow-body SOIC-16 packages with peak reflow temperatures of 260 °C according to the JEDEC industry standard classifications and peak solder temperatures.



## 10. Package Outline: 16-Pin Wide Body SOIC

Figure 46 illustrates the package details for the Si823x in a 16-Pin Wide Body SOIC. Table 19 lists the values for the dimensions shown in the illustration.



Figure 46. 16-Pin Wide Body SOIC

|        | Millimeters |      |  |  |
|--------|-------------|------|--|--|
| Symbol | Min         | Мах  |  |  |
| A      | _           | 2.65 |  |  |
| A1     | 0.1         | 0.3  |  |  |
| D      | 10.3        | BSC  |  |  |
| E      | 10.3 BSC    |      |  |  |
| E1     | 7.5 BSC     |      |  |  |
| b      | 0.31        | 0.51 |  |  |
| С      | 0.20        | 0.33 |  |  |
| е      | 1.27 BSC    |      |  |  |
| h      | 0.25        | 0.75 |  |  |
| L      | 0.4         | 1.27 |  |  |
| θ      | 0°          | 7°   |  |  |

#### Table 19. Package Diagram Dimensions



## 11. Land Pattern: Wide-Body SOIC

Figure 47 illustrates the recommended land pattern details for the Si823x in a 16-pin wide-body SOIC. Table 20 lists the values for the dimensions shown in the illustration.



### Figure 47. 16-Pin SOIC Land Pattern

#### Table 20. 16-Pin Wide Body SOIC Land Pattern Dimensions

| Dim                                                                                                                                                                                                                                                                                                  | nension       | Feature            | (mm) |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------------------|------|--|
|                                                                                                                                                                                                                                                                                                      | C1            | Pad Column Spacing |      |  |
|                                                                                                                                                                                                                                                                                                      | E             | Pad Row Pitch      | 1.27 |  |
|                                                                                                                                                                                                                                                                                                      | X1            | Pad Width          | 0.60 |  |
|                                                                                                                                                                                                                                                                                                      | Y1 Pad Length |                    | 1.90 |  |
| <ul> <li>Notes:</li> <li>1. This Land Pattern Design is based on IPC-7351 pattern SOIC127P1032X265-16AN for Density Level B (Median Land Protrusion).</li> <li>2. All feature sizes shown are at Maximum Material Condition (MMC) and a card fabrication tolerance of 0.05 mm is assumed.</li> </ul> |               |                    |      |  |



## 12. Package Outline: Narrow Body SOIC

Figure 48 illustrates the package details for the Si823x in a 16-pin narrow-body SOIC (SO-16). Table 21 lists the values for the dimensions shown in the illustration.



Figure 48. 16-pin Small Outline Integrated Circuit (SOIC) Package

| Dimension | Min      | Max  |  |
|-----------|----------|------|--|
| А         | _        | 1.75 |  |
| A1        | 0.10     | 0.25 |  |
| A2        | 1.25     |      |  |
| b         | 0.31     | 0.51 |  |
| с         | 0.17     | 0.25 |  |
| D         | 9.90 BSC |      |  |
| E         | 6.00 BSC |      |  |
| E1        | 3.90 BSC |      |  |
| е         | 1.27     | BSC  |  |
| L         | 0.40     | 1.27 |  |
| L2        | 0.25 BSC |      |  |

#### Table 21. Package Diagram Dimensions



| h                                                                                                                                                                                                                                                                                                                                                                                                | 0.25 | 0.50 |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|--|--|
| θ                                                                                                                                                                                                                                                                                                                                                                                                | 0°   | 8°   |  |  |
| aaa                                                                                                                                                                                                                                                                                                                                                                                              | 0.1  | 0    |  |  |
| bbb                                                                                                                                                                                                                                                                                                                                                                                              | 0.2  | 20   |  |  |
| ссс                                                                                                                                                                                                                                                                                                                                                                                              | 0.1  | 0    |  |  |
| ddd                                                                                                                                                                                                                                                                                                                                                                                              | 0.25 |      |  |  |
| <ol> <li>Notes:         <ol> <li>All dimensions shown are in millimeters (mm) unless otherwise noted.</li> <li>Dimensioning and Tolerancing per ANSI Y14.5M-1994.</li> <li>This drawing conforms to the JEDEC Solid State Outline MS-012, Variation AC.</li> <li>Recommended card reflow profile is per the JEDEC/IPC J-STD-020C specification for Small Body Components.</li> </ol> </li> </ol> |      |      |  |  |

## Table 21. Package Diagram Dimensions (Continued)



## 13. Land Pattern: Narrow Body SOIC

Figure 49 illustrates the recommended land pattern details for the Si823x in a 16-pin narrow-body SOIC. Table 22 lists the values for the dimensions shown in the illustration.



#### Figure 49. 16-Pin Narrow Body SOIC PCB Land Pattern

#### Table 22. 16-Pin Narrow Body SOIC Land Pattern Dimensions

| Dimension                                                                                                                              | Feature                                                                                                                                                                                         | (mm) |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--|--|--|
| C1                                                                                                                                     | Pad Column Spacing                                                                                                                                                                              | 5.40 |  |  |  |
| E                                                                                                                                      | Pad Row Pitch                                                                                                                                                                                   | 1.27 |  |  |  |
| X1                                                                                                                                     | Pad Width                                                                                                                                                                                       | 0.60 |  |  |  |
| Y1                                                                                                                                     | Pad Length                                                                                                                                                                                      |      |  |  |  |
| Notes:<br>1. This Land Pattern Design is based on IPC-7351 pattern SOIC127P600X165-16N<br>for Density Level B (Median Land Protrusion) |                                                                                                                                                                                                 |      |  |  |  |
| 2. All feature                                                                                                                         | <ul><li>for Density Level B (Median Land Protrusion).</li><li>All feature sizes shown are at Maximum Material Condition (MMC) and a card fabrication tolerance of 0.05 mm is assumed.</li></ul> |      |  |  |  |



## 14. Package Outline: 14 LD LGA (5 x 5 mm)

Figure 50 illustrates the package details for the Si823x in an LGA outline. Table 23 lists the values for the dimensions shown in the illustration.



Figure 50. Si823x LGA Outline

| Dimension | MIN      | NOM      | MAX  |
|-----------|----------|----------|------|
| A         | 0.74     | 0.84     | 0.94 |
| b         | 0.25     | 0.30     | 0.35 |
| D         |          | 5.00 BSC |      |
| D1        |          | 4.15 BSC |      |
| е         |          | 0.65 BSC |      |
| E         | 5.00 BSC |          |      |
| E1        | 3.90 BSC |          |      |
| L         | 0.70     | 0.75     | 0.80 |
| L1        | 0.05     | 0.10     | 0.15 |
| aaa       |          | —        | 0.10 |
| bbb       |          | —        | 0.10 |
| CCC       |          | —        | 0.08 |
| ddd       |          | —        | 0.15 |
| eee       |          | _        | 0.08 |

1. All dimensions shown are in millimeters (mm) unless otherwise noted.

2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.



## 15. Land Pattern: 14 LD LGA

Figure 51 illustrates the recommended land pattern details for the Si823x in a 14-pin LGA. Table 24 lists the values for the dimensions shown in the illustration.



Figure 51. 14-Pin LGA Land Pattern



|                         | Dimension                                                                                                                                                 | (mm)                     |  |  |  |
|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--|--|--|
|                         | C1                                                                                                                                                        | 4.20                     |  |  |  |
|                         | E                                                                                                                                                         | 0.65                     |  |  |  |
|                         | X1                                                                                                                                                        | 0.80                     |  |  |  |
|                         | Y1                                                                                                                                                        | 0.40                     |  |  |  |
| Notes                   | :                                                                                                                                                         |                          |  |  |  |
| Gener                   | al:                                                                                                                                                       |                          |  |  |  |
| 1.                      | All dimensions shown are in millimeters (                                                                                                                 | mm).                     |  |  |  |
| 2.                      | 2. This Land Pattern Design is based on the IPC-7351 guidelines.                                                                                          |                          |  |  |  |
| 3.                      | <ol> <li>All dimensions shown are at Maximum Material Condition (MMC). Least<br/>Material Condition (LMC) is calculated based on a Fabrication</li> </ol> |                          |  |  |  |
| Salda                   | Allowance of 0.05 mm.                                                                                                                                     |                          |  |  |  |
|                         | r Mask Design:                                                                                                                                            | defined (NCMD) Clearance |  |  |  |
| 4.                      | 4. All metal pads are to be non-solder mask defined (NSMD). Clearance                                                                                     |                          |  |  |  |
|                         | between the solder mask and the metal pad is to be 60 $\mu$ m minimum, al                                                                                 |                          |  |  |  |
| the way around the pad. |                                                                                                                                                           |                          |  |  |  |
|                         | il Design:                                                                                                                                                |                          |  |  |  |
| 5.                      | <b>5.</b> A stainless steel, laser-cut and electro-polished stencil with trapezoidal                                                                      |                          |  |  |  |
|                         | walls should be used to assure good solder paste release.                                                                                                 |                          |  |  |  |
|                         | <ol><li>The stencil thickness should be 0.125 mm (5 mils).</li></ol>                                                                                      |                          |  |  |  |
|                         | <ol><li>The ratio of stencil aperture to land pad size should be 1:1.</li></ol>                                                                           |                          |  |  |  |
|                         | Assembly:                                                                                                                                                 |                          |  |  |  |
|                         | A No-Clean, Type-3 solder paste is recor                                                                                                                  |                          |  |  |  |
| 9.                      | The recommended card reflow profile is p<br>020D specification for Small Body Comp                                                                        |                          |  |  |  |

### Table 24. 14-Pin LGA Land Pattern Dimensions



## 16. Package Outline: 14 LD LGA with Thermal Pad (5 x 5 mm)

Figure 52 illustrates the package details for the Si8236 ISOdriver in an LGA outline. Table 25 lists the values for the dimensions shown in the illustration.



Figure 52. Si823x LGA Outline with Thermal Pad

| Dimension | MIN            | NOM      | MAX  |
|-----------|----------------|----------|------|
| A         | 0.74           | 0.84     | 0.94 |
| b         | 0.25           | 0.30     | 0.35 |
| D         |                | 5.00 BSC |      |
| D1        |                | 4.15 BSC |      |
| е         |                | 0.65 BSC |      |
| E         |                | 5.00 BSC |      |
| E1        |                | 3.90 BSC |      |
| L         | 0.70           | 0.75     | 0.80 |
| L1        | 0.05           | 0.10     | 0.15 |
| P1        | 1.40           | 1.45     | 1.50 |
| P2        | 4.15 4.20 4.25 |          |      |
| aaa       | _              | —        | 0.10 |
| bbb       | _              | —        | 0.10 |
| CCC       | —              | — — 0.08 |      |
| ddd       | —              | —        | 0.15 |
| eee       | — — 0.08       |          |      |
| Notes:    |                | 1        |      |

#### Table 25. Package Diagram Dimensions

1. All dimensions shown are in millimeters (mm) unless otherwise noted.

2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.



## 17. Land Pattern: 14 LD LGA with Thermal Pad

Figure 53 illustrates the recommended land pattern details for the Si8236 in a 14-pin LGA with thermal pad. Table 26 lists the values for the dimensions shown in the illustration.



Figure 53. 14-Pin LGA with Thermal Pad Land Pattern



| Dimension | (mm) |
|-----------|------|
| C1        | 4.20 |
| C2        | 1.50 |
| D2        | 4.25 |
| E         | 0.65 |
| X1        | 0.80 |
| Y1        | 0.40 |

#### Table 26. 14-Pin LGA with Thermal Pad Land Pattern Dimensions

#### Notes: General:

- 1. All dimensions shown are in millimeters (mm).
- 2. This Land Pattern Design is based on the IPC-7351 guidelines.
- **3.** All dimensions shown are at Maximum Material Condition (MMC). Least Material Condition (LMC) is calculated based on a Fabrication Allowance of 0.05 mm.

#### Solder Mask Design:

4. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60  $\mu m$  minimum, all the way around the pad.

#### Stencil Design:

- **5.** A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.
- 6. The stencil thickness should be 0.125 mm (5 mils).
- 7. The ratio of stencil aperture to land pad size should be 1:1.

#### Card Assembly:

- 8. A No-Clean, Type-3 solder paste is recommended.
- **9.** The recommended card reflow profile is per the JEDEC/IPC J-STD-020D specification for Small Body Components.



# DOCUMENT CHANGE LIST

### Revision 0.11 to Revision 0.2

- Updated all specs to reflect latest silicon revision.
- Updated Table 1 on page 6 to include new UVLO options.
- Updated Table 2 on page 10 to reflect new maximum package isolation ratings
- Added Figures 34, 35, and 36.
- Updated Ordering Guide to reflect new package offerings.
- Added "5.6.3.Under Voltage Lockout (UVLO)" on page 25 to describe UVLO operation.

### **Revision 0.2 to Revision 0.3**

- Moved Sections 2, 3, and 4 to after Section 5.
- Updated Tables 15, 16, and 17.
  - Removed Si8230, Si8231, and Si8232 from pinout and from title.
- Updated and added Ordering Guide footnotes.
- Updated UVLO specifications in Table 1 on page 6.
- Added PWD and Output Supply Active Current specifications in Table 1.
- Updated and added typical operating condition graphs in "3.Typical Operating Characteristics (0.5 Amp)" on page 16 and "4.Typical Operating Characteristics (4.0 Amp)" on page 18.



# **CONTACT INFORMATION**

Silicon Laboratories Inc.

400 West Cesar Chavez Austin, TX 78701 Tel: 1+(512) 416-8500 Fax: 1+(512) 416-9669 Toll Free: 1+(877) 444-3032

Please visit the Silicon Labs Technical Support web page: https://www.silabs.com/support/pages/contacttechnicalsupport.aspx and register to submit a technical support request.

The information in this document is believed to be accurate in all respects at the time of publication but is subject to change without notice. Silicon Laboratories assumes no responsibility for errors and omissions, and disclaims responsibility for any consequences resulting from the use of information included herein. Additionally, Silicon Laboratories assumes no responsibility for the functioning of undescribed features or parameters. Silicon Laboratories reserves the right to make changes without further notice. Silicon Laboratories makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Silicon Laboratories assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. Silicon Laboratories products are not designed, intended, or authorized for use in applications intended to support or sustain life, or for any other application in which the failure of the Silicon Laboratories product could create a situation where personal injury or death may occur. Should Buyer purchase or use Silicon Laboratories products for any such unintended or unauthorized application, Buyer shall indemnify and hold Silicon Laboratories harmless against all claims and damages. The sale of this product contains no licenses to Power-One's intellectual property. Contact Power-One, Inc. for appropriate licenses.

Silicon Laboratories and Silicon Labs are trademarks of Silicon Laboratories Inc. Other products or brandnames mentioned herein are trademarks or registered trademarks of their respective holders.



52