# 4 Mbit (512K x 8/256K x 16) nvSRAM #### **Features** - 15 ns, 20 ns, 25 ns, and 45 ns access times - Internally organized as 512K x 8 (CY14E104L) or 256K x 16 (CY14E104N) - Hands off automatic STORE on power down with only a small capacitor - STORE to QuantumTrap<sup>®</sup> nonvolatile elements is initiated by software, device pin, or AutoStore<sup>®</sup> on power down - RECALL to SRAM initiated by software or power up - Infinite read, write, and recall cycles - 200,000 STORE cycles to QuantumTrap - 20 year data retention - Single 5V ±10% operation - Commercial and industrial temperatures - 48-pin FBGA and 44/54-pin TSOP II packages - Pb-free and RoHS compliance ## **Functional Description** The Cypress CY14E104L/CY14E104N is a fast static RAM with a nonvolatile element in each memory cell. The memory is organized as 512K words of 8 bits each or 256K words of 16 bits each. The embedded nonvolatile elements incorporate QuantumTrap technology producing the world's most reliable nonvolatile memory. The SRAM provides infinite read and write cycles, while independent nonvolatile data resides in the reliable QuantumTrap cell. Data transfers from the SRAM to the nonvolatile elements (the STORE operation) takes place automatically at power down. On power up, data is restored to the SRAM (the RECALL operation) from the nonvolatile memory. Both the STORE and RECALL operations are also available under software control. #### Note 1. Address $A_0$ - $A_{18}$ and Data DQ0 - DQ7 for x8 configuration, Address $A_0$ - $A_{17}$ and Data DQ0 - DQ15 for x16 configuration. Cypress Semiconductor Corporation Document Number: 001-09603 Rev. \*H 198 Champion Court San Jose, CA 95134-1709 • 408-943-2600 Revised June 20, 2008 ## **Pinouts** Figure 1. Pin Diagram - 48 FBGA Figure 2. Pin Diagram - 44 TSOP II #### Notes - 2. Address expansion for 8 Mbit. NC pin is not connected to the die. - 3. Address expansion for 16 Mbit. NC pin is not connected to the die. ## Pinouts (continued) NC □1 NC<sup>[3]</sup> □2 54 HSB 53 NC [2] A₀ 🗖 3 52 A<sub>17</sub> A₁ □ 4 51 A<sub>16</sub> A<sub>15</sub> A<sub>2</sub> 🗆 5 50 49 48 BHE CE B 47 🔲 BLE DQ0 □9 46 DQ15 45 DQ14 44 DQ13 43 DQ12 54 - TSOP II (x16) 42 🗖 V<sub>SS</sub> **Top View** 41 □ V<sub>CC</sub> (not to scale) DQ11 DQ10 40 39 38 DQ9 38 DQ9 37 DQ8 36 VCAP 35 A<sub>14</sub> 34 A<sub>13</sub> 33 A<sub>12</sub> 32 A<sub>11</sub> 31 A<sub>10</sub> 30 NC 29 NC A<sub>5</sub> $\square$ 20 As | 20 As | 21 Ay | 22 As | 23 Ag | 24 NC | 25 NC | 26 29 ☐ NC 28 ☐ NC Figure 3. Pin Diagram - 54 TSOP II (x16) ## **Pin Definitions** | Pin Name | IO Type | Description | |------------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | $A_0 - A_{18}$ | Input | Address Inputs Used to Select one of the 524, 288 bytes of the nvSRAM for x8 Configuration. | | $A_0 - A_{17}$ | | Address Inputs Used to Select one of the 262,144 bytes of the nvSRAM for x16 Configuration. | | DQ0 – DQ7 | Input/Output | Bidirectional Data IO Lines for x8 Configuration. Used as input or output lines depending on operation. | | DQ0-DQ15 | | <b>Bidirectional Data IO Lines for x16 Configuration</b> . Used as input or output lines depending on operation. | | NC | No Connect | No Connects. This pin is not connected to the die. | | BHE | Input | Byte High Enable, Active LOW. Controls DQ15 - DQ8. | | BLE | Input | Byte Low Enable, Active LOW. Controls DQ7 - DQ0. | | WE | Input | <b>Write Enable Input, Active LOW.</b> When selected LOW, data on the IO pins is written to the address location latched by the falling edge of CE. | | CE | Input | Chip Enable Input, Active LOW. When LOW, selects the chip. When HIGH, deselects the chip. | | ŌĒ | Input | Output Enable, Active LOW. The active LOW OE input enables the data output buffers during read cycles. IO pins are tri-stated on deasserting OE HIGH. | | V <sub>SS</sub> | Ground | Ground for the Device. Must be connected to ground of the system. | | V <sub>CC</sub> | Power Supply | Power Supply Inputs to the Device. | | HSB | Input/Output | <b>Hardware Store Busy (HSB)</b> . When LOW this output indicates that a hardware store is in progress. When pulled LOW external to the chip it initiates a nonvolatile STORE operation. A weak internal pull up resistor keeps this pin HIGH if not connected (connection optional). | | V <sub>CAP</sub> | Power Supply | <b>AutoStore Capacitor</b> . Supplies power to the nvSRAM during power loss to store data from SRAM to nonvolatile elements. | NC □27 Page 3 of 22 #### **Device Operation** The CY14E104L/CY14E104N nvSRAM is made up of two functional components paired in the same physical cell. They are an SRAM memory cell and a nonvolatile QuantumTrap cell. The SRAM memory cell operates as a standard fast static RAM. Data in the SRAM is transferred to the nonvolatile cell (the STORE operation), or from the nonvolatile cell to the SRAM (the RECALL operation). Using this unique architecture, all cells are stored and recalled in parallel. During the STORE and RECALL operations, the SRAM read and write operations are inhibited. The CY14E104L/CY14E104N supports infinite reads and writes similar to a typical SRAM. In addition, it provides infinite RECALL operations from the nonvolatile cells and up to 200K STORE operations. #### SRAM Read The <u>CY</u>14E104L/CY14E104N performs a read cycle when $\overline{\text{CE}}$ and $\overline{\text{OE}}$ are LOW and $\overline{\text{WE}}$ and $\overline{\text{HSB}}$ are HIGH. The address specified on pins $A_{0-18}$ or $A_{0-17}$ determines which of the 524,288 data bytes or 262,144 words of 16 bits each are accessed. When the read is initiated by an address transition, the outputs are valid after a delay of $t_{AA}$ (read cycle #1). If the read is initiated by $\overline{\text{CE}}$ or $\overline{\text{OE}}$ , the outputs are valid at $t_{ACE}$ or at $t_{DOE}$ , whichever is later (read cycle #2). The data output repeatedly responds to address changes within the $t_{AA}$ access time without the need for transitions on any control input $\overline{\text{pins}}$ . $\overline{\text{This}}$ remains valid until another address change or until $\overline{\text{CE}}$ or $\overline{\text{OE}}$ is brought HIGH, or $\overline{\text{WE}}$ or $\overline{\text{HSB}}$ is brought LOW. #### **SRAM Write** A write cycle is performed when $\overline{\text{CE}}$ and $\overline{\text{WE}}$ are LOW and $\overline{\text{HSB}}$ is HIGH. The address inputs must be stable before entering the write cycle and must remain stable until $\overline{\text{CE}}$ or $\overline{\text{WE}}$ goes HIGH at the end of the cycle. The data on the common IO pins $DQ_{0-15}$ are written into the memory if the data is valid $t_{SD}$ before the end of a $\overline{\text{WE}}$ controlled write or before the end of an $\overline{\text{CE}}$ controlled write. It is recommended that $\overline{\text{OE}}$ be kept HIGH during the entire write cycle to avoid data bus contention on common IO lines. If $\overline{\text{OE}}$ is left LOW, internal circuitry turns off the output buffers $t_{HZWE}$ after $\overline{\text{WE}}$ goes LOW. ## **AutoStore Operation** The CY14E104L/CY14E104N stores data to the nvSRAM using one of the following three storage operations: Hardware Store activated by HSB; Software Store activated by an address sequence; AutoStore activated on device power down. The AutoStore operation is a unique feature of QuantumTrap technology and is enabled by default on the CY14E104L/CY14E104N. During a normal operation, the device draws current from $V_{CC}$ to charge a capacitor connected to the $V_{CAP}$ pin. This stored charge is used by the chip to perform a single STORE operation. If the voltage on the $V_{CC}$ pin drops below $V_{SWITCH}$ , which is below the minimum specified operating voltage, the part automatically disconnects the $V_{CAP}$ pin from $V_{CC}$ . A STORE operation is initiated with power provided by the $V_{CAP}$ capacitor. Figure 4. AutoStore Mode Figure 4 shows the proper connection of the storage capacitor ( $V_{CAP}$ ) for automatic store operation. Refer to DC Electrical Characteristics on page 7 for the size of $V_{CAP}$ . To reduce unnecessary nonvolatile stores, AutoStore and hardware store operations are ignored unless at least one write operation has taken place since the most recent STORE or RECALL cycle. Software initiated STORE cycles are performed regardless of whether a write operation has taken place. The HSB signal is monitored by the system to detect if an AutoStore cycle is in progress. ## Hardware STORE (HSB) Operation The CY14E104L/CY14E104N provides the HSB pin to control and acknowledge the STORE operations. The HSB pin is used to request a hardware STORE cycle. When the HSB pin is driven LOW, the CY14E104L/CY14E104N conditionally initiates a STORE operation after t<sub>DELAY</sub>. An actual STORE cycle begins only if a write to the SRAM has taken place since the last STORE or RECALL cycle. The HSB pin also acts as an open drain driver that is internally driven LOW to indicate a busy condition when the STORE (initiated by any means) is in progress. SRAM read and write operations that are in progress when $\overline{\text{HSB}}$ is driven LOW by any means are given time to complete before the STORE operation is initiated. After $\overline{\text{HSB}}$ goes LOW, the CY14E104L/CY14E104N continues SRAM operations for totological continues of totological continues. If a write is in progress when $\overline{\text{HSB}}$ is pulled LOW it is allowed a time, totological complete. However, any SRAM write cycles requested after $\overline{\text{HSB}}$ goes LOW are inhibited until $\overline{\text{HSB}}$ returns HIGH. During any STORE operation, regardless of how it is <u>initia</u>ted, the CY14E104L/CY14E104N continues to drive the HSB pin LOW, releasing it only when the STORE is complete. Upon completion of the STORE operation the CY14E104L/CY14E104N remains disabled until the HSB pin returns HIGH. Leave the HSB unconnected if it is not used. ## Hardware RECALL (Power Up) During power up or after any low power condition (V<sub>CC</sub> < V<sub>SWITCH</sub>), an internal RECALL request is latched. When V<sub>CC</sub> exceeds the sense voltage of V<sub>SWITCH</sub>, a RECALL cycle is automatically initiated and takes t<sub>HRECALL</sub> to complete. #### Software STORE Data is transferred from the SRAM to the nonvolatile memory by a software address sequence. The CY14E104L/CY14E104N software STORE cycle is initiated by executing sequential CE controlled read cycles from six specific address locations in exact order. During the STORE cycle an erase of the previous nonvolatile data is first performed, followed by a program of the nonvolatile elements. After a STORE cycle is initiated, further input and output are disabled until the cycle is completed. Because a sequence of reads from specific addresses is used for STORE initiation, it is important that no other read or write accesses intervene in the sequence, or the sequence is aborted and no STORE or RECALL takes place. To initiate the software STORE cycle, the following read sequence must be performed. - 1. Read address 0x4E38 Valid READ - 2. Read address 0xB1C7 Valid READ - Read address 0x83E0 Valid READ - Read address 0x7C1F Valid READ - Read address 0x703F Valid READ - Read address 0x8FC0 Initiate STORE cycle The software sequence may be clocked with CE controlled reads or OE controlled reads. After the sixth address in the sequence is entered, the STORE cycle commences and the chip is disabled. It is important to use read cycles and not write cycles in the sequence, although it is not necessary that OE be LOW for a valid sequence. After the t<sub>STORE</sub> cycle time is fulfilled, the SRAM is activated again for a read and write operation. #### Software RECALL Data is transferred from the nonvolatile memory to the SRAM by a software address sequence. A software RECALL cycle is initiated with a sequence of read operations in a manner similar to the software STORE initiation. To initiate the RECALL cycle, the following sequence of CE controlled read operations must be performed. - Read address 0x4E38 Valid READ - 2. Read address 0xB1C7 Valid READ - Read address 0x83E0 Valid READ - Read address 0x7C1F Valid READ - 5. Read address 0x703F Valid READ - 6. Read address 0x4C63 Initiate RECALL cycle Internally, RECALL is a two step procedure. First, the SRAM data is cleared; then, the nonvolatile information is transferred into the SRAM cells. After the $t_{\mbox{\scriptsize RECALL}}$ cycle time, the SRAM is again ready for read and write operations. The RECALL operation does not alter the data in the nonvolatile elements. Table 1. Mode Selection | CE | WE | OE | A15 - A0 | Mode | Ю | Power | |----|----|----|----------------------------------------------------------|---------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|---------------------------| | Н | X | X | X | Not Selected | Output High Z | Standby | | L | Н | L | X | Read SRAM | Output Data | Active | | L | L | Х | X | Write SRAM | Input Data | Active | | L | Н | L | 0x4E38<br>0xB1C7<br>0x83E0<br>0x7C1F<br>0x703F<br>0x8B45 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>AutoStore<br>Disable | Output Data | Active <sup>[4,5,6]</sup> | | L | Н | L | 0x4E38<br>0xB1C7<br>0x83E0<br>0x7C1F<br>0x703F<br>0x4B46 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>AutoStore Enable | Output Data | Active <sup>[4,5,6]</sup> | #### Notes - 4. The six consecutive address locations must be in the order listed. WE must be HIGH during all six cycles to enable a nonvolatile cycle. - While there are 19 address lines on the CY14E104L/CY14E104N, only the lower 16 lines are used to control software modes. IO state depends on the state of OE, BHE, and BLE. The IO table shown assumes OE, BHE, and BLE LOW. Table 1. Mode Selection (continued) | CE | WE | OE | A15 - A0 | Mode | Ю | Power | |----|----|----|----------------------------------------------------------|----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--------------------------------------------| | L | Н | L | 0x4E38<br>0xB1C7<br>0x83E0<br>0x7C1F<br>0x703F<br>0x8FC0 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Nonvolatile Store | Output Data Output Data Output Data Output Data Output Data Output Data Output High Z | Active I <sub>CC2</sub> <sup>[4,5,6]</sup> | | L | Н | L | 0x4E38<br>0xB1C7<br>0x83E0<br>0x7C1F<br>0x703F<br>0x4C63 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Nonvolatile<br>Recall | Output Data Output Data Output Data Output Data Output Data Output Data Output High Z | Active <sup>[4,5,6]</sup> | ## **Preventing AutoStore** The AutoStore function is disabled by initiating an AutoStore disable sequence. A sequence of read operations is performed in a manner similar to the software STORE initiation. To initiate the AutoStore disable sequence, the following sequence of CE controlled read operations must be performed: - 1. Read address 0x4E38 Valid READ - 2. Read address 0xB1C7 Valid READ - 3. Read address 0x83E0 Valid READ - 4. Read address 0x7C1F Valid READ - 5. Read address 0x703F Valid READ - 6. Read address 0x8B45 AutoStore Disable The AutoStore is re-enabled by initiating an AutoStore enable sequence. A sequence of read operations is performed in a manner similar to the software RECALL initiation. To initiate the AutoStore enable sequence, the following sequence of CE controlled read operations must be performed: - 1. Read address 0x4E38 Valid READ - 2. Read address 0xB1C7 Valid READ - 3. Read address 0x83E0 Valid READ - 4. Read address 0x7C1F Valid READ - 5. Read address 0x703F Valid READ - 6. Read address 0x4B46 AutoStore Enable If the AutoStore function is disabled or re-enabled, a manual STORE operation (hardware or software) must be issued to save the AutoStore state through subsequent power down cycles. The part comes from the factory with AutoStore enabled. #### **Data Protection** The CY14E104L/CY14E104N protects data from corruption during low voltage conditions by inhibiting all externally initiated STORE and write operations. The low voltage condition is detected when $V_{CC} < V_{\underline{SWITCH}}$ . If the CY14E104L/ CY14E104N is in a write mode (both CE and $\overline{WE}$ are LOW) at power up, after a RECALL or STORE, the write is inhibited until a negative transition on $\overline{CE}$ or $\overline{WE}$ is detected. This protects against inadvertent writes during power up or brown out conditions. ## **Noise Considerations** Refer CY application note AN1064. ## **Maximum Ratings** Exceeding maximum ratings may impair the useful life of the | device. These user guidelines are n | iot testea. | |-------------------------------------------------|---------------------------------| | Storage Temperature | 65°C to +150°C | | Ambient Temperature with Power Applied | 55°C to +150°C | | Supply Voltage on V <sub>CC</sub> Relative to 0 | GND0.5V to 7.0V | | Voltage Applied to Outputs in High-Z State | –0.5V to V <sub>CC</sub> + 0.5V | | Input Voltage | 0.5V to Vcc+0.5V | | Transient Voltage (<20 ns) on | -2 0V to Voo + 2 0V | | Package Power Dissipation<br>Capability (T <sub>A</sub> = 25°C) | 1.0W | |-----------------------------------------------------------------|----------| | Surface Mount Pb Soldering Temperature (3 Seconds) | +260°C | | Output Short Circuit Current [7] | 15 mA | | Static Discharge Voltage(per MIL-STD-883, Method 3015) | > 2001V | | Latch Up Current | > 200 mA | ## **Operating Range** | Range | Range Ambient Temperature | | | | |------------|---------------------------|--------------|--|--| | Commercial | 0°C to +70°C | 4.5V to 5.5V | | | | Industrial | -40°C to +85°C | 4.5V to 5.5V | | | ## **DC Electrical Characteristics** Over the Operating Range ( $V_{CC} = 4.5V$ to 5.5V) [9] | Parameter | Description | Test Conditions | Min | Max | Unit | | |----------------------|-------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------|----------------------|----------------| | I <sub>CC1</sub> | Average V <sub>CC</sub> Current | | 70<br>65<br>65<br>50 | mA<br>mA<br>mA | | | | | | Dependent on output loading and cycle rate. Values obtained without output loads. I <sub>OUT</sub> = 0 mA | Industrial | | 75<br>70<br>70<br>52 | mA<br>mA<br>mA | | I <sub>CC2</sub> | Average V <sub>CC</sub> Current during STORE | All Inputs Don't Care, V <sub>CC</sub> = Max.<br>Average current for duration t <sub>STORE</sub> | | | 6 | mA | | I <sub>CC3</sub> [8] | Average V <sub>CC</sub> Current at t <sub>RC</sub> = 200 ns, 5V, 25°C typical | WE > (V <sub>CC</sub> - 0.2). All other I/P cycling. Dependent on output loading and cycle rate. Value without output loads. | | 35 | mA | | | I <sub>CC4</sub> | Average V <sub>CAP</sub> Current during AutoStore Cycle | All Inputs Don't Care, V <sub>CC</sub> = Max.<br>Average current for duration t <sub>STORE</sub> | | 6 | mA | | | I <sub>SB</sub> | V <sub>CC</sub> Standby Current | CE > $(V_{CC} - 0.2)$ . All others $V_{IN} < 0.2V$ or > $(V_{CC} - 0.2)$ current level after nonvolatile cycle is complete. Inputs are static. f = 0 MHz. | 2V). Standby | | 3 | mA | | I <sub>IX</sub> | Input Leakage Current (except HSB) | $V_{CC} = Max, V_{SS} \le V_{IN} \le V_{CC}$ | | -1 | +1 | μΑ | | | Input Leakage Current (for HSB) | $V_{CC} = Max, V_{SS} \le V_{IN} \le V_{CC}$ | | -100 | +1 | μΑ | | I <sub>OZ</sub> | Off-State Output<br>Leakage Current | $V_{CC} = Max., V_{SS} \le V_{IN} \le V_{CC}, \overline{CE} \text{ or } \overline{OE} > V_{IH}$ | | <b>-</b> 1 | +1 | μΑ | | V <sub>IH</sub> | Input HIGH Voltage | | | 2.2 | $V_{CC} + 0.5$ | V | | $V_{IL}$ | Input LOW Voltage | | | $V_{ss} - 0.5$ | 0.8 | V | | V <sub>OH</sub> | Output HIGH Voltage | I <sub>OUT</sub> = -2 mA | | 2.4 | | V | | V <sub>OL</sub> | Output LOW Voltage | I <sub>OUT</sub> = 4 mA | | | 0.4 | V | | $V_{CAP}$ | Storage Capacitor | Between V <sub>CAP</sub> pin and V <sub>SS</sub> , 5V Rated | | 61 | 82 | μF | #### Notes - 7. Outputs shorted for no more than one second. Only one output shorted at a time. 8. Typical conditions for the active current shown on the front page of the data sheet are average values at 25°C (room temperature), and V<sub>CC</sub> = 5V. Not 100% tested. 9. The HSB pin has I<sub>OUT</sub>=-10 uA for V<sub>OH</sub> of 2.4V.This parameter is characterized but not tested. Document Number: 001-09603 Rev. \*H Page 7 of 22 ## Capacitance In the following table, the capacitance parameters are listed.<sup>[10]</sup> | Parameter | Description | Test Conditions | Max | Unit | |------------------|--------------------|-----------------------------------------|-----|------| | C <sub>IN</sub> | Input Capacitance | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 7 | pF | | C <sub>OUT</sub> | Output Capacitance | $V_{CC} = 0$ to 3.0V | 7 | pF | ## **Thermal Resistance** In the following table, the thermal resistance parameters are listed.<sup>[10]</sup> | Parameter | Description | Test Conditions | 48-FBGA | 44-TSOP II | 54-TSOP II | Unit | |-----------|---------------------------------------|-------------------------------------------------------------------------------------------------|---------|------------|------------|------| | - 3/ | (Junction to Ambient) | Test conditions follow standard test methods and procedures for measuring thermal impedance, in | 28.82 | 31.11 | 30.73 | °C/W | | - 30 | Thermal Resistance (Junction to Case) | accordance with EIA/JESD51. | 7.84 | 5.56 | 6.08 | °C/W | Figure 5. AC Test Loads ## **AC Test Conditions** Input Pulse Levels ......0V to 3V Input Rise and Fall Times (10% - 90%).....<5 ns Input and Output Timing Reference Levels ...... 1.5V ## **AC Switching Characteristics** | Parameters | | | 15 ns | | 15 ns | | 15 ns | | 15 ns | | 15 ns | | 20 | ns | 25 | ns | 45 | ns | | |------------------------|-------------------|----------------------------------|-------|-----|-------|-----|-------|-----|-------|-----|-------|--|----|----|----|----|----|----|--| | Cypress Parameters | Alt<br>Parameters | Description | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | | | | | | | | | SRAM Read | Cycle | | | | | | | | | | | | | | | | | | | | t <sub>ACE</sub> | t <sub>ACS</sub> | Chip Enable Access Time | | 15 | | 20 | | 25 | | 45 | ns | | | | | | | | | | t <sub>RC</sub> [11] | t <sub>RC</sub> | Read Cycle Time | 15 | | 20 | | 25 | | 45 | | ns | | | | | | | | | | t <sub>AA</sub> [12] | t <sub>AA</sub> | Address Access Time | | 15 | | 20 | | 25 | | 45 | ns | | | | | | | | | | t <sub>DOE</sub> | t <sub>OE</sub> | Output Enable to Data Valid | | 10 | | 10 | | 12 | | 20 | ns | | | | | | | | | | t <sub>OHA</sub> | t <sub>OH</sub> | Output Hold After Address Change | 3 | | 3 | | 3 | | 3 | | ns | | | | | | | | | | t <sub>LZCE</sub> [13] | $t_{LZ}$ | Chip Enable to Output Active | 3 | | 3 | | 3 | | 3 | | ns | | | | | | | | | | t <sub>HZCE</sub> [13] | $t_{HZ}$ | Chip Disable to Output Inactive | | 7 | | 8 | | 10 | | 15 | ns | | | | | | | | | - 10. These parameters are guaranteed but not tested. - 11. WE must be HIGH during SRAM read cycles. 12. Device is continuously selected with CE and OE both LOW. - 13. Measured ±200 mV from steady state output voltage. ## AC Switching Characteristics (continued) | Parameters | | | 15 | ns | 20 | ns | 25 | ns | 45 | ns | | |---------------------------------|-------------------|-----------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|------| | | Alt<br>Parameters | Description | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | t <sub>LZOE</sub> [13] | t <sub>OLZ</sub> | Output Enable to Output Active | 0 | | 0 | | 0 | | | 15 | ns | | t <sub>HZOE</sub> [13] | t <sub>OHZ</sub> | Output Disable to Output Inactive | | 7 | | 8 | | 10 | | 15 | ns | | t <sub>PU</sub> <sup>[10]</sup> | t <sub>PA</sub> | Chip Enable to Power Active | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>PD</sub> <sup>[10]</sup> | t <sub>PS</sub> | Chip Disable to Power Standby | | 15 | | 20 | | 25 | | 45 | ns | | t <sub>DBE</sub> | - | Byte Enable to Data Valid | | 10 | | 10 | | 12 | | 20 | ns | | t <sub>LZBE</sub> | - | Byte Enable to Output Active | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>HZBE</sub> | - | Byte Disable to Output Inactive | | 7 | | 8 | | 10 | | 15 | ns | | SRAM Write | Cycle | | | • | • | | | | | | | | t <sub>WC</sub> | t <sub>WC</sub> | Write Cycle Time | 15 | | 20 | | 25 | | 45 | | ns | | t <sub>PWE</sub> | t <sub>WP</sub> | Write Pulse Width | 10 | | 15 | | 20 | | 30 | | ns | | t <sub>SCE</sub> | t <sub>CW</sub> | Chip Enable To End of Write | 15 | | 15 | | 20 | | 30 | | ns | | t <sub>SD</sub> | t <sub>DW</sub> | Data Setup to End of Write | 5 | | 8 | | 10 | | 15 | | ns | | t <sub>HD</sub> | t <sub>DH</sub> | Data Hold After End of Write | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>AW</sub> | t <sub>AW</sub> | Address Setup to End of Write | 10 | | 15 | | 20 | | 30 | | ns | | t <sub>SA</sub> | t <sub>AS</sub> | Address Setup to Start of Write | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>HA</sub> | t <sub>WR</sub> | Address Hold After End of Write | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>HZWE</sub> [13,14] | $t_{WZ}$ | Write Enable to Output Disable | | 7 | | 8 | | 10 | | 15 | ns | | t <sub>LZWE</sub> [13] | t <sub>OW</sub> | Output Active after End of Write | 3 | | 3 | | 3 | | 3 | | ns | | t <sub>BW</sub> | - | Byte Enable to End of Write | 15 | | 15 | | 20 | | 30 | | ns | ## **AutoStore/Power Up RECALL** | Parameters | Description | CY14E104L/ | Unit | | |---------------------------|---------------------------|------------|------|-------| | | Description | Min | Max | Offic | | t <sub>HRECALL</sub> [15] | Power Up RECALL Duration | | 20 | ms | | t <sub>STORE</sub> [16] | STORE Cycle Duration | | 15 | ms | | V <sub>SWITCH</sub> | Low Voltage Trigger Level | | 4.4 | V | | t <sub>VCCRISE</sub> | VCC Rise Time | 150 | | μS | $<sup>\</sup>label{eq:Notes} \mbox{14. If $\overline{\mbox{WE}}$ is low when $\overline{\mbox{CE}}$ goes low, the outputs remain in the high impedance state.}$ <sup>15.</sup> t<sub>HRECALL</sub> starts from the time V<sub>CC</sub> rises above V<sub>SWITCH</sub>. 16. If an SRAM write has not taken place since the last nonvolatile cycle, no STORE takes place. ## **Software Controlled STORE/RECALL Cycle** In the following table, the software controlled STORE/RECALL cycle parameters are listed. [17, 18] | Parameters | Description | 15 ns | | 20 ns | | 25 ns | | 45 ns | | Unit | |--------------------------|------------------------------------|-------|-----|-------|-----|-------|-----|-------|-----|-------| | raiailleteis | Description | | Max | Min | Max | Min | Max | Min | Max | Oilit | | t <sub>RC</sub> | STORE/RECALL Initiation Cycle Time | 15 | | 20 | | 25 | | 45 | | ns | | t <sub>AS</sub> | Address Setup Time | | | 0 | | 0 | | 0 | | ns | | t <sub>CW</sub> | Clock Pulse Width | 12 | | 15 | | 20 | | 30 | | ns | | t <sub>GHAX</sub> | Address Hold Time | 1 | | 1 | | 1 | | | | ns | | t <sub>RECALL</sub> | RECALL Duration | | 200 | | 200 | | 200 | | 200 | μS | | t <sub>SS</sub> [19, 20] | Soft Sequence Processing Time | | 70 | | 70 | | 70 | | 70 | μS | ## **Hardware STORE Cycle** | Parameters | Description | CY14E104L/ | Unit | | | |-------------------------|-------------------------------------|------------|------|-------|--| | raiameters | Description | Min | Max | Oille | | | t <sub>DELAY</sub> [21] | Time Allowed to Complete SRAM Cycle | 1 | 70 | μS | | | t <sub>HLHX</sub> | Hardware STORE Pulse Width | 15 | | ns | | Notes 17. The software sequence is clocked with $\overline{CE}$ controlled or $\overline{OE}$ controlled reads. 18. The six consecutive addresses must be read in the order listed in the Table 1 on page 5. $\overline{WE}$ must be HIGH during all six consecutive cycles. 19. This is the amount of time it takes to take action on a soft sequence command. Vcc power must remain HIGH to effectively register command. 20. Commands such as STORE and RECALL lock out IO until operation is complete which further increases this time. See the specific command. 21. On a hardware STORE initiation, SRAM operation continues to be enabled for time t<sub>DELAY</sub> to allow read and write cycles to complete. ## **Switching Waveforms** Figure 6. SRAM Read Cycle #1: Address Controlled [11, 12, 22] Figure 7. SRAM Read Cycle #2: $\overline{\text{CE}}$ and $\overline{\text{OE}}$ Controlled [11, 22, 23] Notes 22. HSB must remain HIGH during read and write cycles. 23. BHE and BLE are applicable for x16 configuration only. ## Switching Waveforms (continued) Figure 8. SRAM Write Cycle #1: $\overline{\text{WE}}$ Controlled<sup>[14, 22, 23, 24]</sup> Figure 9. SRAM Write Cycle #2: $\overline{\text{CE}}$ Controlled [14, 22, 23, 24] Note 24. $\overline{CE}$ or $\overline{WE}$ must be $\geq$ V<sub>IH</sub> during address transitions. ## Switching Waveforms (continued) Figure 11. CE Controlled Software STORE/RECALL Cycle<sup>[18]</sup> #### Note 25. Read and Write cycles are ignored during STORE, RECALL, and while VCC is below $V_{\mbox{\scriptsize SWITCH.}}$ ## Switching Waveforms (continued) Figure 12. OE Controlled Software STORE/RECALL Cycle<sup>[18]</sup> Figure 13. Hardware STORE Cycle<sup>[21]</sup> Figure 14. Soft Sequence Processing<sup>[19, 20]</sup> ## PART NUMBERING NOMENCLATURE ## **Ordering Information** | Speed<br>(ns) | Ordering Code | Package<br>Diagram | Package Type | Operating Range | | | |---------------|--------------------|--------------------|----------------|-----------------|--|--| | 15 | CY14E104L-ZS15XCT | 51-85087 | 44-pin TSOP II | Commercial | | | | | CY14E104L-ZS15XIT | 51-85087 | 44-pin TSOP II | Industrial | | | | | CY14E104L-ZS15XI | 51-85087 | 44-pin TSOP II | | | | | | CY14E104L-BA15XCT | 51-85128 | 48-ball FBGA | Commercial | | | | | CY14E104L-BA15XIT | 51-85128 | 48-ball FBGA | Industrial | | | | | CY14E104L-BA15XI | 51-85128 | 48-ball FBGA | | | | | | CY14E104L-ZSP15XCT | 51-85160 | 54-pin TSOP II | Commercial | | | | | CY14E104L-ZSP15XIT | 51-85160 | 54-pin TSOP II | Industrial | | | | | CY14E104L-ZSP15XI | 51-85160 | 54-pin TSOP II | | | | | | CY14E104N-ZS15XCT | 51-85087 | 44-pin TSOP II | Commercial | | | | | CY14E104N-ZS15XIT | 51-85087 | 44-pin TSOP II | Industrial | | | | | CY14E104N-ZS15XI | 51-85087 | 44-pin TSOP II | | | | | | CY14E104N-BA15XCT | 51-85128 | 48-ball FBGA | Commercial | | | | | CY14E104N-BA15XIT | 51-85128 | 48-ball FBGA | Industrial | | | | | CY14E104N-BA15XI | 51-85128 | 48-ball FBGA | | | | | | CY14E104N-ZSP15XCT | 51-85160 | 54-pin TSOP II | Commercial | | | | | CY14E104N-ZSP15XIT | 51-85160 | 54-pin TSOP II | Industrial | | | | | CY14E104N-ZSP15XI | 51-85160 | 54-pin TSOP II | | | | | 20 | CY14E104L-ZS20XCT | 51-85087 | 44-pin TSOP II | Commercial | | | | | CY14E104L-ZS20XIT | 51-85087 | 44-pin TSOP II | Industrial | | | | | CY14E104L-ZS20XI | 51-85087 | 44-pin TSOP II | | | | | | CY14E104L-BA20XCT | 51-85128 | 48-ball FBGA | | | | | | CY14E104L-BA20XIT | 51-85128 | 48-ball FBGA | | | | | | CY14E104L-BA20XI | 51-85128 | 48-ball FBGA | | | | | | CY14E104L-ZSP20XCT | 51-85160 | 54-pin TSOP II | Commercial | | | | | CY14E104L-ZSP20XIT | 51-85160 | 54-pin TSOP II | Industrial | | | | | CY14E104L-ZSP20XI | 51-85160 | 54-pin TSOP II | | | | | | CY14E104N-ZS20XCT | 51-85087 | 44-pin TSOP II | Commercial | | | | | CY14E104N-ZS20XIT | 51-85087 | 44-pin TSOP II | Industrial | | | | | CY14E104N-ZS20XI | 51-85087 | 44-pin TSOP II | | | | | | CY14E104N-BA20XCT | 51-85128 | 48-ball FBGA | Commercial | | | | | CY14E104N-BA20XIT | 51-85128 | 48-ball FBGA | Industrial | | | | | CY14E104N-BA20XI | 51-85128 | 48-ball FBGA | | | | | | CY14E104N-ZSP20XCT | 51-85160 | 54-pin TSOP II | Commercial | | | | | CY14E104N-ZSP20XIT | 51-85160 | 54-pin TSOP II | Industrial | | | | | CY14E104N-ZSP20XI | 51-85160 | 54-pin TSOP II | | | | ## Ordering Information (continued) | Speed<br>(ns) | Ordering Code | Package<br>Diagram | Package Type | Operating Range | | | |---------------|--------------------|--------------------|----------------|-----------------|--|--| | 25 | CY14E104L-ZS25XCT | 51-85087 | 44-pin TSOP II | Commercial | | | | | CY14E104L-ZS25XIT | 51-85087 | 44-pin TSOP II | Industrial | | | | | CY14E104L-ZS25XI | 51-85087 | 44-pin TSOP II | | | | | | CY14E104L-BA25XCT | 51-85128 | 48-ball FBGA | Commercial | | | | | CY14E104L-BA25XIT | 51-85128 | 48-ball FBGA | Industrial | | | | | CY14E104L-BA25XI | 51-85128 | 48-ball FBGA | | | | | | CY14E104L-ZSP25XCT | 51-85160 | 54-pin TSOP II | Commercial | | | | | CY14E104L-ZSP25XIT | 51-85160 | 54-pin TSOP II | Industrial | | | | | CY14E104L-ZSP25XI | 51-85160 | 54-pin TSOP II | | | | | | CY14E104N-ZS25XCT | 51-85087 | 44-pin TSOP II | Commercial | | | | | CY14E104N-ZS25XIT | 51-85087 | 44-pin TSOP II | Industrial | | | | | CY14E104N-ZS25XI | 51-85087 | 44-pin TSOP II | | | | | | CY14E104N-BA25XCT | 51-85128 | 48-ball FBGA | Commercial | | | | | CY14E104N-BA25XIT | 51-85128 | 48-ball FBGA | Industrial | | | | | CY14E104N-BA25XI | 51-85128 | 48-ball FBGA | | | | | | CY14E104N-ZSP25XCT | 51-85160 | 54-pin TSOP II | Commercial | | | | | CY14E104N-ZSP25XIT | 51-85160 | 54-pin TSOP II | Industrial | | | | | CY14E104N-ZSP25XI | 51-85160 | 54-pin TSOP II | | | | | 45 | CY14E104L-ZS45XCT | 51-85087 | 44-pin TSOP II | Commercial | | | | | CY14E104L-ZS45XIT | 51-85087 | 44-pin TSOP II | Industrial | | | | | CY14E104L-ZS45XI | 51-85087 | 44-pin TSOP II | | | | | | CY14E104L-BA45XCT | 51-85128 | 48-ball FBGA | Commercial | | | | | CY14E104L-BA45XIT | 51-85128 | 48-ball FBGA | Industrial | | | | | CY14E104L-BA45XI | 51-85128 | 48-ball FBGA | | | | | | CY14E104L-ZSP45XCT | 51-85160 | 54-pin TSOP II | Commercial | | | | | CY14E104L-ZSP45XIT | 51-85160 | 54-pin TSOP II | Industrial | | | | | CY14E104L-ZSP45XI | 51-85160 | 54-pin TSOP II | | | | | | CY14E104N-ZS45XCT | 51-85087 | 44-pin TSOP II | Commercial | | | | | CY14E104N-ZS45XIT | 51-85087 | 44-pin TSOP II | Industrial | | | | | CY14E104N-ZS45XI | 51-85087 | 44-pin TSOP II | | | | | | CY14E104N-BA45XCT | 51-85128 | 48-ball FBGA | Commercial | | | | | CY14E104N-BA45XIT | 51-85128 | 48-ball FBGA | Industrial | | | | | CY14E104N-BA45XI | 51-85128 | 48-ball FBGA | | | | | | CY14E104N-ZSP45XCT | 51-85160 | 54-pin TSOP II | Commercial | | | | | CY14E104N-ZSP45XIT | 51-85160 | 54-pin TSOP II | Industrial | | | | | CY14E104N-ZSP45XI | 51-85160 | 54-pin TSOP II | | | | All parts are Pb-free. The above table contains Preliminary information. Please contact your local Cypress sales representative for availability of these parts. ## **Package Diagrams** Figure 15. 44-Pin TSOP II (51-85087) ## Package Diagrams (continued) TOP VIEW ## Figure 16. 48-Ball FBGA - 6 mm x 10 mm x 1.2 mm (51-85128) 51-85128-\*D ## Package Diagrams (continued) Figure 17. 54-pin TSOP II (51-85160) ## **Document History Page** | Docur | Document Title: CY14E104L/CY14E104N 4 Mbit (512K x 8/256K x 16) nvSRAM<br>Document Number: 001-09603 | | | | | | | |-------|------------------------------------------------------------------------------------------------------|--------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Rev. | ECN No. | Submission<br>Date | Orig. of<br>Change | Description of Change | | | | | ** | 493192 | See ECN | TUP | New Data Sheet | | | | | *A | 499597 | See ECN | PCI | Removed 35 ns speed bin Added 55 ns speed bin. Updated AC table for the same Changed "Unlimited" read/write to "infinite" read/write | | | | | | | | | Features section: Changed typical I <sub>CC</sub> at 200-ns cycle time to 8 mA Changed STORE cycles from 500K to 200K cycles | | | | | | | | | Shaded Commercial grade in operating range table Modified Icc/Isb specs | | | | | | | | | Corrected Vcc from 3.0v to 5.5v in the Low Average Active Power description section 48 FBGA package nomenclature changed from BW to BV | | | | | *B | 517928 | See ECN | TUP | Modified part nomenclature table. Changes reflected in the ordering information table Removed 55ns speed bin | | | | | В | 317920 | See LON | 101 | Changed pinout for 44TSOPII and 54TSOPII Packages. | | | | | | | | | Changed I <sub>SB</sub> to 1mA Changed I <sub>CC4</sub> to 3mA | | | | | | | | | Changed V <sub>CAP</sub> min to 35μF<br>Changed t <sub>STORE</sub> to 15ns | | | | | | | | | Changed t <sub>PWE</sub> to 10ns Changed t <sub>SCE</sub> to 15ns | | | | | | | | | Changed t <sub>SD</sub> to 5ns<br>Changed t <sub>AW</sub> to 10ns | | | | | | | | | Removed t <sub>HLBL</sub> Added Timing Parameters for BHE and BLE - t <sub>DBE</sub> , t <sub>LZBE</sub> , t <sub>HZBE</sub> , t <sub>BW</sub> | | | | | | | | | Removed min. specification for Vswitch Changed t <sub>GLAX</sub> to 1ns | | | | | | | | | Added t <sub>DELAY</sub> max. of 70us Changed t <sub>SS</sub> specification from 70us min. to 70us max. | | | | | *C | 774157 | See ECN | UHA | Changed the data sheet from Advance information to Preliminary | | | | | | | | | 48 FBGA package code changed from BV to BA Removed 48 FBGA package in X8 configuration in ordering information. | | | | | | | | | Changed t <sub>DBE</sub> to 10ns in 15ns part<br>Changed t <sub>HZBE</sub> in 15ns part to 7ns and in 25ns part to10ns | | | | | | | | | Changed t <sub>BW</sub> in 15ns part to 15ns and in 25ns part to 20ns | | | | | | | | | Changed t <sub>GLAX</sub> to t <sub>GHAX</sub> Changed the value of I <sub>CC3</sub> to 25mA | | | | | | | | | Changed the value of t <sub>AW</sub> in 15ns part to 15ns<br>Changed A <sub>18</sub> and A <sub>19</sub> Pins in FBGA Pin Configuration to NC | | | | | | | | | In AC test loads changed the value of R1 to $963\Omega$ and R2 to $512\Omega$ | | | | | *D | 914280 | See ECN | UHA | Included all the information for 45 ns part in this data sheet | | | | | *E | 1890926 | See ECN | vsutmp8/A<br>ESA | Updated logic block diagram Updated Pin definition table | | | | | | | | | Added Footnote 1, 2 and 3. Added 48-FBGA (X8) Pin Diagram | | | | | | | | | Changed 8Mb Address expansion Pin from Pin 43 to Pin 42 for 44-TSOP II (x8) package. | | | | | | | | | Corrected typo in V <sub>IL</sub> min spec<br>Changed Vswitch value from 2.65V to 4.4V | | | | | | | | | Changed the value of I <sub>CC3</sub> from 25mA to 13mA | | | | | | | | | Changed I <sub>SB</sub> value from 1mA to 2mA | | | | | | | | | Updated ordering information table Rearranging of Footnotes. | | | | | | Document Title: CY14E104L/CY14E104N 4 Mbit (512K x 8/256K x 16) nvSRAM Document Number: 001-09603 | | | | | | | |------|----------------------------------------------------------------------------------------------------|--------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Rev. | ECN No. | Submission<br>Date | Orig. of<br>Change | Description of Change | | | | | *F | 2267286 | See ECN | GVCH/PY<br>RS | Updated Figure 4 (Autostore mode) Changed $I_{CC2}$ & $I_{CC4}$ from 3mA to 6mA. Changed $I_{CC3}$ from 13mA to 15mA Changed $I_{SB}$ from 2mA to 3mA Added input leakage current ( $I_{IX}$ ) for HSB in DC Electrical Characteristics table Changed Vcap from 35uF min and 57uF max value to 54uF min and 82uF max value Corrected typo in $I_{HZCE}$ and $I_{HZOE}$ min spec and added max value15ns for 45ns part Corrected typo in $I_{PU}$ max spec and added min value 0ns for 45ns part Corrected typo in $I_{AW}$ value from 15ns to 10ns for 15ns part Changed tRECALL from 100us to 200us Added $I_{RECALL}$ and $I_{SS}$ max value for 45ns part in Software controlled STORE/Re-CALL Cycle table Reframed footnote 6, 14 and 21. Added footnote 9 and 25 Added footnote 14 to figure 7 and footnote 14, 22 and 24 to figure 8 | | | | | *G | 2483627 | See ECN | GVCH/PY<br>RS | Removed 8 mA typical $I_{CC}$ at 200 ns cycle time in Feature section Referenced footnote 8 to $I_{CC3}$ in DC Characteristics table Changed $I_{CC3}$ from 15 mA to 35 mA Changed Vcap minimum value from 54uF to 61uF. Changed $t_{AVAV}$ to $t_{RC}$ Figure 11:Changed $t_{SA}$ to $t_{AS}$ and $t_{SCE}$ to $t_{CW}$ | | | | | *H | 2519319 | 06/20/08 | GVCH/PY<br>RS | Added 20 ns access speed in "Features" Added I <sub>CC1</sub> for tRC=20 ns for both industrial and Commecial temperature Grade Updated thermal resistance values for 48-FBGA, 44-TSOP II and 54-TSOP II packages Added AC Switching Characteristics specs for 20 ns access speed Added Software controlled STORE/RECALL cycle specs for 20 ns access speed Updated ordering information and Part numbering nomenclature | | | | ## Sales, Solutions, and Legal Information ## Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at cypress.com/sales. DC - C C - L-41 - - - | Products | | PSoC Solutions | | |------------------|----------------------|-----------------------|-----------------------------------| | PSoC | psoc.cypress.com | General | psoc.cypress.com/solutions | | Clocks & Buffers | clocks.cypress.com | Low Power/Low Voltage | psoc.cypress.com/low-power | | Wireless | wireless.cypress.com | Precision Analog | psoc.cypress.com/precision-analog | | Memories | memory.cypress.com | LCD Drive | psoc.cypress.com/lcd-drive | | Image Sensors | image.cypress.com | CAN 2.0b | psoc.cypress.com/can | | | | USB | psoc.cypress.com/usb | © Cypress Semiconductor Corporation, 2006-2008. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Document Number: 001-09603 Rev. \*H Revised June 20, 2008 Page 22 of 22 AutoStore and QuantumTrap are registered trademarks of Simtek Corporation. All products and company names mentioned in this document are the trademarks of their respective holders. All products and company names mentioned in this document may be the trademarks of their respective holders.