Low Power Audio Amplifier #### **DESCRIPTION** The SGSC34119 is a low power audio amplifier integrated circuit intended (primarily) for telephone applications, such as in speakerphones. It provides differential speaker outputs to maximize output swing at low supply voltages (2.0V minimum). Coupling capacitors to the speaker are not required. Open loop gain is 80 dB, and the closed loop gain is set with two external resistors. A Chip Disable pin permits powering down and/or muting the input signal. #### **FEATURES** - Wide Operating Supply Voltage Range (2.0V to 16V), allows Telephone Line Powered Applications - Low Quiescent Supply Current (2.7mA Typ) for Battery Powered Applications - Chip Disable Input to Power Down the IC - Low Power-Down Quiescent Current (65µA Typ) - Drives a Wide Range of Speaker Loads (8.0Ω and Up) - Output Power Exceeds 250 mW with 32Ω Speaker - Low Total Harmonic Distortion (0.5% Typ) - Gain Adjustable from <0 dB to >46 dB for Voice Band - Requires Few External Components #### PACKAGE DIMENSIONS | REF. | Millir | neter | REF. | Millimeter | | | |------|--------|-------|------|------------|------|--| | KLF. | Min. | Max. | KLI. | Min. | Max. | | | Α | 5.80 | 6.20 | М | 0.10 | 0.25 | | | В | 4.80 | 5.00 | Ι | 0.35 | 0.49 | | | С | 3.80 | 4.00 | L | 1.35 | 1.75 | | | D | 0 | 8 | J | 0.375 REF. | | | | Е | 0.40 | 0.90 | K | 45 | | | | F | 0.19 | 0.25 | G | 1.27 TYP. | | | #### **BLOCK DIAGRAM AND SIMPLIFIED APPLICATION & PIN CONFIGURATION** 01-June-2002 Rev. A Page 1 of 9 ## Low Power Audio Amplifier ## **MAXIMUM RATINGS** | Parameter | Value | Units | |---------------------------------------------------------------------------|-----------------------------|----------| | Supply Voltage | -1.0 to +18 | $V_{DC}$ | | Maximum Output Current at V <sub>O1</sub> and V <sub>O2</sub> | ±250 | mA | | Maximum Voltage @ Vin, FC1, FC2, CD | -1.0, V <sub>CC</sub> + 1.0 | M | | Applied Output Voltage to V <sub>O1</sub> , V <sub>O2</sub> when disabled | -1.0, V <sub>CC</sub> + 1.0 | $V_{DC}$ | | Junction Temperature | -55, +140 | °C | Note: ESD data available upon request. ## **RECOMMENDED OPERATING CONDITIONS** | Characteristics | Symbol | Min | Max | Units | |---------------------------------------|-----------------|------|----------|-------| | Supply Voltage | V <sub>cc</sub> | +2.0 | +16 | VDC | | Voltage @ CD (Pin 1) | V <sub>CD</sub> | 0 | $V_{CC}$ | - 50 | | Load Impedance | $R_L$ | 8.0 | - | Ω | | Peak Load Current | I <sub>L</sub> | - | ±200 | mA | | Differential Gain (5.0 kHz Bandwidth) | AVD | 0 | 46 | dB | | Ambient Temperature | T <sub>A</sub> | -20 | +70 | °C | ## **ELECTRICAL CHARACTERISTICS** (T<sub>A</sub>=25 °C unless otherwise specified) | Parameter | Symbol | Test Conditions | Min | Тур | Max | Units | | |---------------------------------------------------------------|--------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------------------|----------------|----------|--| | Amplifiers (AC Characteristics) | | | | | | | | | AC Input Resistance | $R_i$ | @ V <sub>in</sub> | - | > 30 | - | ΜΩ | | | Open Loop Gain | A <sub>VOL1</sub> | Amplifier #1, f < 100Hz | 80 | - | - | dB | | | Close Loop Gain | A <sub>V2</sub> | Amplifier #2, $V_{CC}$ = 6V, f = kHz, $R_L$ = 32 $\Omega$ | -0.35 | 0 | +0.35 | dB | | | Gain Bandwidth Product | GBW | - | - | 1.5 | - | MHz | | | Output Power | P <sub>out3</sub><br>P <sub>out6</sub><br>P <sub>out12</sub> | $\begin{split} V_{CC} = 3 V, \ R_L &= 16 \Omega, \ THD \ \leq \ 10 \ \% \\ V_{CC} = 6 V, \ R_L &= 32 \Omega, \ THD \ \leq \ 10 \ \% \\ V_{CC} = 12 V, \ R_L &= 100 \Omega, \ THD \ \leq 10 \ \% \end{split}$ | 55<br>250<br>400 | -<br>-<br>- | -<br>-<br>- | mW | | | Total Harmonic Distortion (f = 1 kHz) | THD | $\begin{split} V_{\text{CC}} = 6\text{V}, \ R_{\text{L}} = 32\Omega, \ P_{\text{out}} = 125 \ \text{mW} \\ V_{\text{CC}} \ \ge \ 3\text{V}, \ R_{\text{L}} = 8\Omega, \ P_{\text{out}} = 20 \ \text{mW} \\ V_{\text{CC}} \ \ge \ 12\text{V}, \ R_{\text{L}} = 32\Omega, \ P_{\text{out}} = 200 \ \text{mW} \end{split}$ | - | 0.5<br>0.5<br>0.6 | 1.0<br>-<br>- | % | | | Power Supply Rejection $(V_{CC} = 6V, \Delta V_{CC} = 3V)$ | PSRR | C1 = $\infty$ , C2 = 0.0μF<br>C1 = 0.1 μF, C2 = 0, f = 1 kHz<br>C1 = 1.0 μF, C2 = 5.0 μf , f = 1 kHz | 50<br>-<br>- | -<br>12<br>52 | | dB | | | Differential Muting | GMT | $V_{CC}$ = 6V, 1 kHz $\leq$ f $\leq$ 20 kHz, CD = 2V | - | >70 | - | dB | | | | Amplifiers (DC Characteristics) | | | | | | | | Output DC Level | V <sub>O(3)</sub><br>V <sub>O(6)</sub><br>V <sub>O(12)</sub> | $V_{01}, V_{02}, V_{CC} = 3V, R_L = 16\Omega (R_f=75k)$ $V_{CC} = 6V$ $V_{CC} = 12V$ | 1.0<br>-<br>- | 1.15<br>2.65<br>5.65 | 1.25<br>-<br>- | $V_{DC}$ | | | Output Level | $oldsymbol{V}_OH$ | High $I_{out}$ = -75mA, $2V \le V_{CC} \le 16V$<br>Low $I_{out}$ = 75mA, $2V \le V_{CC} \le 16V$ | - | V <sub>cc</sub> -1<br>0.16 | - | $V_{DC}$ | | | Output DC Offset Voltage (V <sub>01</sub> – V <sub>02</sub> ) | ΔV <sub>O</sub> | $V_{CC} = 6V, R_f = 75k\Omega, R_L = 32\Omega$ | -30 | 0 | +30 | mV | | | Input Bias Current | I <sub>IB</sub> | V <sub>in</sub> (V <sub>CC</sub> =6V) | - | -100 | -200 | nA | | | Equivalent Resistance | R <sub>FC1</sub><br>R <sub>FC2</sub> | FC1 (V <sub>CC</sub> = 6V)<br>FC2 (V <sub>CC</sub> = 6V) | 100<br>18 | 150<br>25 | 220<br>40 | kΩ | | 01-June-2002 Rev. A Page 2 of 9 #### Low Power Audio Amplifier ## **ELECTRICAL CHARACTERISTICS (Cont'd)** | Parameter | Symbol | Test Conditions | Min | Тур | Max | Units | |----------------------|-------------------|-----------------------------------------------|-----|-----|-----|----------| | | | Chip Disable (Pin1) | | | | | | Input Voltage | V <sub>IL</sub> | Low | - | | 0.8 | | | | V <sub>IH</sub> | High | 2.0 | - | - | $V_{DC}$ | | Input Resistance | R <sub>CD</sub> | $V_{CC} = V_{CD} = 16V$ | 50 | 90 | 175 | kΩ | | | | Power Supply | | | | | | Power Supply Current | I <sub>CC3</sub> | $V_{CC}$ = 3V, $R_L$ = $\infty$ , $CD$ = 0.8V | - | 2.7 | 4.0 | mA | | | I <sub>CC16</sub> | $V_{CC}$ = 16V, $R_L=\ \infty$ , $CD=0.8V$ | - | 3.3 | 5.0 | mA | | | I <sub>CCD</sub> | $V_{CC} = 3V$ , $R_L = \infty$ , $CD = 2.0V$ | - | 65 | 100 | μΑ | Note: Currents into a pin are positive; currents out of a pin are negative. #### PIN FUNCTION DESCRIPTION | Symbol | Pin | Description | |-----------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CD | 1 | Chip Disable-Digital input. A Logic "0" (<0.8V) sets normal operation. A Logic "1" ( $\geq$ 2V) sets the power down mode. Input impedance is nominally $90k\Omega$ . | | FC2 | 2 | A capacitor at this pin increases power supply rejection, and affects turn-on time. This pin can be left open if the capacitor at FC1 is sufficient. | | FC1 | 3 | Analog ground for the amplifiers. A 1.0µF capacitor at this pin (with a 5.0µF capacitor at Pin 2) provides (typically) 52dB of power supply rejection. Turn-on time of the circuit is affected by the capacitor on this pin. This pin can be used as an alternate input. | | Vin | 4 | Amplifier input. This input capacitor and resistor set low frequency roll-off and input impedance. The feedback resistor is connected to this pin and V <sub>01</sub> . | | V <sub>O1</sub> | 5 | Amplifier Output #1. The dc level is ≈ (VCC – 0.7)/2. | | $V_{CC}$ | 6 | DC supply voltage (+2V to +16V) is applied to this pin. | | GND | 7 | Ground pin for the entire circuit. | | V <sub>O2</sub> | 8 | Amplifier Output #2. This signal is equal in amplitude, but 180° out-of-phase with that at $V_{O1}$ . The dc level is $\approx$ (VCC $-$ 0.7)/2. | ## TYPICAL TEMPERATURE PERFORMANCE (-20°C < T<sub>A</sub> < + 70°C) | Function | Typical Change | Units | |--------------------------------------------------------------------------------------------------------------------------|----------------|-------| | Input Bias Current (@Vin) | ±40 | pA/°C | | Total Harmonic Distortion ( $V_{CC} = 6V$ , $R_L = 32\Omega$ , $P_{out} = 125$ mW, $f = kHz$ ) | +0.003 | %/°C | | Power Supply Current<br>( $V_{CC} = 3V$ , $R_L = \infty$ , $CD = 0V$ )<br>( $V_{CC} = 3V$ , $R_L = \infty$ , $CD = 2V$ ) | -0.25<br>-0.03 | μΑ/°C | ## **Design Guidelines** #### General The SGSC34119 is a low power audio amplifier capable of low voltage operation ( $V_{CC} = 2.0 \text{ V}$ minimum) such as that encountered in line-powered speakerphones. The circuit provides a differential output ( $V_{O1}$ - $V_{O2}$ ) to the speaker to maximize the available voltage swing at low voltages. The differential gain is set by two external resistors. Pins FC1 and FC2 allow controlling the amount of power supply and noise rejection, as well as providing alternate inputs to the amplifiers. The CD pin permits powering down the IC for muting purposes and to conserve power. #### **Amplifiers** Referring to the block diagram, the internal configuration consists of two identical operational amplifiers. Amplifier # 1 has an open loop gain of $\geq$ 80 dB (at f $\leq$ 100 Hz), and the closed loop gain is set by external resistor R<sub>f</sub> and R<sub>i</sub>. The amplifier is unity gain stable, and has a unity gain frequency of approximately 1.5 MHz. In order to adequately cover the telephone voice band (300 Hz to 3400 Hz), a maximum closed loop gain of 46 is recommended. Amplifier #2 is internally set to a gain of -1.0(0dB). 01-June-2002 Rev. A Page 3 of 9 #### Low Power Audio Amplifier The outputs of both amplifiers are capable of sourcing and sinking a peak current of 200 mA. The outputs can typically swing to within $\approx$ 0.4 V above ground, and to with $\approx$ 1.3 V below $V_{CC}$ , at the maximum current. See Figures 17 and 18 for $V_{OH}$ and $V_{OL}$ curves. The output dc offset voltage $(V_{O1}-V_{O2})$ is primarily a function of the feedback resistor $(R_f)$ , and secondarily due to the amplifiers' input offset voltages. The input offset voltage of the two amplifiers will generally be similar for a particular IC, and therefore nearly cancel each other at the outputs. Amplifier #1's bias current, however, flows out of $V_{in}$ (Pin 4) and through $R_f$ , forcing $V_{O1}$ to shift negative by an amount equal to $[R_f \times I_{IB}]$ . $V_{O2}$ is shifted positive an equal amount. The output offset voltage, specified in the Electrical Characteristics, is measured with the feedback resistor shown in the Typical Application Circuit, and therefore takes into account the bias current as well as internal offset voltages of the amplifiers. The bias current is constant with respect to $V_{CC}$ . #### FC1 and FC2 Power supply rejection is provided by the capacitors (C1 and C2 in the Typical Application Circuit) at FC1 and FC2. C2 is somewhat dominant at low frequencies, while C1 is dominant at high frequencies, as shown in the graphs of Figures 4 to 7. The required values of C1 and C2 depend on the conditions of each application. A line powered speakerphone, for example, will require more filtering than a circuit powered by a well regulated power supply. The amount of rejection is a function of the capacitors, and the equivalent impedance looking into FC1 and FC2 (listed in the Electrical Characteristics as $R_{\text{FC1}}$ and $R_{\text{FC2}}$ ). In addition to providing filtering, C1 and C2 also affect the turn-on time of the circuit at power-up, since the two capacitors must charge up through the internal 50 k $\Omega$ and 125 k $\Omega$ resistors. The graph of Figure 1 indicates the turn-on time upon application of $V_{CC}$ of + 6.0 V. The turn-on time is $\approx$ 60% longer for $V_{CC}$ = 3.0 V, and $\approx$ 20% less for $V_{CC}$ = 9.0V. Turn-off time is < 10 us upon removal of $V_{CC}$ . #### **Chip Disable** The Chip Disable (Pin 1) can be used to power down the IC to conserve power, or for muting, or both. When at a Logic "0" (0 V to 0.8 V), the SGSC34119 is enabled for normal operation. When Pin 1 is at a Logic "1" (2.0 V to $V_{CC}$ V), the IC is disabled. If Pin 1 is open, that is equivalent to a Logic "0", although good design practice dictates that an input should never be left open. Input impedance at Pin 1 is a nominal 90 k $\Omega$ . The power supply current (when disabled) is shown in Figure 19. Muting, defined as the change in differential gain from normal operation to muted operation, is in excess of 70 dB. The turn-off time of the audio output, from the application of the CD signal, is <2.0 $\mu$ s, and turn on-time is 12 ms-15 ms. Both times are independent of C1,C2, and V<sub>CC</sub>. When the SGSC34119 is disabled, the voltages at FC1 and FC2 do not change as they are powered from $V_{CC}$ . The outputs, $V_{O1}$ and $V_{O2}$ , change to a high impedance condition, removing the signal from the speaker. If signals from other sources are to be applied to the outputs (while disabled), they must be within the range of $V_{CC}$ and Ground. #### **Power Dissipation** Figures 8 to 10 indicate the device dissipation (within the IC) for various combinations of $V_{CC}$ , $R_L$ , and load power. The maximum power which can safely be dissipated within the SGSC34119 is found from the following equation: $P_D = (140^{\circ}C-T_A)/\theta$ J<sub>A</sub> where $T_A$ is the ambient temperature; and $\theta$ J<sub>A</sub> is the package thermal resistance (100°C /W for the standard DIP package.) The power dissipated within the SGSC34119, in a given application, is found from the following equation: $P_D = (V_{CC} \times I_{CC}) + (I_{RMS} \times V_{CC}) - (R_L \times I_{RMS}^2)$ where $I_{CC}$ is obtained from Figure 19; and $I_{RMS}$ is the RMS current at the load; and $R_L$ is the load resistance. Figures 8 to 10, along with Figures 11 to 13 (distortion curves), and a peak working load current of $\pm 200$ mA, define the operating range for the SGSC34119. The operating range is further defined in terms of allowable load power in Figure 14 for loads of $8.0\Omega$ , $16\Omega$ and $32\Omega$ . The left (ascending) portion of each of the three curves is defined by the power level at which 10% distortion occurs. The center flat portion of each curve is defined by the maximum output current capability of the SGSC34119. The right (descending) portion of each curve is defined by the maximum internal power dissipation of the IC at 25°C. At higher ambient temperatures, the maximum load power must be reduced according to the above equations. Operating the device beyond the current and junction temperature limits will degrade long term reliability. #### **Layout Considerations** Normally a snubber is not needed at the output of the SGSC34119, unlike many other audio amplifiers. However, the PC board layout, stray capacitances, and the manner in which the speaker wires are configured, may dictate otherwise. Generally, the speaker wires should be twisted tightly and not more than a few inches in length. 01-June-2002 Rev. A Page 4 of 9 #### Low Power Audio Amplifier ### **CHARACTERISTIC CURVE** Fig 1. Turn-On Time versus C1, C2 at Power-On Fig 2. Amplifier #1 Open Loop Gain and Phase Fig 3. Differential Gain versus Frequency Fig 4. Power Supply Rejection versus Frequency Fig 5. Power Supply Rejection versus Frequency Fig 6. Power Supply Rejection versus Frequency 01-June-2002 Rev. A Page 5 of 9 #### **Low Power Audio Amplifier** ## CHARACTERISTIC CURVE (cont'd) Fig 5. Power Supply Rejection versus Frequency Fig 6. Power Supply Rejection versus Frequency Fig 7. Power Supply Rejection versus Frequency Fig 8. Device Dissipation, 8.0 $\Omega$ Load Fig 9. Device Dissipation, 16 $\Omega$ Load Fig 10. Device Dissipation, 32 $\Omega$ Load (f = 3.0kHz, AVD = 34 dB) Fig 11. Distortion versus Power Fig 12. Distortion versus Power 01-June-2002 Rev. A Page 6 of 9 ## Low Power Audio Amplifier ## CHARACTERISTIC CURVE (cont'd) Fig 13. Distortion versus Power Fig 14. Maximum Allowable Load Power Fig 15. Small Signal Response Fig 16. Large Signal Response Fig 17. VCC-VOH @ VO1, VO2 versus Load Current Fig 18. Vol. @ Vo1, Vo2 versus Load Current 01-June-2002 Rev. A Page 7 of 9 ## Low Power Audio Amplifier ## CHARACTERISTIC CURVE (cont'd) Fig 19. Power Supply Current Fig 20. Input Characteristics @ CD (Pin 1) Note: If Vcc and VEE are not symmetrical about ground then FC1 mist be connected through a capacitor to ground as shown on the front page. Fig 21. Audio Amplifier with High Input Impedance 36 AVD, DIFFERENTIAL GAIN (dB) 25 16 0.8 100 Fig 22. Split Supply Operation Fig 23. Audio Amplifier with Bass Suppression Fig 24. Frequency Response of Fig 23 f, FREQUENCY (Hz) 10 k 20 k 1.0 k 01-June-2002 Rev. A Page 8 of 9 Low Power Audio Amplifier # CHARACTERISTIC CURVE (cont'd) Fig 25. Audio Amplifier with Bandpass Fig 26. Frequency Response of Fig 25 01-June-2002 Rev. A Page 9 of 9