April 2008 # SG1577 Dual Synchronous DC/DC Controller #### **Features** - Integrated Two Sets of MOSFET Drivers - Two Independent PWM Controllers - Constant Frequency Operation: Free-running Fixed Frequency Oscillator Programmable: 60kHz to 320kHz - Wide Range Input Supply Voltage: 8~15V - Programmable Output as Low as 0.7V - Internal Error Amplifier Reference Voltage: 0.7V±1.5% - Two Soft-Start / EN Functions - Programmable Over-Current Protection (OCP) - 30V HIGH Voltage Pin for Bootstrap Voltage - Output Over-Voltage Protection (OVP) - SOP and DIP 20-pin # **Applications** - CPU and GPU Vcore Power Supply - Power Supply Requiring Two Independent Outputs #### Description The SG1577 is a high-efficiency, voltage-mode, dualchannel, synchronous DC/DC PWM controller for two independent outputs. The two channels are operated out of phase. The internal reference voltage is trimmed to 0.7V±1.5%. It is connected to the error amplifier's positive terminal for voltage feedback regulation. The soft-start circuit ensures the output voltage can be gradually and smoothly increased from zero to its final regulated value. The soft-start pin can also be used for chip-enable function. When two soft-start pins are grounded, the chip is disabled and the total operation current can be reduced to under 0.55mA. The fixedfrequency is programmable from 60kHz to 320kHz. The Over-Current Protection (OCP) level can be programmed by an external current sense resistor. It has two integrated sets of internal MOSFET drivers. SG1577 is available in 20-pin SOP and DIP packages. # **Ordering Information** | Part Number | Operating<br>Temperature Range | Package | Packing Method | |-------------|--------------------------------|------------------------------------|----------------| | SG1577SZ | -40°C to +85°C | 20-pin Small Outline Package (SOP) | Tape & Reel | | SG1577DZ | -40°C to +85°C | 20-pin Dual In-Line Package (DIP) | Tube | All packages are lead free per JEDEC: J-STD-020B standard. # **Application Diagram** Figure 1. Typical Application # **Internal Block Diagram** Figure 2. Functional Block Diagram # **Pin Configuration** Figure 3. SOP-20 and DIP-20 Pin Configuration (Top View) # **Pin Definitions** | Name | Pin # | Туре | Description | | | |---------|-------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | RT | 1 | Frequency Select | Switching frequency programming pin. An external resistor connecting fror this pin to GND can program the switching frequency. The switching frequency would be 60kHz when RT is open and become 320kHz when $30k\Omega$ RT resistor is connected. | | | | IN1 | 2 | Feedback | Inverting input of the error amplifier. It is normally connected to the switching power supply output through a resistor divider. | | | | COMP1 | 3 | Compensation | Output of the error amplifier and input to the PWM comparator. It is used for feedback loop compensation. | | | | SS1/ENB | 4 | Soft Start/Enable | A 10μA internal current source charging an external capacitor for soft start. Pull down this pin and pin 17 can disable the chip. | | | | CLP1 | 5 | Over Current<br>Protection | Over-current protection for high-side MOSFET. Connect a resistor from this pin to the high-side supply voltage to program the OCP level. | | | | BST1 | 6 | Boost Supply | Supply for high-side driver. Connect to the internal bootstrap circuit. | | | | DH1 | 7 | High-Side Drive | Channel 1, high-side MOSFET gate driver pin. | | | | CLN1 | 8 | Switch Node | Switch-node connection to inductor. For channel 1 high-side driver's reference ground. | | | | DL1 | 9 | Low-Side Drive | Low-side MOSFET gate driver pin. | | | | PGND | 10 | Driver Ground | Driver circuit GND supply. Connect to low-side MOSFET GND. | | | | VCC | 11 | Power Supply | Supply voltage input. | | | | DL2 | 12 | Low-Side Drive | Low-side MOSFET gate driver pin. | | | | CLN2 | 13 | Switch Node | Switch-node connection to inductor. For channel 2, high-side driver's reference ground. | | | | DH2 | 14 | High-Side Drive | Channel 2 high-side MOSFET gate driver pin. | | | | BST2 | 15 | Boost Supply | Supply for high-side driver. Connect to the internal bootstrap circuit. | | | | CLP2 | 16 | Over-Current<br>Protection | Over-current protection for the high-side MOSFET. Connect a resistor from this pin to the high-side supply voltage to program the OCP level. | | | | SS2/ENB | 17 | Soft-Start/Enable | A 10µA internal current source charging an external capacitor for soft start. Pull down this pin and pin 4 can disable the chip. | | | | COMP2 | 18 | Compensation | Output of the error amplifier and input to the PWM comparator. It is used for feedback-loop compensation. | | | | IN2 | 19 | Feedback | Inverting input of the error amplifier. It is normally connected to the switching power supply output through a resistor divider. | | | | GND | 20 | Control Ground | Control circuit GND supply. | | | | | | • | • | | | ### **Absolute Maximum Ratings** Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only. All voltage values, except differential voltages, are given with respect to the network ground terminal. Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. | Symbol | ı | Parameter | Min. | Max. | Unit | |----------------------------|-------------------------------|----------------------------|------|----------------------|------| | Vcc | Supply voltage, VCC to | GND | | 16 | V | | BST1(or 2) -<br>CLN1(or 2) | BST1(2) to CLN1(2) | | | 16 | V | | CLN1(or 2) -<br>GND | CLN1(2) to GND for 10 | 00ns Transient | -4 | 18 | V | | DH1(or 2) -<br>CLN1(or 2) | | | | 16 | V | | CLN1(or 2),<br>DL1(or 2) | | | -0.3 | V <sub>CC</sub> +0.3 | V | | PGND | PGND to GND | | | ± 1 | V | | ΘЈΑ | Thermal Resistance, J | unction-Air | | 90 | °C/W | | $T_J$ | Operating Junction Ter | mperature | -40 | +125 | °C | | T <sub>STG</sub> | Storage Temperature I | Range | -65 | +150 | °C | | | Electrostatic | Human Body Model (HBM) | | 2.5 | kV | | ESD | Discharge Protection<br>Level | Charged Device Model (CDM) | | 750 | V | # **Recommended Operating Conditions** The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to absolute maximum ratings. | Symbol | Parameter | Min. | Max. | Unit | |-----------------|-------------------------------|------|------|------| | V <sub>CC</sub> | Supply voltage | +8 | +15 | V | | T <sub>A</sub> | Operating Ambient Temperature | -40 | +85 | °C | #### **Electrical Characteristics** $V_{\text{CC}}$ =12V, $T_{\text{A}}$ =25°C, unless otherwise noted. | Symbol | Parameter | Conditions | | Тур. | Max. | Unit | |---------------------|-------------------------------|---------------------------------------------------------------------------------|--------|--------|--------|------| | Oscillator | 1 | | · · | | l . | I | | , | Ossillator Francisco | R <sub>RT</sub> =OPEN | 54 | 60 | 66 | 1711 | | f <sub>osc</sub> | Oscillator Frequency | R <sub>RT</sub> =GND | 288 | 320 | 352 | KHz | | f <sub>osc,rt</sub> | Total Accuracy | <b>20k</b> Ω < <b>R</b> RT | -10 | | 10 | % | | Don_max | Maximum Duty Cycle | | 85 | 90 | 95 | % | | Error Ampli | fier | | 1 | • | ı | | | V <sub>REF</sub> | Internal Reference Voltage | V <sub>CC</sub> =8V,V <sub>CC</sub> =15V | 0.6895 | 0.7000 | 0.7105 | V | | A <sub>VOL</sub> | Open-loop Voltage Gain | | | 77 | | dB | | BW | Unity Gain Bandwidth | | | 3.5 | | MHz | | PSRR | Power Supply Rejection Ratio | | 4 | 50 | | dB | | I <sub>SOURCE</sub> | Output Source Current | IN1=IN2=0.6V | 60 | 80 | 100 | μA | | I <sub>SINK</sub> | Output Sink Current | IN1=IN2=0.8V | | 500 | | μA | | V <sub>H COMP</sub> | Output Voltage | IN1=IN2=0.6V | | 5 | | V | | V <sub>L COMP</sub> | Output Voltage | IN1=IN2=0.8V | | 100 | | mV | | Soft Start | | | | 1 | l . | | | I <sub>SOURCE</sub> | Soft-start Charge Current | $V_{CLP} < V_{CLN}$ | 8 | 10 | 12 | μA | | I <sub>SINK</sub> | Soft-start Discharge Current | $V_{CLP} > V_{CLN}$ | 0.8 | 1.0 | 1.2 | μA | | Protections | | | 1 | | ı | | | I <sub>OSCET</sub> | OC Sink Current | V <sub>CC</sub> =12V | 90 | 120 | 150 | μA | | T <sub>OT</sub> | Over-Temperature | | | 150 | | °C | | T <sub>OT_HYS</sub> | Over-Temperature Hysteresis | | | 20 | | °C | | V <sub>OVP</sub> | Over-Voltage Protection of IN | V <sub>OVP</sub> /V <sub>IN</sub> | 112 | | 125 | % | | Output | | | 1 | | | | | I <sub>DH</sub> | High-side Current Source | V <sub>BST</sub> - V <sub>CLN</sub> =12V,V <sub>DH</sub> - V <sub>CLN</sub> =6V | 1.0 | 1.7 | | Α | | R <sub>DH</sub> | High-side Sink Resistor | V <sub>BST</sub> - V <sub>CLN</sub> =12V | | 3.3 | 4.0 | Ω | | I <sub>DL</sub> | Low-side Current Source | V <sub>CC</sub> =12V,V <sub>DL</sub> =6V | 1.0 | 1.7 | | Α | | $R_{DL}$ | Low-side Sink Resistor | V <sub>CC</sub> =12V | 4 | 3.1 | 4 | Ω | | T <sub>DT</sub> | Dead Time <sup>(1)</sup> | V <sub>CC</sub> =12V, D <sub>H</sub> & D <sub>L</sub> =1000pF | 10 | 40 | 70 | ns | | Total Opera | ting Current | | | | | | | I <sub>CC_OP</sub> | Operating Supply Current | V <sub>CC</sub> =12V, No load | 3.3 | 4.3 | 5.3 | mA | | I <sub>CC_SBY</sub> | Standby Current (Disabled) | SS1/ENB=SS2/ENB=0V | | 0.55 | 1.00 | mA | #### Note 1. When V<sub>DL</sub> falls less than 2V relative to V<sub>DH</sub> rising to 2V. # **Typical Performance Characteristics** Unless otherwise noted, values are for V<sub>CC</sub>=12V, T<sub>A</sub>=+25°C, and according to Figure 1. Figure 4. V5p0 Power On with 1.6A Load Figure 5. V3p3 Power On with 3A Load Figure 6. V5p0 Power On with 15A Load Figure 7. V3p3 Power On with 8A Load Figure 8. V5p0 Power Off with 15A Load Figure 9. V3p3 Power Off with 8A Load ## **Typical Performance Characteristics** (Continued) Unless otherwise noted, values are for V<sub>CC</sub>=12V, T<sub>A</sub>=+25°C, and according to Figure 1. Figure 10. 3p3 & V5p0 Phase Shift with Light Load Figure 11. V3p3 & V5p0 Phase Shift with Heavy Load Figure 12. Dead Time with Light Load (Rise Edge) Figure 13. Dead Time with Light Load (Fall Edge) Figure 14. Dead Time with Heavy Load (Rise Edge) Figure 15. Dead Time with Heavy Load (Fall Edge) ## **Typical Performance Characteristics** (Continued) Unless otherwise noted, values are for V<sub>CC</sub>=12V, T<sub>A</sub>=+25°C, and according to Figure 1. Figure 16. Load Transient Response (Step-Up) $20k\Omega/22nF$ in Compensation Loop Figure 17. Load Transient Response (Step-Down) 20kΩ/22nF in Compensation Loop Figure 18. Over-Current Protection (OCP) Figure 19. Over-Current Protection (Hiccup Mode) Figure 20. Over-Voltage Protection (OVP) Figure 21. I<sub>OCSET</sub> vs. Temperature #### **Functional Description** The SG1577 is a dual-channel voltage-mode PWM controller. It has two sets of synchronous MOSFET driving circuits. The two channels are running 180-degrees out of phase. The following descriptions highlight the advantages of the SG1577 design. #### Soft Start An internal start-up current ( $10\mu A$ ) flows out of SS/EN pin to charge an external capacitor. During the start-up sequence, SG1577 isn't enabled until the SS/ENB pin is higher than 1.2V. From 1.2V to ( $1.2 + 1.6 \times D_{ON} / D_{ON\_MAX}$ ) V, PWM duty cycle gradually increases following SS/ENB pin voltage to bring output rising. After ( $1.2 + 1.6 \times D_{ON} / D_{ON\_MAX}$ ) V, the soft-start period ends and SS/ENB pin continually goes up to 4.8V. When input power is abnormal, the external capacitor on SS pin is shorted to ground and the chip is disabled. $$T_{SOFTSTART} = C_{SS/ENB} \times 1.6 \times D_{ON} / D_{ON\_MAX} / I_{SOURCE}$$ (1) #### **Over-Current Protection (OCP)** Over-current protection is implemented by sensing the voltage drop across the drain and the source of external high-side MOSFET. Over-current protection is triggered when the voltage drop on external high-side MOSFET's RDS(ON) is greater than the programmable current limit voltage threshold. 120µA flowing through an external resistor between input voltage and the CLP pin sets the threshold of current limit voltage. When over-current condition is true, the system is protected against the cycle-by-cycle current limit. A counter counts a series of over-current peak values to eight cycles; the soft-start capacitor is discharged by a 1µA current until the voltage on SS pin reaches 1.2V. During the discharge period, the high-side driver is turned off and the lowside driver is turned on. Once the voltage on SS/ENB pin is under 1.2V, the normal soft-start sequence is initiated and the 10µA current charges the soft-start capacitor again. $$I_{L(OCP)}$$ = [(Rsense x Iocset + Voffset) / Rds(on) - (2) (Vin - Vout) x Vout / (fosc x Lout x Vin x 2)] where, $V_{OFFSET}$ ( $\stackrel{.}{=} 10 \text{mV}$ ) is the offset voltage contributed by the internal OCP comparator. #### **Error Amplifier** The IN1 and IN2 pins are connected to the corresponding internal error amplifier's inverting input and the outputs of the error amplifiers are connected to the corresponding COMP1 and COMP2 pins. The COMP1 and COMP2 pins are available for control-loop compensation externally. Non-inverting inputs are internally tied to a fixed 0.7V $\pm$ 1.5% reference voltage. #### **Oscillator Operation** The SG1577 has a frequency-programmable oscillator. The oscillator is running at 60kHz when the RT pin is floating. The oscillator frequency can be adjusted from 60kHz up to 320kHz by an external resistor RRT between RT pin and the ground. The oscillator generates a sawtooth wave that has 90% rising duty. Sawtooth wave voltage threshold is from 1.2V to 2.8V. The frequency of oscillator can be programmed by the following equation: $$f_{OSC}$$ , RT(kHz) = 60kHz + 8522 / $R_{RT}(k\Omega)$ (3) #### **Output Driver** The high-side gate drivers need an external bootstrapping circuit to provide the required boost voltage. The highest gate driver's output (15V is the allowed) on high-side and low-side MOSFETs forces external MOSFETs to have the lowest $R_{\text{DS(ON)}}$ , which results in higher efficiency. #### **Over-Temperature Protection (OTP)** The device is over-temperature protected. When chip temperature is over 150°C, the chip enters tri-state (high-side driver is turned off). The hysteresis is 20°C. # Type II Compensation Design (for Output Capacitors with High ESR) SG1577 is a voltage-mode controller; the control loop is a single voltage feedback path, including an error amplifier and PWM comparator, as shown in Figure 22. To achieve fast transient response and accurate output regulation, an adequate compensator design is necessary. A stable control loop has a 0dB gain crossing with -20dB/decade slope and a phase margin greater than 45°. Figure 22. Closed Loop #### 1. Modulator Frequency Equations The modulator transfer function is the small-signal transfer function of $V_{\text{OUT}}/V_{\text{E/A}}$ . This transfer function is dominated by a DC gain and the output filter (L<sub>O</sub> and C<sub>O</sub>) with a double-pole frequency at f<sub>LC</sub> and a zero at FESR. The DC gain of the modulator is the input voltage (V<sub>IN</sub>) divided by the peak-to-peak oscillator voltage V<sub>RAMP</sub>(=1.6V). The first step is to calculate the complex conjugate poles contributed by the LC output filter. The output LC filter introduces a double pole, -40dB / decade gain slope above its corner resonant frequency, and a total phase lag of 180 degrees. The resonant frequency of the LC filter expressed as: $$f_{P(LC)} = \frac{1}{2\pi \times \sqrt{L_O \times C_O}} \tag{4}$$ The next step of compensation design is to calculate the ESR zero. The ESR zero is contributed by the ESR associated with the output capacitance. Note that this requires that the output capacitor should have enough ESR to satisfy stability requirements. The ESR zero of the output capacitor is expressed as: $$f_{Z(ESR)} = \frac{1}{2\pi \times C_O \times ESR}$$ (5) #### 2. Compensation Frequency Equations The compensation network consists of the error amplifier and the impedance networks $Z_{\text{C}}$ and $Z_{\text{f}}$ , as Figure 23 shows. Figure 23. Compensation Loop $$f_{P1} = 0$$ $$f_{Z1} = \frac{1}{2\pi \times R_2 \times C_2}$$ $$f_{P2} = \frac{1}{2\pi \times R_2 \times (C_4 //C_2)}$$ (6) Figure 24 shows the DC-DC converter gain vs. frequency. The compensation gain uses external impedance networks $Z_{\mathbb{C}}$ and $Z_{\mathbb{f}}$ to provide a stable, high-bandwidth loop. High crossover frequency is desirable for fast transient response, but often jeopardizes the system stability. To cancel one of the LC filter poles, place the zero before the LC filter resonant frequency. Place the zero at 75% of the LC filter resonant frequency. Crossover frequency should be higher than the ESR zero, but less than 1/5 of the switching frequency. The second pole should be placed at half the switching frequency. Figure 24. Bode Plot #### **Layout Considerations** Layout is important in high-frequency switching converter design. If designed improperly, PCB can radiate excessive noise and contribute to converter instability. Place the PWM power stage components first. Mount all the power components and connections in the top layer with wide copper areas. The MOSFETs of buck, inductor, and output capacitor should be as close to each other as possible to reduce the radiation of EMI due to the high-frequency current loop. If the output capacitors are placed in parallel to reduce the ESR of capacitor, equal sharing ripple current should be considered. Place the input capacitor near the drain of high-side MOSFET. In multi-layer PCB, use one layer as power ground and have a separate control signal ground as the reference for all signals. To avoid the signal ground being affected by noise and have best load regulation, it should be connected to the ground terminal of output. Follow the below guidelines for best performance: - 1 A two-layer printed circuit board is recommended. - 2 Use the bottom layer of the PCB as a ground plane and make all critical component ground connections through vias to this layer. - 3 Keep the metal running from the CLNx terminal to the output inductor short. - 4 Use copper-filled polygons on the top (and bottom, if two-layer PCB) circuit layers for the CLN node. - 5 The small-signal wiring traces from the DLx and DHx pins to the MOSFET gates should be kept short and wide enough to easily handle the several amps of drive current. - 6 The critical, small-signal components include any bypass capacitors (SMD-type of capacitors applied at VCC and SSx/ENB pins), feedback components - (resistor divider), and compensation components (between INx and COMPx pins). Position those components close to their pins with a local, clear GND connection or directly to the ground plane. - 7 Place the bootstrap capacitor near the BSTx and CLNx pins. - 8 The resistor on the RT pin should be near this pin and the GND return should be short and kept away from the noisy MOSFET's GND (which is short together with IC's PGND pin to GND plane on back side of PCB). - 9 Place the compensation components close to the INx and COMPx pins. - The feedback resistors for both regulators should be located as close as possible to the relevant INx pin with vias tied straight to the ground plane as required. - Minimize the length of the connections between the input capacitors, CIN, and the power switchers (MOSFETs) by placing them nearby. - 12 Position both the ceramic and bulk input capacitors as close to the upper MOSFET drain as possible and make the GND returns (from the source of lower MOSFET to V<sub>IN</sub> capacitor GND) short. - 13 Position the output inductor and output capacitors between the upper MOSFET and lower MOSFET and the load. - 14 AGND should be on the clearer plane and kept away from the noisy MOSFET GND. - 15 PGND should be short, together with MOSFET GND, then through vias to GND plane on the bottom of PCB. # **Physical Dimensions** Figure 25. 20-Lead Small Outline Package (SOP) # **Dimensions** | Symbol | Millimeter | | | Inch | | | |--------|------------|-----------|--------|-------|-----------|-------| | Symbol | Min. | Тур. | Max. | Min. | Тур. | Max. | | Α | 2.362 | | 2.642 | 0.093 | / | 0.104 | | A1 | 0.101 | | 0.305 | 0.004 | | 0.012 | | A2 | 2.260 | | 2.337 | 0.089 | | 0.092 | | b | | 0.406 | | | 0.016 | | | С | | 0.203 | | | 0.008 | | | D | 12.598 | | 12.903 | 0.496 | | 0.508 | | Е | 7.391 | | 7.595 | 0.291 | | 0.299 | | е | | 1.270 | | | 0.050 | | | Н | 10.007 | | 10.643 | 0.394 | | 0.419 | | L | 0.406 | | 1.270 | 0.016 | | 0.050 | | F | | 0.508X45° | | | 0.020X45° | | | у | | | 0.101 | | | 0.004 | | θ° | 0° | | 8° | 0° | | 8° | # Physical Dimensions (Continued) Figure 26. 20-Lead Dual In-line Package (DIP) # **Dimensions** | Symbol | Millimeter | | | Inch | | | |----------------|------------|--------|--------|-------|-------|-------| | | Min. | Тур. | Max. | Min. | Тур. | Max. | | Α | | | 5.334 | | | 0.210 | | A1 | 0.381 | | | 0.015 | | | | A2 | 3.175 | 3.302 | 3.429 | 0.125 | 0.130 | 0.135 | | b | | 1.524 | | | 0.060 | | | b1 | | 0.457 | | | 0.018 | | | D | 24.892 | 26.162 | 26.924 | 0.980 | 1.030 | 1.060 | | Е | | 7.620 | | | 0.300 | 7 | | E1 | 6.223 | 6.350 | 6.477 | 0.245 | 0.250 | 0.255 | | е | s | 2.540 | | | 0.100 | | | L | 2.921 | 3.302 | 3.810 | 0.115 | 0.130 | 0.150 | | e <sub>B</sub> | 8.509 | 9.017 | 9.525 | 0.335 | 0.355 | 0.375 | | $\theta$ ° | 0° | 7° | 15° | 0° | 7° | 15° | #### **TRADEMARKS** The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks. ACFx® Build it Now™ CorePLUS™ CorePOWER™ CROSSVOL™ CTL TM Current Transfer Logic™ EcoSPARK® EfficentMax™ EZSWITCH™ \* Fairchild<sup>®</sup> Fairchild Semiconductor® FACT Quiet Series™ FACT FAST® FastvCore™ FlashWriter®\* FPS™ F-PFS™ FRFET® Global Power Resources Green FPS™ Green FPS™ e-Series™ GTO™ IntelliMAX™ ISOPLANAR™ MegaBuck™ MICROCOUPLER™ MicroFET™ MicroPak™ MillerDrive™ MotionMax™ Motion-SPM™ OPTOLOGIC® OPTOPLANAR® PDP SPM™ Power-SPM™ PowerTrench® Programmable Active Droop™ **QFET** QSTM Quiet Series™ RapidConfigure™ Saving our world, 1mW at a time™ SmartMax ™ SMART START™ SPM® STEALTH™ SuperFET™ SuperSOT™-3 SuperSOT™-6 SuperSOT™-8 SupreMOS™ SvncFET™ SYSTEM ® The Power Franchise® TinyBoost™ TinyBuck™ TinyLogic<sup>®</sup> TINYOPTO™ TinyPower™ TinyPWM™ TinyWire™ μSerDes™ UHC Ultra FRFET™ UniFET™ VCX<sup>TM</sup> VisualMax™ \* EZSWITCH™ and FlashWriter® are trademarks of System General Corporation, used under license by Fairchild Semiconductor. #### DISCLAIMER FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS, THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems 2. A critical component in any component of a life support, which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user - device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. #### PRODUCT STATUS DEFINITIONS #### **Definition of Terms** | Datasheet Identification | Product Status | Definition | | | | |--------------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Advance Information | Formative / In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | | | | Preliminary | First Production | This datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. | | | | | No Identification Needed | Full Production | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design. | | | | | Obsolete | Not In Production | This datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. The datasheet is for reference information only. | | | | Rev. 134