## **POWER OPERATIONAL AMPLIFIER** ### **FEATURES** - GAIN BANDWIDTH PRODUCT 4MHz - TEMPERATURE RANGE -55 to +125°C (PA10A) - EXCELLENT LINEARITY Class A/B Output - WIDE SUPPLY RANGE ±10V to ±50V - HIGH OUTPUT CURRENT ±5A Peak #### **APPLICATIONS** - MOTOR, VALVE AND ACTUATOR CONTROL - MAGNETIC DEFLECTION CIRCUITS UP TO 4A - POWER TRANSDUCERS UP TO 100kHz - TEMPERATURE CONTROL UP TO 180W - PROGRAMMABLE POWER SUPPLIES UP TO 90V - AUDIO AMPLIFIERS UP TO 60W RMS #### **DESCRIPTION** The PA10 and PA10A are high voltage, high output current operational amplifiers designed to drive resistive, inductive and capacitive loads. For optimum linearity, the output stage is biased for class A/B operation. The safe operating area (SOA) can be observed for all operating conditions by selection of user programmable current limiting resistors. Both amplifiers are internally compensated for all gain settings. For continuous operation under load, a heatsink of proper rating is recommended. This hybrid integrated circuit utilizes thick film (cermet) resistors, ceramic capacitors and semiconductor chips to maximize reliability, minimize size and give top performance. Ultrasonically bonded aluminum wires provide reliable interconnections at all operating temperatures. The 8-pin TO-3 package is hermetically sealed and electrically isolated. The use of compressible isolation washers voids the warranty. ### **EQUIVALENT SCHEMATIC** 8-PIN TO-3 PACKAGE STYLE CE #### TYPICAL APPLICATION FIGURE 1. VOLTAGE-TO-CURRENT CONVERSION DC and low distortion AC current waveforms are delivered to a grounded load by using matched resistors (A and B sections) and taking advantage of the high common mode rejection of the PA10. Foldover current limit is used to modify current limits based on output voltage. When load resistance drops to 0, the current is limited based on output voltage. When load resistance drops to 0, the current limit is 0.79A resulting in an internal dissipation of 33.3 W. When output voltage increases to 36V, the current limit is 1.69A. Refer to Application Note 9 on foldover limiting for details. #### **EXTERNAL CONNECTIONS** ABSOLUTE MAXIMUM RATINGS SPECIFICATIONS #### Product Innovation From #### **ABSOLUTE MAXIMUM RATINGS** SUPPLY VOLTAGE, $+V_S$ to $-V_S$ 100V OUTPUT CURRENT, within SOA 5A POWER DISSIPATION, internal 67W INPUT VOLTAGE, differential ±37V INPUT VOLTAGE, common mode $\pm V_{\text{S}}$ 300°C TEMPERATURE, pin solder - 10s TEMPERATURE, junction<sup>1</sup> 200°C TEMPERATURE RANGE, storage -65 to +150°C TEMPERATURE RANGE, storage -65 to +150°C OPERATING TEMPERATURE RANGE, case -55 to +125°C Τ #### **SPECIFICATIONS** | JI ECH ICAHONS | | PA10 | | | PA10A | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|----------------------------------------|--------------------------|--------------------------------|----------------------------------|-----------------------------------------------------------------------------------------| | PARAMETER | TEST CONDITIONS 2, 5 | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | INPUT | | | | | | | | | | OFFSET VOLTAGE, initial OFFSET VOLTAGE, vs. temperature OFFSET VOLTAGE, vs. supply OFFSET VOLTAGE, vs. power BIAS CURRENT, initial BIAS CURRENT, vs. temperature BIAS CURRENT, vs. supply OFFSET CURRENT, vs. supply OFFSET CURRENT, vs. temperature INPUT IMPEDANCE, DC INPUT CAPACITANCE COMMON MODE VOLTAGE RANGE <sup>3</sup> COMMON MODE REJECTION, DC <sup>3</sup> | $T_{\text{C}} = 25^{\circ}\text{C}$ Full temperature range $T_{\text{C}} = 25^{\circ}\text{C}$ $T_{\text{C}} = 25^{\circ}\text{C}$ $T_{\text{C}} = 25^{\circ}\text{C}$ $T_{\text{C}} = 25^{\circ}\text{C}$ Full temperature range $T_{\text{C}} = 25^{\circ}\text{C}$ $T_{\text{C}} = 25^{\circ}\text{C}$ Full temperature range $T_{\text{C}} = 25^{\circ}\text{C}$ Full temperature range $T_{\text{C}} = 25^{\circ}\text{C}$ Full temperature range $T_{\text{C}} = 25^{\circ}\text{C}$ Full temperature range Full temp. range, $V_{\text{CM}} = \pm V_{\text{S}} - 6V$ | ±V <sub>s</sub> -5 | ±2<br>±10<br>±30<br>±20<br>12<br>±50<br>±10<br>±12<br>±50<br>200<br>3<br>±V <sub>S</sub> -3<br>100 | ±6<br>±65<br>±200<br>30<br>±500<br>±30 | * | ±1 * * * 10 * ±5 * * * * * * * | ±4<br>±40<br>*<br>20<br>*<br>±10 | mV<br>μV/°C<br>μV/V<br>μVW<br>nA<br>pA/°C<br>pA/V<br>nA<br>pA/°C<br>MΩ<br>pF<br>V<br>dB | | GAIN | | | | | | | | | | OPEN LOOP GAIN at 10Hz<br>OPEN LOOP GAIN at 10Hz<br>GAIN BANDWIDTH PRODUCT @ 1MHz<br>POWER BANDWIDTH<br>PHASE MARGIN | $T_{\rm C}$ = 25°C, 1KΩ load Full temp. range, 15Ω load $T_{\rm C}$ = 25°C, 15Ω load $T_{\rm C}$ = 25°C, 15Ω load Full temp. range, 15Ω load | 96<br>10 | 110<br>108<br>4<br>15<br>35 | | * | *<br>*<br>*<br>* | | dB<br>dB<br>MHz<br>kHz | | ОИТРИТ | | | | | | | | | | VOLTAGE SWING <sup>3</sup> VOLTAGE SWING <sup>3</sup> VOLTAGE SWING <sup>3</sup> CURRENT, peak SETTLING TIME to .1% SLEW RATE CAPACITIVE LOAD CAPACITIVE LOAD CAPACITIVE LOAD | $\begin{split} T_{\text{C}} &= 25^{\circ}\text{C}, \ I_{\text{O}} = 5\text{A} \\ \text{Full temp. range, } \ I_{\text{O}} &= 2\text{A} \\ \text{Full temp. range, } \ I_{\text{O}} &= 80\text{mA} \\ T_{\text{C}} &= 25^{\circ}\text{C} \\ T_{\text{C}} &= 25^{\circ}\text{C}, \ 2\text{V step} \\ T_{\text{C}} &= 25^{\circ}\text{C} \\ \text{Full temperature range, } \ A_{\text{V}} &= 1 \\ \text{Full temperature range, } \ A_{\text{V}} &= 2.5 \\ \text{Full temperature range, } \ A_{\text{V}} &> 10 \end{split}$ | ±V <sub>s</sub> -8<br>±V <sub>s</sub> -6<br>±V <sub>s</sub> -5<br>5 | ±V <sub>S</sub> -5 | .68<br>10<br>SOA | ±V <sub>S</sub> -6 * * * | * * | * * | V<br>V<br>V<br>A<br>µs<br>V/µs<br>nF<br>nF | | POWER SUPPLY | | | | | | | | | | VOLTAGE<br>CURRENT, quiescent | Full temperature range T <sub>C</sub> = 25°C | ±10<br>8 | ±40<br>15 | ±45<br>30 | * | * | ±50<br>* | V<br>mA | | THERMAL | | | | | | | | | | RESISTANCE, AC, junction to case <sup>4</sup><br>RESISTANCE, DC, junction to case<br>RESISTANCE, junction to air<br>TEMPERATURE RANGE, case | $\begin{split} T_{\text{C}} &= -55 \text{ to } + 125^{\circ}\text{C, F} > 60\text{Hz} \\ T_{\text{C}} &= -55 \text{ to } + 125^{\circ}\text{C} \\ T_{\text{C}} &= -55 \text{ to } + 125^{\circ}\text{C} \\ \text{Meets full range specifications} \end{split}$ | -25 | 1.9<br>2.4<br>30 | 2.1<br>2.6<br>+85 | -55 | * * | *<br>*<br>+125 | °C/W<br>°C/W<br>°C/W | #### NOTES: \* - \* The specification of PA10A is identical to the specification for PA10 in applicable column to the left. - Long term operation at the maximum junction temperature will result in reduced product life. Derate internal power dissipation to achieve high MTTF. - 2. The power supply voltage for all tests is $\pm 40$ , unless otherwise noted as a test condition. - 3. +V<sub>S</sub> and -V<sub>S</sub> denote the positive and negative supply rail respectively. Total V<sub>S</sub> is measured from +V<sub>S</sub> to -V<sub>S</sub>. - 4. Rating applies if the output current alternates between both output transistors at a rate faster than 60Hz. - 5. Full temperature range specifications are guaranteed but not tested. CAUTION The internal substrate contains beryllia (BeO). Do not break the seal. If accidentally broken, do not crush, machine, or subject to temperatures in excess of 850°C to avoid generating toxic fumes. ## Product Innovation From # PA10 • PA10A TYPICAL PERFORMANCE GRAPHS OPERATING CONSIDERATIONS Product Innovation Fro #### **GENERAL** Please read Application Note 1 "General Operating Considerations" which covers stability, supplies, heat sinking, mounting, current limit, SOA interpretation, and specification interpretation. Visit www.apexmicrotech.com for design tools that help automate tasks such as calculations for stability, internal power dissipation, current limit; heat sink selection; Apex's complete Application Notes library; Technical Seminar Workbook; and Evaluation Kits. ### SAFE OPERATING AREA (SOA) The output stage of most power amplifiers has three distinct limitations: - The current handling capability of the transistor geometry and the wire bonds. - The second breakdown effect which occurs whenever the simultaneous collector current and collector-emitter voltage exceeds specified limits. 3. The junction temperature of the output transistors. The SOA curves combine the effect of these limits. For a given application, the direction and magnitude of the output current should be calculated or measured and checked against the SOA curves. This is simple for resistive loads but more complex for reactive and EMF generating loads. For DC outputs, especially those resulting from fault conditions, check worst case stress levels against the new SOA graph. For sine wave outputs, use Power Design¹ to plot a load line. Make sure the load line does not cross the 0.5ms limit and that excursions beyond any other second breakdown line do not exceed the time label, and have a duty cycle of no more than 10%. <sup>1</sup> Note 1. Power Design is a self-extracting Excel spreadsheet available free from www.apexmicrotech.com For other waveform outputs, manual load line plotting is recommended. Applications Note 22, SOA AND LOAD LINES, will be helpful. A Spice type analysis can be very useful in that a hardware setup often calls for instruments or amplifiers with wide common mode rejection ranges. 2. The amplifier can handle any EMF generating or reactive load and short circuits to the supply rail or shorts to common if the current limits are set as follows at $T_c = 85^{\circ}C$ : | ± <b>V</b> s | SHORT TO $\pm V_s$ C, L, OR EMF LOAD | SHORT TO COMMON | |--------------|--------------------------------------|-----------------| | 50V | .21A | .61A | | 40V | .3A | .87A | | 35V | .36A | 1.0A | | 30V | .46A | 1.4A | | 25V | .61A | 1.7A | | 20V | .87A | 2.2A | | 15V | 1.4A | 2.9A | #### **CURRENT LIMITING** Refer to Application Note 9, "Current Limiting", for details of both fixed and foldover current limit operation. Visit the Apex web site at www.apexmicrotech.com for a copy of the Power Design spreadsheet (Excel) which plots current limits vs. steady state SOA. Beware that current limit should be thought of as a +/-20% function initially and varies about 2:1 over the range of -55°C to 125°C. For fixed current limit, leave pin 7 open and use equations 1 and 2. $$R_{CL} = 0.65/L_{CL} \tag{1}$$ $$I_{CL} = 0.65/R_{CL} \tag{2}$$ Where: I<sub>CL</sub> is the current limit in amperes. R<sub>CI</sub> is the current limit resistor in ohms. For certain applications, foldover current limit adds a slope to the current limit which allows more power to be delivered to the load without violating the SOA. For maximum foldover slope, ground pin 7 and use equations 3 and 4. $$I_{CL} = \frac{0.65 + (Vo * 0.014)}{B_{CL}}$$ (3) $$R_{CL} = \frac{0.65 + (Vo * 0.014)}{I_{CL}}$$ (4) Where: Vo is the output voltage in volts. Most designers start with either equation 1 to set $R_{\rm CL}$ for the desired current at 0v out, or with equation 4 to set $R_{\rm CL}$ at the maximum output voltage. Equation 3 should then be used to plot the resulting foldover limits on the SOA graph. If equation 3 results in a negative current limit, foldover slope must be reduced. This can happen when the output voltage is the opposite polarity of the supply conducting the current. In applications where a reduced foldover slope is desired, this can be achieved by adding a resistor ( $R_{\text{FO}}$ ) between pin 7 and ground. Use equations 4 and 5 with this new resistor in the circuit. $$I_{CL} = \frac{0.65 + \frac{\text{Vo} * 0.14}{10.14 + \text{R}_{FO}}}{\text{R}_{CL}}$$ $$0.65 + \frac{\text{Vo} * 0.14}{\text{Vo} * 0.14}$$ (5) $$R_{CL} = \frac{10.14 + R_{FO}}{I_{CI}}$$ (6) Where: R<sub>FO</sub> is in K ohms. Copyright © 2007 Cirrus Logic, Inc. All rights reserved Printed in the USA Cirrus Logic, Inc. and its subsidiaries ("Cirrus") believe that the information contained is this document is accurate and reliable. However, the information is subject to change without notice and is provided 'as is' without warranty of any kind (express or implied). Customers are advised to obtain the latest version of relevant information to verify, before placing orders, that information being relied upon is current and complete. All products are sold subject to the terms and conditions of sales supplied at the time of order acknowledgement, including those pertaining to warranty, indemnification, and limitation of liability. No responsibility is assumed by Cirrus for the use of this information, or for infringement of patents or other rights of third parties. This document is the property of Cirrus and, by furnishing this information, Cirrus grants no license, express or implied, under any patents. Mask work rights, copyrights, trademarks, trade secrets, or other intellectual property rights. No part of this publication may be copied, reproduced, stored in a retrieval system, or transmitted, in any for or by any means (electronic, mechanical, photographic, or otherwise) unless distributed in its entirety with all copyright notices attached. No part of this publication may be used as a basis for manufacture or sale of any items without the prior written consent of Cirrus. Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("critical applications"). Cirrus products are not designed, authorized, or warranted to be suitable for use in products surgically implanted into the body, automotive safety or security devices, life-support products or other critical applications, inclusion of Cirrus products in such applications is understood to be fully at the customer's risk and cirrus disclaims and makes no warranty of merchantability and fitness for particular purpose, with regard to any Cirrus product that is used in such a manner. If the customer uses or permits the use of Cirrus products in critical products in critical applications, customer agrees, by such use, to fully indemnify Cirrus, its officers, directors, employees, distributors and other agents from any and all liability, including attorneys' fees and costs that may result from or arise in connection with these uses. Cirrus Logic, Cirrus, the Cirrus Logic logo designs, Apex, and Apex Precision Power are trademarks of Cirrus Logic, Inc. All other brand and product names in this document may be trademarks or service marks of their respective owners. CIRRUS LOGIC, INC. • 5980 N SHANNON ROAD, TUCSON, AZ 85741 USA • TELEPHONE (520) 690-8600 APPLICATIONS SUPPORT (800) 546-2739 • FAX (520) 888-3329 • EMAIL support@cirrus.com ORDERS (520) 690-8601 • FAX (520) 690-7749 • EMAIL teamsales@cirrus.com