

# Adaptive Video Cable Equalizer (SOIC)

#### **Features**

- · Adaptive Cable Equalization
- · SMPTE 259M Compliant
- Supports DVB-ASI at 270 Mbps
- · Multi-standard operation from 143 Mbps to 360 Mbps
- · Cable Length Indicator for SD-SDI data rates
- Maximum Cable Length Adjustment for SD-SDI data rates
- Carrier detect and Mute functionality for SD-SDI data rates
- · Equalizer Bypass Mode
- Seamless connection with HOTLink II™ Family, HOTLink (R)™ Receiver
- Equalizes up to 350m of Belden 1694A coaxial cable at 270 Mbps
- Low Power 160 mW @ 3.3V
- · Single 3.3V supply
- 16-pin SOIC
- 0.18-μm CMOS technology
- · Pb-free and RoHS compliant
- · Pin-compatible to existing equalizer devices

### **Functional Description**

The CYV270M0101EQ is an adaptive video cable equalizer designed to equalize and restore signals received over  $75\Omega$  coaxial cable. The equalizer is designed to meet SMPTE 259M data rates and is optimized for performance at 270 Mbps. The CYV270M0101EQ is optimized to equalize up to 350m of Belden 1694A coaxial cable at 270 Mbps. The CYV270M0101EQ connects seamlessly to the HOTLink II family of transceiver devices and HOTLink(R) receiver devices.

The CYV270M0101EQ has DC restoration for compensation of the DC content of the SMPTE pathological patterns. A cable length indicator (CLI) provides an indication of the cable length being equalized at SD-SDI data rates. The Maximum cable length adjust (MCLADJ) sets the approximate maximum cable length to be equalized. The CYV270M0101EQ's differential serial outputs (SDO, SDO) mute, when the approximate cable length set by MCLADJ is reached. CD/MUTE is a bidirectional pin that provides an indication of the signal being present at the equalizer inputs. It also controls muting the outputs of the equalizer.

Power consumption is typically 160 mW at 3.3V.

### **Equalizer System Connection Diagram**





### **Equalizer Block Diagram**



### Pin Configuration (Top View)





### **Pin Descriptions**

#### CYV270M0101EQ Single Channel Cable Equalizer

| Name          | I/O Characteristics    | Signal Description                                                                                                                                                                                                                                           |  |  |
|---------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Control Signa | als                    |                                                                                                                                                                                                                                                              |  |  |
| CLI           | Analog Output          | <b>Cable Length Indicator:</b> CLI provides an analog voltage proportional to the cable length being equalized.                                                                                                                                              |  |  |
| CD/MUTE       | LVTTL I/O              | Carrier Detect/Mute Indicator:                                                                                                                                                                                                                               |  |  |
|               |                        | Output:                                                                                                                                                                                                                                                      |  |  |
|               |                        | When the incoming data stream is present, the $\overline{\text{CD}}/\text{MUTE}$ outputs a voltage less than 0.8V.                                                                                                                                           |  |  |
|               |                        | When the incoming data stream is not present, the $\overline{\text{CD}}/\text{MUTE}$ outputs a voltage greater than 2.9V.                                                                                                                                    |  |  |
|               |                        | Input:                                                                                                                                                                                                                                                       |  |  |
|               |                        | When the $\overline{\text{CD}}/\text{MUTE}$ pin is tied to ground, the equalizer's differential serial outputs are not muted and the MCLADJ setting is overwritten.                                                                                          |  |  |
|               |                        | When the $\overline{\text{CD}}/\text{MUTE}$ pin is tied to $V_{\text{CC}}$ , the equalizer's differential serial outputs are muted and the MCLADJ setting is overwritten.                                                                                    |  |  |
| MCLADJ        | Analog Input           | <b>Maximum Cable Length Adjust:</b> The maximum cable length to be equalized is so by the voltage applied to the MCLADJ input. When the maximum cable length set by MCLADJ is reached, the differential output is muted.                                     |  |  |
| BYPASS        | LVTTL Input            | <b>Equalizer Bypass:</b> When BYPASS is <u>tied</u> to $V_{CC}$ , the signal presented at the equalizer's differentia <u>l serial</u> inputs (SDI, SDI) is routed to the equalizer's differential serial outputs (SDO, SDO) without performing equalization. |  |  |
|               |                        | When BYPASS is tied to GND, the incoming video data stream is equalized and presented at the equalizer's serial differential outputs (SDO, SDO).                                                                                                             |  |  |
|               |                        | In equalizer bypass mode, CD/MUTE is not functional.                                                                                                                                                                                                         |  |  |
| AGC±          | Analog                 | Automatic Gain Control: A capacitor of 1 $\mu F$ should be placed between the AGC± pins.                                                                                                                                                                     |  |  |
| SDO, SDO      | Differential<br>Output | Differential Serial Outputs: The equalized serial video data stream is presented the SDO/SDO differential serial CML output.                                                                                                                                 |  |  |
| SDI, SDI      | Differential<br>Input  | <b>Differential Serial Inputs:</b> SDI/ $\overline{\text{SDI}}$ can accept either a single ended or differenti serial video data stream over 75 $\Omega$ coaxial cable.                                                                                      |  |  |
| Power         | <u>.</u>               |                                                                                                                                                                                                                                                              |  |  |
| VCC           | Power                  | +3.3V Power.                                                                                                                                                                                                                                                 |  |  |
| GND           | Gnd                    | Connect to Ground.                                                                                                                                                                                                                                           |  |  |
|               | 1                      | L                                                                                                                                                                                                                                                            |  |  |

### **Equalizer Operation**

The CYV270M0101EQ is an adaptive video cable equalizer designed to equalize standard definition (SD) serial digital interface (SDI) video data streams. The CYV270M0101EQ equalizer is optimized to equalize up to 350m of Belden 1694A cable at 270 Mbps. The CYV270M0101EQ equalizer contains one power supply and typically consumes 160 mW power at 3.3V. The adaptive equalizer is designed to meet the SMPTE 259M and DVB-ASI video standards. The equalizer meets all pathological requirements for SMPTE 259M as defined by RP178. The CYV270M0101EQ Video Cable Equalizer is auto-adaptive from 143 Mbps to 360 Mbps.

The CYV270M0101EQ equalizer has variable gain and multiple equalization stages that reverse the effects of the cable. This equalization is achieved by separate regulation of the lower and higher frequency components in the signal to give a clean eye. The CYV270M0101EQ has DC restoration for compensating the DC content of the SMPTE pathological patterns.

### SDI, SDI

The CYV270M0101EQ accepts single-ended or differential serial video data streams over  $75\Omega$  coaxial cable. It is recommended to AC-couple the SDI, SDI inputs as they are internally biased to 1.2V.



### SDO, SDO

The CYV270M0101EQ has differential serial output interface drivers that use current mode logic [CML] drivers to provide source matching for the transmission line. These outputs can be either AC coupled or DC coupled to the HOTLink II SerDes device.

#### CLI

Cable Length Indicator (CLI) is an analog output that gives an output voltage proportional to the cable length being equalized. CLI gives an approximation of the length of cable at the differential serial inputs (SDI, SDI). CLI works at standard definition (SD) data rates. The graph in *Figure 2* illustrates the CLI output voltage at various Belden 1694A cable lengths. With an increase in cable length, CLI output voltage decreases.

#### **MCLADJ**

Maximum Cable Length Adjust (MCLADJ) sets the approximate maximum amount of cable to be equalized. When the maximum cable length set by MCLADJ is reached, the outputs are muted.

If the MCLADJ voltage is greater than the CLI output voltage, the equalizer serial differential outputs (SDO, SDO) are muted. If the MCLADJ voltage is less than CLI voltage, then the equalizer's differential serial outputs (SDO, SDO) are not muted and the incoming data stream is equalized. The graph in Figure 1 illustrates the voltage needed at MCLADJ input, to equalize various Belden 1694A cable lengths for SD data rates. The MCLADJ pin can be left unconnected in applications that do not require muting of the outputs.

#### **CD/MUTE**

Carrier Detect/MUTE (CD/MUTE) is a bidirectional pin that provides an indication of the signal being present at the

equalizer's input, or it controls the muting of the equalizer's output.

If  $\overline{\text{CD}}/\text{MUTE}$  is used as an output, and the incoming data stream is not present, the voltage at the  $\overline{\text{CD}}/\text{MUTE}$  output will be greater than 2.9V. If  $\overline{\text{CD}}/\text{MUTE}$  is used as an output, and the incoming data stream is present, then the voltage at the  $\overline{\text{CD}}/\text{MUTE}$  output will be less than 0.8V.

If  $\overline{\text{CD}}/\text{MUTE}$  is used as an input, and tied to ground, the equalizer serial outputs are not muted and the MCLADJ setting is overwritten. If the  $\overline{\text{CD}}/\text{MUTE}$  is used as an input and is tied to  $V_{CC}$ , then the equalizer serial outputs are muted and the MCLADJ setting is overwritten.

When an invalid signal or a signal transmitted with a launch amplitude of less than 500mV at SD data-rates is received, the equalizer's serial outputs are muted and the MCLADJ setting is overwritten.

#### **BYPASS**

The CYV270M0101EQ has a bypass mode that allows the user to bypass the equalizer's equalization and DC restoration functions. When the Bypass mode is tied to  $V_{CC}$ , the signal presented at the equalizer's differential serial inputs (SDI, SDI) is routed to the equalizer's differential serial outputs (SDO, SDO) without performing equalization.

When BYPASS is tied to GND, the incoming video data stream is equalized and presented at the equalizer's differential serial outputs (SDO, SDO).

In equalizer bypass mode, CD/MUTE is not functional.

#### AGC

A capacitor of 1  $\mu$ F should be placed between the AGC± pins of the CYV270M0101EQ equalizer.



### **Maximum Ratings**

Latch-Up Current .....> 200 mA

### **Power-up Requirements**

The CYV270M0101EQ contains one power supply. The voltage on any input or I/O pin cannot exceed the power pin during power-up.

### **Operating Range**

| Range      | Ambient<br>Temperature | V <sub>cc</sub> |  |
|------------|------------------------|-----------------|--|
| Commercial | 0°C to +70°C           | +3.3V ±5%       |  |

### **DC Electrical Characteristics**

(per JEDEC EIA/JESD-A114A)

| Parameter                                                                                   | Description                                              | Test Conditions     | Min.  | Тур.                        | Max.  | Unit |
|---------------------------------------------------------------------------------------------|----------------------------------------------------------|---------------------|-------|-----------------------------|-------|------|
| $V_{CC}$                                                                                    | Supply Voltage <sup>[1]</sup>                            | _                   | 3.135 | 3.3                         | 3.465 | V    |
| $P_{D}$                                                                                     | Power Consumption <sup>[2]</sup>                         | _                   | 125   | 160                         | 190   | mW   |
| I <sub>S</sub>                                                                              | Supply Current <sup>[1]</sup>                            | _                   | 38    | 48                          | 58    | mA   |
| V <sub>CMOUT</sub>                                                                          | Output Common Mode Voltage <sup>[1]</sup>                | Load = 50Ω          | _     | $V_{CC} - \Delta V_{SDO}/2$ | _     | V    |
| V <sub>CMIN</sub>                                                                           | Input Common Mode Voltage <sup>[1]</sup> [Bypass = High] | _                   | 1     | 1.24                        | 1.4   | V    |
|                                                                                             | Input Common Mode Voltage <sup>[1]</sup> [Bypass = Low]  | _                   | 0     | 1.24                        | 2.9   | V    |
| _                                                                                           | CLI DC Voltage (0m) <sup>[1]</sup>                       | _                   | 2.3   | 2.65                        | 2.95  | V    |
| _                                                                                           | CLI DC Voltage (no signal) <sup>[1]</sup>                | _                   | 1.5   | 1.9                         | 2.3   | V    |
| _                                                                                           | Floating MCLADJ DC Voltage <sup>[1]</sup>                | _                   | 1.1   | 1.3                         | 1.6   | V    |
| _                                                                                           | MCLADJ Range <sup>[3]</sup>                              | _                   | 0.4   | 0.72                        | 1.02  | V    |
| V <sub>CD/MUTE(OH)</sub>                                                                    | CD/MUTE Output Voltage <sup>[1]</sup>                    | Carrier Not Present | 2.9   | _                           | _     | V    |
| V <sub>CD/MUTE(OL)</sub>                                                                    |                                                          | Carrier Present     | _     | _                           | 0.8   | V    |
| V <sub>CD/MUTE</sub> CD/MUTE Input Voltage Required to Force Outputs to Mute <sup>[1]</sup> |                                                          | Min. to Mute        | 2.5   | -                           | _     | V    |
| V <sub>CD/MUTE</sub> CD/MUTE Input Voltage Required to Force Active <sup>[1]</sup>          |                                                          | Max. to Activate    | _     | -                           | 1     | V    |

#### Notes

- Production test.
- Calculated results from production test.
- 3. Not tested. Based on characterization.



### **AC Electrical Characteristics**

| Parameter                                                       | Description                                   | Test Conditions                                                                                                            | Min.               | Тур.               | Max. | Unit |  |
|-----------------------------------------------------------------|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|------|------|--|
| _                                                               | Serial Input Data Rate <sup>[1]</sup>         | _                                                                                                                          | 143                | _                  | 360  | Mbps |  |
| $V_{SDI}$                                                       | Input Voltage Swing                           | Single ended, at the transmitter, SD data rate                                                                             | 500 <sup>[5]</sup> | 800 <sup>[1]</sup> | 1200 | mV   |  |
| $\Delta V_{SDO}$                                                | Output Voltage Swing <sup>[1]</sup>           | Differential <sub>p-p</sub> , 50Ω load                                                                                     | 500                | 700                | 950  | mV   |  |
| _                                                               | Maximum Equalized Cable Length <sup>[1]</sup> | 270 Mbps, Belden 1694A,<br>800 mV transmit amplitude,<br>equalizer pathological pattern,<br>0.2 UI equalizer output jitter | -                  | 350                | -    | m    |  |
| _                                                               | Output Rise/Fall Time <sup>[3, 4]</sup>       | 20% - 80%                                                                                                                  | 80                 | 120                | 270  | ps   |  |
| <ul> <li>Mismatch in Rise/Fall time<sup>[3, 4]</sup></li> </ul> |                                               | _                                                                                                                          | -                  | _                  | 30   | ps   |  |
| <ul> <li>Duty cycle distortion<sup>[3, 4]</sup></li> </ul>      |                                               | SD Color Bar Pattern                                                                                                       | -                  | 0.03               | _    | UI   |  |
| - Overshoot <sup>[3, 4]</sup>                                   |                                               | _                                                                                                                          | -                  | _                  | 10   | %    |  |
| <ul> <li>Input Return Loss<sup>[3, 4]</sup></li> </ul>          |                                               | _                                                                                                                          | 15                 | _                  | _    | dB   |  |
| _                                                               | Input Resistance <sup>[3]</sup>               | Single ended                                                                                                               | -                  | 2.5                | _    | kΩ   |  |
| _                                                               | Input Capacitance <sup>[3]</sup>              | Single ended                                                                                                               | -                  | 1                  | _    | pF   |  |
| _                                                               | Output Resistance <sup>[3]</sup>              | Single ended                                                                                                               | -                  | 50                 | _    | Ω    |  |

Notes
4. Not tested. Guaranteed by design simulations.
5. Based on characterization across temperature and voltage with 350m of Belden 1694A cable, transmitting SMPTE Equalizer Pathological Test Pattern.



### **Typical Performance Graphs**

(Unless Otherwise mentioned,  $V_{CC} = 3.3V$ ,  $T_A = 25^{\circ}C$ )

Figure 1. MCLADJ Input Voltage vs. Belden 1694A Cable Length at SD-SDI Data Rate



Figure 2. CLI Output Voltage vs. Belden 1694A Cable Length at SD-SDI Data Rate





### **Typical Application Circuit**

Figure 3. Interfacing CYV270M0101EQ to the HOTLink II SerDes



### **Ordering Information**

| Ordering Code     | Package Name | Package Type                | Operating<br>Range |
|-------------------|--------------|-----------------------------|--------------------|
| CYV270M0101EQ-SXC | SZ16.15      | Pb-Free16-lead 150-mil SOIC | 0 to 70°C          |



### **Package Dimensions**

### Figure 4. 16-Lead (150-Mil) SOIC S16.15



DIMENSIONS IN INCHES[MM] MIN.

MAX.
REFERENCE JEDEC MS-012
PACKAGE WEIGHT 0.15gms

| PART #  |                |  |  |
|---------|----------------|--|--|
| S16.15  | STANDARD PKG.  |  |  |
| SZ16.15 | LEAD FREE PKG. |  |  |



HOTLink II is a trademark of Cypress Semiconductor. All product and company names mentioned in this document may be the trademarks of their respective holders.



## **Document History Page**

| Document Title: CYV270M0101EQ Adaptive Video Cable Equalizer (SOIC) Document Number: 001-06830 |        |                       |     |                                                                                   |  |  |
|------------------------------------------------------------------------------------------------|--------|-----------------------|-----|-----------------------------------------------------------------------------------|--|--|
| REV. ECN NO. ISSUE ORIG. OF CHANGE                                                             |        | DESCRIPTION OF CHANGE |     |                                                                                   |  |  |
| **                                                                                             | 427547 | SEE ECN               | BCD | New Preliminary Data Sheet                                                        |  |  |
| *A                                                                                             | 663916 | SEE ECN               | FRE | Updated AC and DC Parameters. Changed Data Sheet status from preliminary to final |  |  |