

# AK681024G 1,048,579 x 8 Bit CMOS Static Random Access Memory

# **DESCRIPTION**

The Accutek AK681024G is a high density SRAM memory module organized in 1 Meg X 8 bit words. The assembly consists of four medium speed 128K X 8 SRAMs in thin TSOP packages, plus a CMOS decoder logic IC and four decoupling capacitor chips, mounted on the front side and four medium speed 128K x 8 SRAMS in thin TSOP packages and four decoupling capacitor chips mounted on the back side of a low-profile printed circuit board. The module configuration is a 36 pin leaded SIP.

The memory operates as a single asynchronous 1 Meg X 8 SRAM from a 5V supply, and has common I/O, chip enable, output enable and write enable functions. With the proper choice of SRAMs, it is available in three separate low-standby-power configurations, with access times of 55, 70, 85 or 100 nSEC.

The combination of low power, low profile and high density packaging offered by the AK681024G makes it ideal for use in applications where board space and available power are limited and extremely low access times are not required. It is especially useful in VMEbus designs and in places where very close module-to-module spacing is dictated.

# **FEATURES**

- 1,048,576 x 8 bit organization
- JEDEC Standard 36 pin SIP format
- Common I/O, single OE, CE and WE functions
- Low 0.550 inch maximum seated height and thin profile allow maximum board density



- · Range of access times from 55 to 100 nSEC
- Low, low-low and ultra-low standby power level versions available
- · Single 5 volt power supply AK681024G
- Single 3.3 volt power supply AK681024G/3.3
- Operating free air temerature 0<sup>0</sup>C to 70<sup>0</sup>C (Industrial range version of -10<sup>0</sup>C to 85<sup>0</sup>C also available)
- Completely static and asynchronous, no clock or timing strobe required
- Low
   9.0 Watt Max Active
   120 μ Watt Max Standby

Low Low 9.0 Watt Max Active 80 µ Watt Standby

### PIN NOMENCLATURE

|     | ASSI        | $\sim$ $\sim$ |      | 4364    |
|-----|-------------|---------------|------|---------|
| PIN | A 100 TO    |               | IVVI | - 121 1 |
|     | - 4-9 1-9 1 |               |      |         |

| DQ <sub>0</sub> - DQ <sub>7</sub> | Data In/Data Out |
|-----------------------------------|------------------|
| A <sub>0</sub> - A <sub>19</sub>  | Address Inputs   |
| CE                                | Chip Enable      |
| WE                                | Write Enable     |
| ŌĒ                                | Output Enable    |
| Vcc                               | 5v Supply        |
| Vss                               | Ground           |
| NC                                | No Connection    |

| PIN# | SYMBOL          | PIN# | SYMBOL          | PIN# | SYMBOL          | PIN# | SYMBOL          |
|------|-----------------|------|-----------------|------|-----------------|------|-----------------|
| 1    | NC              | 10   | A <sub>4</sub>  | 19   | CE              | 28   | A <sub>7</sub>  |
| 2    | Vcc             | 11   | Vss             | 20   | A <sub>15</sub> | 29   | A <sub>8</sub>  |
| 3    | WE              | 12   | DQ <sub>5</sub> | 21   | A <sub>16</sub> | 30   | <b>A</b> 9      |
| 4    | DQ <sub>2</sub> | 13   | A <sub>10</sub> | 22   | A <sub>12</sub> | 31   | DQ <sub>7</sub> |
| 5    | DQ <sub>3</sub> | 14   | A <sub>11</sub> | 23   | A <sub>18</sub> | 32   | DQ <sub>4</sub> |
| 6    | DQ <sub>0</sub> | 15   | A <sub>5</sub>  | 24   | A <sub>6</sub>  | 33   | DQ <sub>6</sub> |
| 7    | A <sub>1</sub>  | 16   | A <sub>13</sub> | 25   | DQ <sub>1</sub> | 34   | A <sub>17</sub> |
| 8    | A <sub>2</sub>  | 17   | A <sub>14</sub> | 26   | Vss             | 35   | Vcc             |
| 9    | A <sub>3</sub>  | 18   | A <sub>19</sub> | 27   | A <sub>0</sub>  | 36   | ŌE              |

# **MODULE OPTIONS**

| Leaded SIP: AK681024G |  |
|-----------------------|--|
|                       |  |
|                       |  |
|                       |  |
|                       |  |
|                       |  |

### **FUNCTIONAL DIAGRAM**



## **ORDERING INFORMATION**

# PART NUMBER CODING INTERPRETATION

Position 1 2 3 4 5 6 7 8

#### 1 Product

#### AK = Accutek Memory

2 Type

4 = Dynamic RAM

5 = CMOS Dynamic RAM

6 = Static RAM

#### 3 Organization/Word Width

1 = by 1 16 = by 16 4 = by 4 32 = by 32

 $8 = by 8 \quad 36 = by 36$ 

9 = by 9

4 Size/Bits Depth

### 5 Package Type

G = Single In-Line Package (SIP)

S = Single In-Line Module (SIM)

D = Dual In-Line Package (DIP)

W = .050 inch Pitch Edge Connect

Z = Zig-Zag In-Line Package (ZIP)

#### Special Designation

P = Page Mode

N = Nibble Mode

K = Static Column Mode

W = Write Per Bit Mode

V = Video Ram

## 7 Separator

- = Commercial 0°C to +70°C

M = Military Equivalent Screened

(-55<sup>0</sup>C to +125<sup>0</sup>C)

I = Industrial Temperature Tested

 $(-45^{\circ}C \text{ to } +85^{\circ}C)$ 

X = Burned In

### 8 Speed (first two significant digits)

DRAMS SRAMS

60 = 60 nS 12 = 12 nS 70 = 70 nS 20 = 20 nS 80 = 80 nS 25 = 25 nS

 $10 = 100 \, \text{nS} \quad 35 = 35 \, \text{nS}$ 

The numbers and coding on this page do not include all variations available but are shown as examples of the most widely used variations. Contact Accutek if other information is required.

# **EXPAMPLES:**

### AK681024G-70LL

1 Meg x 8, 70 nSEC Low Low Power SRAM Module, SIP Configuration



#### **ACCUTEK MICROCIRCUIT CORPORATION**

BUSINESS CENTER at NEWBURYPORT 2 NEW PASTURE ROAD, SUITE 1 NEWBURYPORT. MA 01950-4054

VOICE: 978-465-6200 FAX: 978-462-3396

Email: sales@accutekmicro.com
Internet: www.accutekmicro.com

# **MECHANICAL DIMENSIONS**

Inches



Accutek reserves the right to make changes in specifications at any time and without notice. Accutek does not assume any responsibility for the use of any circuitry described; no circuit patent licenses are implied. Preliminary data sheets contain minimum and maximum limits based upon design objectives, which are subject to change upon full characterization over the specific operating conditions.