# P4C165 ULTRA HIGH SPEED 8K x 8 RESETTABLE STATIC CMOS RAM #### **FEATURES** - Full CMOS, 6T Cell - High Speed (Equal Access and Cycle Times) - 15/20/25 ns (Commercial) - 20/25/35 (Industrial) - Low Power Operation - Chip Clear Function - Output Enable and Dual Chip Enable Control Functions - Single 5V±10% Power Supply - Common Data I/O - **■** Fully TTL Compatible Inputs and Outputs - Standard Pinout (JEDEC Approved) - 28-Pin Plastic DIP (300 mil) #### DESCRIPTION The P4C165 is a 65,536-bit ultra high-speed static RAM organized as $8K \times 8$ . The RAM features a reset control to enable clearing all words to zero within two cycle times. The CMOS memory requires no clocks or refreshing and has equal access and cycle times. Inputs are fully TTL-compatible. The RAM operates from a single $5V\pm10\%$ tolerance power supply. Access times as fast as 15 nanoseconds are available, permitting greatly enhanced system operating speeds. In full standby mode with CMOS inputs, power consumption is only 5.5 mW for the P4C165. The P4C165 is available in a 28-pin 300 mil DIP. #### **FUNCTIONAL BLOCK DIAGRAM** #### PIN CONFIGURATION #### MAXIMUM RATINGS(1) | Symbol | Parameter | Value | Unit | |-------------------|---------------------------------------------------------|---------------------------------|------| | V <sub>cc</sub> | Power Supply Pin with Respect to GND | -0.5 to +7 | V | | V <sub>TERM</sub> | Terminal Voltage with<br>Respect to GND<br>(up to 7.0V) | –0.5 to<br>V <sub>cc</sub> +0.5 | V | | T <sub>A</sub> | Operating Temperature | -55 to +125 | °C | | Symbol | Parameter | Value | Unit | |-------------------|---------------------------|-------------|------| | T <sub>BIAS</sub> | Temperature Under<br>Bias | -55 to +125 | °C | | T <sub>STG</sub> | Storage Temperature | -65 to +150 | °C | | P <sub>T</sub> | Power Dissipation | 1.0 | W | | I <sub>OUT</sub> | DC Output Current | 50 | mA | ## RECOMMENDED OPERATING TEMPERATURE AND SUPPLY VOLTAGE | Grade(2) | Ambient<br>Temperature | GND | V <sub>cc</sub> | |------------|------------------------|-----|-----------------| | Commercial | 0°C to +70°C | 0V | 5.0V ± 10% | | Industrial | –40°C to +85°C | 0V | 5.0V ± 10% | #### CAPACITANCES(4) $V_{CC} = 5.0V, T_A = 25^{\circ}C, f = 1.0MHz$ | Symbol | Parameter | Conditions | Тур. | Unit | |------------------|--------------------|-----------------------|------|------| | C <sub>IN</sub> | Input Capacitance | V <sub>IN</sub> = 0V | 5 | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V | 7 | pF | #### DC ELECTRICAL CHARACTERISTICS Over recommended operating temperature and supply voltage(2) | Symbol | Parameter | Toot Conditions | P40 | C165 | Unit | | |------------------|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|----------------------|----------------------|------| | Symbol | Parameter | Test Conditions | | Min | Max | Unit | | V <sub>IH</sub> | Input High Voltage | | | 2.2 | V <sub>cc</sub> +0.5 | V | | V <sub>IL</sub> | Input Low Voltage | | | -0.5 <sup>(3)</sup> | 0.8 | V | | V <sub>HC</sub> | CMOS Input High Voltage | | | V <sub>CC</sub> -0.2 | V <sub>cc</sub> +0.5 | V | | V <sub>LC</sub> | CMOS Input Low Voltage | | | -0.5 <sup>(3)</sup> | 0.2 | V | | V <sub>CD</sub> | Input Clamp Diode Voltage | $V_{CC} = Min., I_{IN} = -18 \text{ mA}$ | | | -1.2 | V | | V <sub>OL</sub> | Output Low Voltage<br>(TTL Load) | I <sub>OL</sub> = +8 mA, V <sub>CC</sub> = Min. | | | 0.4 | V | | V <sub>OH</sub> | Output High Voltage<br>(TTL Load) | $I_{OH} = -4 \text{ mA}, V_{CC} = \text{Min}.$ | | 2.4 | | ٧ | | I | Input Leakage Current | $V_{CC} = Max.$<br>$V_{IN} = GND \text{ to } V_{CC}$ Ind | I./Com'l. | <b>–</b> 5 | +5 | μA | | I <sub>LO</sub> | Output Leakage Current | $V_{CC} = Max., \overline{CE} = V_{IH},$ $V_{OUT} = GND \text{ to } V_{CC}$ Inc | d./Com'l. | <b>–</b> 5 | +5 | μA | | l <sub>SB</sub> | Standby Power Supply Current (TTL Input Levels) | $\overline{\text{CE}} \ge \text{V}_{\text{IH}} \text{ or }$ $\text{CE}_2 \le \text{V}_{\text{IL}}, \text{V}_{\text{CC}} = \text{Max}$ Incomplete $\text{f} = \text{Max.}, \text{Outputs Open}$ | d./Com'l. | | 30 | mA | | I <sub>SB1</sub> | Standby Power Supply Current (CMOS Input Levels) | $\begin{tabular}{ c c c c c }\hline \hline \hline $\overline{CE} \ge V_{HC}$ or \\ $\overline{CE}_2 \le V_{LC}$, $V_{CC} = Max$ & Inc \\ $f = 0$, Outputs Open$ \\ $V_{IN} \le V_{LC}$ or $V_{IN} \ge V_{HC}$ \\ \hline \end{tabular}$ | d./Com'l. | | 15 | mA | n/a = Not Applicable #### Notes: - Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to MAXIMUM rating conditions for extended periods may affect reliability. - 2. Extended temperature operation guaranteed with 400 linear feet per minute of air flow. - 3. Transient inputs with $V_{\rm IL}$ and $I_{\rm IL}$ not more negative than $-3.0{\rm V}$ and $-100{\rm mA}$ , respectively, are permissible for pulse widths up to 20 ns. - 4. This parameter is sampled and not 100% tested. #### POWER DISSIPATION CHARACTERISTICS VS. SPEED | Symbol | Parameter | Temperature Range | <b>–</b> 15 | -20 | <b>-25</b> | -35 | Unit | |--------|----------------------------|-------------------|-------------|-----|------------|-----|------| | | Dynamic Operating Current* | Commercial | 160 | 155 | 150 | N/A | mA | | 'cc | Dynamic Operating Current | Industrial | N/A | 160 | 155 | 150 | mA | $<sup>^{*}</sup>V_{CC}$ = 5.5V. Tested with outputs open. f = Max. Switching inputs are 0V and 3V. $\overline{CE}_{1}$ = $V_{IL}$ , $\overline{CE}_{2}$ = $V_{IH}$ , $\overline{OE}$ = $V_{IH}$ ## AC ELECTRICAL CHARACTERISTICS—READ CYCLE $(V_{CC}$ = 5V ± 10%, All Temperature Ranges)<sup>(2)</sup> | Sym. | Parameter | -1 | 15 | -20 | | -25 | | -35 | | Unit | |------------------|----------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|------| | J Sylli. | raiametei | Min | Max | Min | Max | Min | Max | Min | Max | | | t <sub>RC</sub> | Read Cycle Time | 15 | | 20 | | 25 | | 35 | | ns | | t <sub>AA</sub> | Address Access Time | | 15 | | 20 | | 25 | | 35 | ns | | t <sub>AC</sub> | Chip Enable Access Time | | 15 | | 20 | | 25 | | 35 | ns | | t <sub>oh</sub> | Output Hold from Address Change | 3 | | 3 | | 3 | | 3 | | ns | | t <sub>LZ</sub> | Chip Enable to Output in Low Z | 2 | | 2 | | 2 | | 2 | | ns | | t <sub>HZ</sub> | Chip Disable to Output in High Z | | 8 | | 8 | | 10 | | 15 | ns | | t <sub>oe</sub> | Output Enable Low to Data Valid | | 9 | | 10 | | 13 | | 18 | ns | | t <sub>OLZ</sub> | Output Enable Low to Low Z | 2 | | 2 | | 2 | | 2 | | ns | | t <sub>ohz</sub> | Output Enable High to High Z | | 9 | | 9 | | 12 | | 15 | ns | | t <sub>PU</sub> | Chip Enable to Power Up Time | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>PD</sub> | Chip Disable to Power Down Time | | 15 | | 20 | | 20 | | 20 | ns | 3 ## READ CYCLE NO. 1 (OE CONTROLLED)(5) ## READ CYCLE NO. 2 (ADDRESS CONTROLLED)(5,6) ## READ CYCLE NO. 3 ( $\overline{\text{CE}}_1$ , $\text{CE}_2$ CONTROLLED)(5,7,10) #### Notes: - 5. WE is HIGH for READ cycle. - 6. $\overline{\text{CE}}_1$ is LOW, $\text{CE}_2$ is HIGH and $\overline{\text{OE}}$ is LOW for READ cycle. 7. ADDRESS must be valid prior to, or coincident with $\overline{\text{CE}}_1$ transition LOW and CE, transition HIGH. - 8. Transition is measured ± 200 mV from steady state voltage prior to change, with loading as specified in Figure 1. This parameter is sampled and not 100% tested. - 9. READ Cycle Time is measured from the last valid address to the first transitioning address. - 10. Transitions caused by a chip enable control have similar delays irrespective of whether $\overline{\text{CE}}_1$ or $\text{CE}_2$ causes them. #### **AC CHARACTERISTICS—WRITE CYCLE** $(V_{CC} = 5V \pm 10\%, All Temperature Ranges)^{(2)}$ | Sym. | Parameter | -1 | 5 | -20 | | -25 | | -35 | | Unit | |-----------------|----------------------------------|----|-----|-----|-----|-----|-----|-----|-----|-------| | Sylli. | i alametei | | Max | Min | Max | Min | Max | Min | Max | Oilit | | t <sub>wc</sub> | Write Cycle Time | 15 | | 20 | | 25 | | 35 | | ns | | t <sub>cw</sub> | Chip Enable Time to End of Write | 12 | | 15 | | 18 | | 25 | | ns | | t <sub>AW</sub> | Address Valid to End of Write | 12 | | 15 | | 18 | | 25 | | ns | | t <sub>AS</sub> | Address Set-up Time | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>wP</sub> | Write Pulse Width | 12 | | 15 | | 18 | | 20 | | ns | | t <sub>AH</sub> | Address Hold Time | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>DW</sub> | Data Valid to End of Write | 9 | | 11 | | 13 | | 15 | | ns | | t <sub>DH</sub> | Date Hold Time | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>wz</sub> | Write Enable to Output in High Z | | 7 | | 8 | | 10 | | 14 | ns | | t <sub>ow</sub> | Output Active from End of Write | 3 | | 3 | | 3 | | 3 | | ns | ## WRITE CYCLE NO. 1 (WE CONTROLLED)(11) - 11. $\overline{\text{CE}}$ , and $\overline{\text{WE}}$ must be LOW, and $\text{CE}_2$ HIGH for WRITE cycle. 12. $\overline{\text{OE}}$ is LOW for this WRITE cycle to show $t_{WZ}$ and $t_{OW}$ . 13. If $\overline{\text{CE}}_1$ goes HIGH, or $\overline{\text{CE}}_2$ goes LOW, simultaneously with $\overline{\text{WE}}$ HIGH, the output remains in a high impedance state. - 14. Write Cycle Time is measured from the last valid address to the first transitioning address. ## TIMING WAVEFORM OF WRITE CYCLE NO. 2 (CE CONTROLLED)(11) #### AC CHARACTERISTICS—CLEAR CYCLE $(V_{CC} = 5V \pm 10\%, All Temperature Ranges)^{(2)}$ | Sym. | Parameter - | -15 | | -20 | | -25 | | -35 | | Unit | |-------------------|--------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|------| | | i dianicioi | | Max | Min | Max | Min | Max | Min | Max | | | t <sub>CLCL</sub> | CLEAR Cycle Time | 30 | | 40 | | 50 | | 70 | | ns | | t <sub>CLPW</sub> | CLEAR Pulse Width | 12 | | 15 | | 15 | | 20 | | ns | | t <sub>CLIX</sub> | CLEAR Low to Inputs Don't Care | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>CLIR</sub> | CLEAR Low to Inputs Recognized | | 30 | | 40 | | 50 | | 70 | ns | ## TIMING WAVEFORM OF CLEAR CYCLE #### **AC TEST CONDITIONS** | Input Pulse Levels | GND to 3.0V | |--------------------|---------------------| | Input Rise and | | | Fall Times | 3ns | | Input Timing | | | Reference Level | 1.5V | | Output Timing | | | Reference Level | 1.5V | | Output Load | See Figures 1 and 2 | #### **TRUTH TABLE** | Mode | CLEAR | Œ <sub>₁</sub> | CE <sub>2</sub> | ŌĒ | WE | I/O | Power | |--------------------|-------|----------------|-----------------|----|-------|------------------|---------| | Reset | L | Х | Х | Х | Х | | Active | | Standby | Н | Н | Х | Х | X Hig | | Standby | | Standby | Н | Х | L | Х | Х | High Z | Standby | | Output<br>Disabled | Н | L | Н | Н | Н | High Z | Active | | Read | Н | L | Н | L | Н | D <sub>OUT</sub> | Active | | Write | Н | L | Н | Х | L | High Z | Active | Figure 1. Output Load Figure 2. Thevenin Equivalent #### Note: Because of the ultra-high speed of the P4C165, care must be taken when testing this device; an inadequate setup can cause a normal functioning part to be rejected as faulty. Long high-inductance leads that cause supply bounce must be avoided by bringing the $V_{\rm CC}$ and ground planes directly up to the contactor fingers. A 0.01 $\mu F$ high frequency capacitor is also required between $V_{\rm CC}$ and ground. To avoid signal reflections, proper termination must be used; for example, a $50\Omega~$ test environment should be terminated into a $50\Omega~$ load with 1.73V (Thevenin Voltage) at the comparator input, and a $116\Omega~$ resistor must be used in series with $D_{\text{OUT}}$ to match $166\Omega~$ (Thevenin Resistance). $R_{TH} = 166.5\Omega$ $V_{TH} = 1.73 \text{ V}$ $V_{TH} = 1.73 \text{ V}$ $V_{TH} = 1.73 \text{ V}$ $V_{TH} = 1.73 \text{ V}$ $V_{TH} = 1.73 \text{ V}$ <sup>\*</sup> including scope and test fixture. #### **ORDERING INFORMATION** #### **SELECTION GUIDE** The P4C165 is available in the following temperature, speed and package options. | Temperature | Dookowa | Speed | | | | | | | |-------------|-------------|-------|-------|-------|-------|--|--|--| | Range | Package | 15 | 20 | 25 | 35 | | | | | Commercial | Plastic DIP | -15PC | -20PC | -25PC | -35PC | | | | | Industrial | Plastic DIP | -15PI | -20PI | -25PI | -35PI | | | | | Pkg# | P | 5 | |--------|--------------|-------| | # Pins | 28 (300 mil) | | | Symbol | Min | Max | | Α | 1 | 0.210 | | A1 | | - | | Ь | 0.014 | 0.023 | | b2 | 0.045 | 0.070 | | C | 0.008 | 0.014 | | D | 1.345 | 1.400 | | E1 | 0.270 | 0.300 | | Е | 0.300 | 0.380 | | е | 0.100 BSC | | | eВ | - | 0.430 | | L | 0.115 | 0.150 | | α | 0° | 15° | ## **REVISIONS** | DOCUMENT NUMBER: SRAM117 DOCUMENT TITLE: SRAM117 P4C165 ULTRA HIGH SPEED 8K x 8 RESETTABLE STATIC CMOS RAM | | | | |------------------------------------------------------------------------------------------------------------|---------------|--------------------|-----------------------| | REV. | ISSUE<br>DATE | ORIG. OF<br>CHANGE | DESCRIPTION OF CHANGE | | OR | Oct-05 | JDB | New Data Sheet | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | |