# 16-Mbit (2M x 8) Static RAM ### **Features** · Very high speed: 45 ns • Wide voltage range: 2.20V - 3.60V · Ultra low standby power Typical standby current: 1.5 μA Maximum standby current: 12 μA Ultra low active power - Typical active current: 2.2 mA @ f = 1 MHz • Easy memory expansion with $\overline{CE}_1$ , $CE_2$ and $\overline{OE}$ features · Automatic power down when deselected · CMOS for optimum speed/power Offered in Pb-free 48-ball FBGA package. For Pb-free 48-pin TSOP I package, refer to CY62167EV30 data sheet. ## Functional Description[1] The CY62168EV30 is a high performance CMOS static RAM organized as 2M words by 8 bits. This device features advanced circuit design to provide an ultra low active current. This is ideal for providing More Battery Life™ (MoBL®) in portable applications such as cellular telephones. The device also has an automatic power down feature that significantly reduces power consumption by 90% when addresses are not toggling. Placing the device into standby mode reduces power consumption by more than 99% when deselected (Chip Enable 1 (CE<sub>1</sub>) HIGH or Chip Enable 2 (CE<sub>2</sub>) LOW). The input and output pins (IO<sub>0</sub> through IO<sub>7</sub>) are placed in a high impedance state when: the device is deselected (Chip Enable 1 (CE<sub>1</sub>) HIGH or Chip Enable 2 (CE<sub>2</sub>) LOW), outputs are disabled ( $\overline{\text{OE}}$ HIGH), or a write operation is in progress (Chip Enable 1 (CE<sub>1</sub>) LOW and Chip Enable 2 (CE<sub>2</sub>) HIGH and WE LOW). Write to the device by taking Chip Enable 1 ( $\overline{CE}_1$ ) LOW and Chip Enable 2 ( $CE_2$ ) HIGH and the Write Enable (WE) input LOW. Data on the eight IO pins (IO $_0$ through IO $_7$ ) is then written into the location specified on the address pins (A $_0$ through A $_{20}$ ). Read from the <u>device</u> by taking Chip Enable 1 $(\overline{CE}_1)$ and Output Enable $(\overline{OE})$ LOW <u>and</u> Chip Enable 2 $(\overline{CE}_2)$ HIGH while forcing Write Enable $(\overline{WE})$ HIGH. Under these conditions, the contents of the memory location specified by the address pins will appear on the IO pins. The eight input and output pins ( $IO_0$ through $IO_7$ ) are placed in a high impedance state when the device is deselected ( $\overline{CE}_1$ LOW and $\overline{CE}_2$ HIGH), the outputs are disabled ( $\overline{OE}$ HIGH), or a write operation is in progress ( $\overline{CE}_1$ LOW and $\overline{CE}_2$ HIGH and $\overline{WE}$ LOW). See the "Truth Table" on page 8 for a complete description of read and write modes. ### Logic Block Diagram Note 1. For best practice recommendations, refer to the Cypress application note AN1064, SRAM System Guidelines. # Pin Configuration [2] ## 48-Ball FBGA Top View ## **Product Portfolio** | | V <sub>CC</sub> Range (V) Speed Operating I <sub>CC</sub> (mA) | | | Power Dissipation | | | | | | | |---------------|----------------------------------------------------------------|---------------------------|---------------------------|-------------------|---------------------------|---------|---------------------------|-----|----------------------------------------|-----| | Product | | | V <sub>CC</sub> Range (V) | | | Standby | Ι (Δ) | | | | | Product | | | | (ns) | f = 1 MHz | | f = f <sub>max</sub> | | Standby I <sub>SB2</sub> (μ <b>A</b> ) | | | | Min | <b>Typ</b> <sup>[3]</sup> | Max | | <b>Typ</b> <sup>[3]</sup> | Max | <b>Typ</b> <sup>[3]</sup> | Max | <b>Typ</b> <sup>[3]</sup> | Max | | CY62168EV30LL | 2.2 | 3.0 | 3.6 | 45 | 2.2 | 4.0 | 25 | 30 | 1.5 | 12 | ### Notes <sup>2.</sup> NC pins are not connected on the die. <sup>3.</sup> Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at $V_{CC} = V_{CC}(typ)$ , $T_A = 25^{\circ}C$ . ## **Maximum Ratings** Exceeding the maximum ratings may impair the useful life of the device. These user guidelines are not tested. Storage Temperature .....-65°C to +150°C Ambient Temperature with Power Applied......–55°C to +125°C Supply Voltage to Ground Potential ...... -0.3V to V<sub>CC</sub>(max) + 0.3V | DC Input Voltage <sup>[4, 5]</sup> | $-0.3V \text{ to } V_{CC}(\text{max}) + 0.3V$ | |----------------------------------------------------|-----------------------------------------------| | Output Current into Outputs (LOW) | 20 mA | | Static Discharge Voltage(MIL-STD-883, Method 3015) | > 2001V | | Latch up Current | > 200 mA | ## **Operating Range** | Range | Ambient<br>Temperature (T <sub>A</sub> ) <sup>[6]</sup> | <b>V</b> <sub>CC</sub> <sup>[7]</sup> | |------------|---------------------------------------------------------|---------------------------------------| | Industrial | –40°C to +85°C | 2.2V - 3.6V | ### **DC Electrical Characteristics** Over the Operating Range | | | Test Conditions | | С | CY62168EV30-45 | | | | |---------------------------------|--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|---------------------------|----------------|-----------------------|----|--| | Parameter | Description | lest | Min | <b>Typ</b> <sup>[3]</sup> | Max | Unit | | | | V <sub>OH</sub> | Output HIGH Voltage | $2.2 \le V_{CC} \le 2.7$ | $I_{OH} = -0.1 \text{ mA}$ | 2.0 | | | V | | | | | $2.7 \le V_{CC} \le 3.6$ | I <sub>OH</sub> = -1.0 mA | 2.4 | | | | | | V <sub>OL</sub> | Output LOW Voltage | $2.2 \le V_{CC} \le 2.7$ | I <sub>OL</sub> = 0.1 mA | | | 0.4 | V | | | | | $2.7 \le V_{CC} \le 3.6$ | I <sub>OH</sub> = 2.1 mA | | | 0.4 | ľ | | | V <sub>IH</sub> | Input HIGH Voltage | $2.2 \le V_{CC} \le 2.7$ | | 1.8 | | V <sub>CC</sub> + 0.3 | V | | | | | 2.7 ≤ V <sub>CC</sub> ≤ 3.6 | | 2.2 | | V <sub>CC</sub> + 0.3 | ľ | | | V <sub>IL</sub> | Input LOW Voltage | 2.2 ≤ V <sub>CC</sub> ≤ 2.7 | | -0.3 | | 0.6 | V | | | | | $2.7 \le V_{CC} \le 3.6$ | | -0.3 | | 0.8 | ľ | | | I <sub>IX</sub> | Input Leakage Current | $GND \le V_1 \le V_{CC}$ | | -1 | | +1 | μА | | | l <sub>oz</sub> | Output Leakage Current | $GND \leq V_O \leq V_CC,$ | Output disabled | -1 | | +1 | μА | | | I <sub>CC</sub> | V <sub>CC</sub> Operating Supply | $f = f_{MAX} = 1/t_{RC}$ | $V_{CC} = 3.6V$ , | | 25 | 30 | mA | | | | Current | f = 1 MHz | I <sub>OUT</sub> = 0 mA,<br>CMOS level | | 2.2 | 4.0 | | | | I <sub>SB1</sub> | Automatic CE Power Down<br>Current — CMOS Inputs | $\overline{\text{CE}}_1 \ge \text{V}_{\text{CC}} - 0.2\text{V}, \text{CE}_2 \le 0.2\text{V}, \\ \text{V}_{\text{IN}} \ge \text{V}_{\text{CC}} - 0.2\text{V}, \text{V}_{\text{IN}} \le 0.2\text{V}, \\ \text{f} = \text{f}_{\text{MAX}} \text{(Address and Data Only)}, \\ \text{f} = 0 (\overline{\text{OE}}, \overline{\text{WE}})$ | | | 1.5 | 12 | μА | | | I <sub>SB2</sub> <sup>[8]</sup> | Automatic CE Power Down<br>Current— CMOS Inputs | $\overline{CE}_1 \ge V_{CC} - 0.2V_{IN} \ge V_{CC} - 0.2V_{CC} = 3.6V_{CC}$ | $CE_2 \le 0.2V$ ,<br>or $V_{IN} \le 0.2V$ , $f = 0$ , | | 1.5 | 12 | μА | | ## Capacitance<sup>[9]</sup> | Parameter | Description | Test Conditions | Max | Unit | |------------------|--------------------|-----------------------------------------|-----|------| | C <sub>IN</sub> | Input Capacitance | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 8 | pF | | C <sub>OUT</sub> | Output Capacitance | $V_{CC} = V_{CC}(typ)$ | 10 | pF | - 4. $V_{IL}(min) = -0.2V$ for pulse durations less than 20 ns. - V<sub>IC</sub>(min) = V<sub>CC</sub> + 0.75V for pulse durations less than 20 ns. V<sub>IH</sub>(max) = V<sub>CC</sub> + 0.75V for pulse durations less than 20 ns. T<sub>A</sub> is the "Instant-On" case temperature. Full device AC operation assumes a 100 μs ramp time from 0 to V<sub>CC</sub>(min) and 100 μs wait time after V<sub>CC</sub> stabilization. Only chip enables (CE<sub>1</sub> and CE<sub>2</sub>) must be at CMOS level to meet the I<sub>SB2</sub> / I<sub>CCDR</sub> spec. Other inputs can be left floating. Tested initially and after any design or process changes that may affect these parameters. ## Thermal Resistance<sup>[9]</sup> | Parameter | Description | Test Conditions | BGA | Unit | |-----------------|------------------------------------------|------------------------------------------------------------------------|-----|------| | $\Theta_{JA}$ | Thermal Resistance (Junction to Ambient) | Still Air, soldered on a 3 x 4.5 inch, two-layer printed circuit board | 55 | °C/W | | Θ <sub>JC</sub> | Thermal Resistance (Junction to Case) | | 16 | °C/W | ## **AC Test Loads and Waveforms** | Parameters | 2.5V (2.2V to 2.7V) | 3.0V (2.7V to 3.6V) | Unit | |-----------------|---------------------|---------------------|------| | R1 | 16600 | 1103 | Ω | | R2 | 15400 | 1554 | Ω | | R <sub>TH</sub> | 8000 | 645 | Ω | | V <sub>TH</sub> | 1.2 | 1.75 | V | ### **Data Retention Characteristics** Over the Operating Range | Parameter | Description | Conditions | Min | <b>Typ</b> <sup>[3]</sup> | Max | Unit | |----------------------------------|-----------------------------------------|-------------------------------------------------------------------------------------------------------------|-----------------|---------------------------|-----|------| | $V_{DR}$ | V <sub>CC</sub> for Data Retention | | 1.5 | | 3.6 | V | | I <sub>CCDR</sub> <sup>[8]</sup> | Data Retention Current | $V_{CC} = 1.5V$ $CE_1 \ge V_{CC} - 0.2V$ or $CE_2 \le 0.2V$ $V_{IN} \ge V_{CC} - 0.2V$ or $V_{IN} \le 0.2V$ | | | 10 | μА | | t <sub>CDR</sub> <sup>[9]</sup> | Chip Deselect to Data<br>Retention Time | | 0 | | | ns | | t <sub>R</sub> <sup>[10]</sup> | Operation Recovery Time | | t <sub>RC</sub> | | | ns | ### **Data Retention Waveform** Note 10. Full Device AC operation requires linear $V_{CC}$ ramp from $V_{DR}$ to $V_{CC}$ (min) $\geq$ 100 $\mu s$ or stable at $V_{CC}$ (min) $\geq$ 100 $\mu s$ . ## **Switching Characteristics** Over the Operating Range [11] | Davamatav | Description | 45 | 45 ns | | | |----------------------------|---------------------------------------------------------------------------|--------------------------|-------|------|--| | Parameter | Description | Min | Max | Unit | | | Read Cycle | | | | | | | t <sub>RC</sub> | Read Cycle Time | 45 | | ns | | | t <sub>AA</sub> | Address to Data Valid | | 45 | ns | | | t <sub>OHA</sub> | Data Hold from Address Change | 10 | | ns | | | t <sub>ACE</sub> | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to Data Valid | | 45 | ns | | | t <sub>DOE</sub> | OE LOW to Data Valid | | 22 | ns | | | t <sub>LZOE</sub> | OE LOW to Low Z <sup>[12]</sup> | 5 | | ns | | | t <sub>HZOE</sub> | OE HIGH to High Z <sup>[12, 13]</sup> | | 18 | ns | | | t <sub>LZCE</sub> | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to Low Z <sup>[12]</sup> | 10 | | ns | | | t <sub>HZCE</sub> | CE <sub>1</sub> HIGH or CE <sub>2</sub> LOW to High Z <sup>[12, 13]</sup> | | 18 | ns | | | t <sub>PU</sub> | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to Power Up | 0 | | ns | | | t <sub>PD</sub> | CE <sub>1</sub> HIGH or CE <sub>2</sub> LOW to Power Down | | 45 | ns | | | Write Cycle <sup>[14</sup> | 4] | <u>.</u> | | | | | t <sub>WC</sub> | Write Cycle Time | 45 | | ns | | | t <sub>SCE</sub> | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to Write End | 35 | | ns | | | t <sub>AW</sub> | Address Setup to Write End | 35 | | ns | | | t <sub>HA</sub> | Address Hold from Write End | 0 | | ns | | | t <sub>SA</sub> | Address Setup to Write Start | 0 | | ns | | | t <sub>PWE</sub> | WE Pulse Width | 35 | | ns | | | t <sub>SD</sub> | Data Setup to Write End | ta Setup to Write End 25 | | ns | | | $t_{HD}$ | Data Hold from Write End | a Hold from Write End 0 | | ns | | | t <sub>HZWE</sub> | $\overline{\text{WE}}$ LOW to High Z <sup>[12, 13]</sup> | | | | | | t <sub>LZWE</sub> | WE HIGH to Low Z <sup>[12]</sup> | 10 | | ns | | <sup>11.</sup> Test conditions for all parameters other than tri-state parameters assume signal transition time of 3 ns or less (1V/ns), timing reference levels of V<sub>CC</sub>(typ)/2, input pulse levels of 0 to V<sub>CC</sub>(typ), and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> as shown in "AC Test Loads and Waveforms" on page 4. 12. At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZOE</sub> is less than t<sub>LZCE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any given device. 13. t<sub>HZOE</sub>, t<sub>HZCE</sub>, and t<sub>HZWE</sub> transitions are measured when the outputs enter a high impedance state. 14. The internal write time of the memory is defined by the overlap of WE, CE<sub>1</sub> = V<sub>IL</sub>, and CE<sub>2</sub> = V<sub>IH</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing should be referenced to the edge of the signal that terminates the write. ## **Switching Waveforms** Figure 1 shows address transition controlled read cycle waveforms.<sup>[15, 16]</sup> Figure 1. Read Cycle No. 1 Figure 2 shows $\overline{\text{OE}}$ controlled read cycle waveforms.[16, 17] Figure 2. Read Cycle No. 2 **Notes** 15. The device is continuously selected. $\overline{OE}$ , $\overline{CE}_1$ = $V_{IL}$ , and $CE_2$ = $V_{IH}$ . <sup>16.</sup> WE is HIGH for read cycle. <sup>17.</sup> Address valid before or similar to $\overline{\text{CE}}_1$ transition LOW and $\overline{\text{CE}}_2$ transition HIGH. ## Switching Waveforms (continued) Figure 3 shows $\overline{\text{WE}}$ controlled write cycle waveforms. [14, 18, 19] Figure 3. Write Cycle No. 1 Figure 4 shows $\overline{\text{CE}}_1$ or $\text{CE}_2$ controlled write cycle waveforms.<sup>[14, 18, 19]</sup> $t_{\text{WC}}$ ADDRESS t<sub>SCE</sub> $CE_2$ WE ŌE $t_{HD}$ $t_{SD}$ NOTE 20 VALID DATA $t_{HZOE}$ Figure 4. Write Cycle No. 2 ### Notes - 18. Data IO is high impedance if $\overline{OE}$ = V<sub>IH</sub>. 19. If $\overline{CE}_1$ goes HIGH and $CE_2$ goes LOW simultaneously with $\overline{WE}$ = V<sub>IH</sub>, the output remains in a high impedance state. - 20. During this period the IOs are in output state. Do not apply input signals. # Switching Waveforms (continued) Figure 5 shows $\overline{\text{WE}}$ controlled, $\overline{\text{OE}}$ LOW write cycle waveforms.<sup>[19]</sup> Figure 5. Write Cycle No. 3 ## **Truth Table** | CE <sub>1</sub> | CE <sub>2</sub> | WE | OE | Inputs/Outputs | Mode | Power | |-----------------|-----------------|----|----|----------------------------------------------|---------------------|----------------------------| | Н | Х | Х | Х | High Z | Deselect/Power Down | Standby (I <sub>SB</sub> ) | | Х | L | Х | Х | High Z | Deselect/Power Down | Standby (I <sub>SB</sub> ) | | L | Н | Н | L | Data Out (IO <sub>0</sub> -IO <sub>7</sub> ) | Read | Active (I <sub>CC</sub> ) | | L | Н | Н | Н | High Z | Output Disabled | Active (I <sub>CC</sub> ) | | L | Н | L | Х | Data in (IO <sub>0</sub> -IO <sub>7</sub> ) | Write | Active (I <sub>CC</sub> ) | # **Ordering Information** | Speed (ns) | Ordering Code | Package<br>Diagram | Package Type | Operating Range | |------------|----------------------|--------------------|----------------------------------|-----------------| | 45 | CY62168EV30LL-45BVXI | 51-85150 | 48-ball Fine Pitch BGA (Pb-free) | Industrial | Contact your local Cypress sales representative for availability of these parts. ## **Package Diagrams** ## Figure 6. 48-Ball VFBGA (6 x 8 x 1 mm), 51-85150 TOP VIEW 51-85150-\*D ### Document #: 001-07721 Rev. \*B Page 9 of 10 © Cypress Semiconductor Corporation, 2006-2007. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. MoBL is a registered trademark and More Battery Life is a trademark of Cypress Semiconductor. All product and company names mentioned in this document are the trademarks of their respective holders. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. # **Document History Page** | | ocument Title: CY62168EV30 MoBL <sup>®</sup> 16-Mbit (2M x 8) Static RAM<br>ocument Number: 001-07721 | | | | | | | | | |------|-------------------------------------------------------------------------------------------------------|------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | REV. | ECN NO. | Issue Date | Orig. of<br>Change | Description of Change | | | | | | | ** | 457686 | See ECN | NXR | New Data Sheet | | | | | | | *A | 464509 | See ECN | NXR | Removed TSOP I package; Added reference to CY62167EV30 TSOP I package which can be used as a 2M x 8 SRAM Changed the I_{SB2(Typ)} value from 1.3 $\mu A$ to 1.5 $\mu A$ Changed the I_{CC(Typ)} value from 2 mA to 2.2 mA for f=1MHz Test condition Changed the I_{CC(Typ)} value from 15 mA to 22 mA and I_{CC(Max)} value from 40 mA to 25 mA for f=1MHz Test condition Changed the I_{CCDR(Max)} value from 8.5 $\mu A$ to 8 $\mu A$ | | | | | | | *B | 1138883 | See ECN | VKN | Converted from preliminary to final Changed $I_{CC(max)}$ spec from 2.8 mA to 4.0 mA for f=1MHz Changed $I_{CC(typ)}$ spec from 22 mA to 25 mA for f=f <sub>max</sub> Changed $I_{CC(max)}$ spec from 25 mA to 30 mA for f=f <sub>max</sub> Added footnote# 8 related to $I_{SB2}$ and $I_{CCDR}$ Changed $I_{SB1}$ and $I_{SB2}$ spec from 8.5 $\mu$ A to 12 $\mu$ A Changed $I_{CCDR}$ spec from 8 $\mu$ A to 10 $\mu$ A | | | | | | Document #: 001-07721 Rev. \*B Page 10 of 10