# W39V040FC Data Sheet



# 512K × 8 CMOS FLASH MEMORY WITH FWH INTERFACE

## Table of Contents-

| 1.  | GENE        | FRAL DESCRIPTION                                                    | 3  |
|-----|-------------|---------------------------------------------------------------------|----|
| 2.  | FEAT        | URES                                                                | 3  |
| 3.  | PIN C       | ONFIGURATIONS                                                       | 4  |
| 4.  | BLOC        | K DIAGRAM                                                           | 5  |
| 5.  | PIN D       | ESCRIPTION                                                          | 6  |
| 6.  | FUNC        | CTIONAL DESCRIPTION                                                 | 7  |
|     | 6.1         | Interface Mode Selection and Description                            | 7  |
|     | 6.2         | Read (Write) Mode                                                   | 7  |
|     | 6.3         | Reset Operation                                                     | 7  |
|     | 6.4         | Accelerated Program Operation                                       | 7  |
|     | 6.5         | Boot Block Operation and Hardware Protection at Initial- #TBL & #WP | 7  |
|     | 6.6         | Sector/Page Erase Command                                           |    |
|     | 6.7         | Program Operation                                                   | 8  |
|     | 6.8         | Hardware Data Protection                                            | 8  |
|     | 6.9         | Write Operation Status                                              | 8  |
|     | 6.10        | DQ7: #Data Polling                                                  | 9  |
|     | 6.11        | RY/#BY: Ready/#Busy                                                 |    |
|     | 6.12        | DQ6: Toggle Bit                                                     |    |
|     | 6.13        | DQ5: Exceeded Timing Limits                                         |    |
|     | 6.14        | Identification Input pin ID[3:0]                                    |    |
| 7.  | REGI        | STER FOR FWH MODE                                                   | 11 |
|     | 7.1         | General Purpose Inputs Register for FWH Mode                        |    |
|     | 7.2         | Product Identification Registers                                    |    |
|     | 7.3         | Block Locking Registers                                             |    |
|     | 7.4         | Register Based Block Locking Value Definitions Table                |    |
|     | 7.5         | Read Lock                                                           |    |
|     | 7.6         | Write Lock                                                          |    |
|     | 7.7         | Lock Down                                                           |    |
| 8.  |             | E OF OPERATING MODES                                                |    |
|     | 8.1         | Operating Mode Selection - Programmer Mode                          |    |
|     | 8.2         | Operating Mode Selection - FWH Mode                                 |    |
|     | 8.3         | FWH Cycle Definition                                                |    |
|     | 8.4         | TABLE OF COMMAND DEFINITION                                         |    |
| 9.  |             | EDDED PROGRAMMING ALGORITHM                                         |    |
|     |             | EDDED ERASE ALGORITHM                                               |    |
| 11. | <b>EMBE</b> | EDDED #DATA POLLING ALGORITHM                                       | 17 |

# **W39V040FC**

# **Esses winbond**

| 12. | EMBE  | EDDED TOGGLE BIT ALGORITHM                             | 18 |
|-----|-------|--------------------------------------------------------|----|
|     |       | WARE PRODUCT IDENTIFICATION AND BOOT BLOCK LOCKOUT     |    |
| 14. | ELEC  | TRICAL CHARACTERISTICS                                 | 20 |
|     | 14.1  | Absolute Maximum Ratings                               | 20 |
|     | 14.2  | Programmer interface Mode DC Operating Characteristics |    |
|     | 14.3  | FWH Interface Mode DC Operating Characteristics        |    |
|     | 14.4  | Power-up Timing                                        | 21 |
|     | 14.5  | Capacitance                                            | 21 |
|     | 14.6  | Programmer Interface Mode AC Characteristics           | 22 |
|     | 14.7  | Read Cycle Timing Parameters                           | 22 |
|     | 14.8  | Write Cycle Timing Parameters                          | 23 |
|     | 14.9  | Data Polling and Toggle Bit Timing Parameters          | 23 |
| 15. | TIMIN | IG WAVEFORMS FOR PROGRAMMER INTERFACE MODE             | 24 |
|     | 15.1  | Read Cycle Timing Diagram                              | 24 |
|     | 15.2  | Write Cycle Timing Diagram                             | 24 |
|     | 15.3  | Program Cycle Timing Diagram                           | 25 |
|     | 15.4  | #DATA Polling Timing Diagram                           | 25 |
|     | 15.5  | Toggle Bit Timing Diagram                              | 26 |
|     | 15.6  | Sector /Page Erase Timing Diagram                      | 26 |
| 16. | FWH   | INTERFACE MODE AC CHARACTERISTICS                      | 27 |
|     | 16.1  | AC Test Conditions                                     | 27 |
|     | 16.2  | Read/Write Cycle Timing Parameters                     | 27 |
|     | 16.3  | Reset Timing Parameters                                | 27 |
| 17. | TIMIN | IG WAVEFORMS FOR FWH INTERFACE MODE                    | 28 |
|     | 17.1  | Read Cycle Timing Diagram                              | 28 |
|     | 17.2  | Write Cycle Timing Diagram                             | 28 |
|     | 17.3  | Program Cycle Timing Diagram                           |    |
|     | 17.4  | #DATA Polling Timing Diagram                           |    |
|     | 17.5  | Toggle Bit Timing Diagram                              |    |
|     | 17.6  | Sector /Page Erase Timing Diagram                      |    |
|     | 17.7  | FGPI Register/Product ID Readout Timing Diagram        |    |
|     |       | Reset Timing Diagram                                   |    |
|     |       | ERING INFORMATION                                      |    |
| 19. | HOW   | TO READ THE TOP MARKING                                | 34 |
| 20. | PACK  | (AGE DIMENSIONS                                        | 35 |
|     |       | 32L PLCC                                               |    |
|     |       | 32L STSOP                                              |    |
| 21. | VERS  | SION HISTORY                                           | 36 |



#### 1. GENERAL DESCRIPTION

The W39V040FC is a 4-megabit, 3.3-volt only CMOS flash memory organized as  $512K \times 8$  bits. For flexible erase capability, the 4Mbits of data are divided into  $16 \times 8$  Kbytes pages and  $6 \times 64$  Kbytes sectors or  $8 \times 64$  Kbytes sectors. The device can be programmed and erased in-system with a standard 3.3V power supply. A 12-volt VPP is required for accelerated program. The unique cell architecture of the W39V040FC results in fast program/erase operations with extremely low current consumption. This device can operate at two modes, Programmer bus interface mode, Firmware Hub (FWH) bus interface mode. As in the Programmer interface mode, it acts like the traditional flash but with a multiplexed address inputs. But in the FWH interface mode, this device complies with the Intel FWH specification. The device can also be programmed and erased using standard EPROM programmers.

#### 2. FEATURES

- Single 3.3-volt operations:
  - 3.3-volt Read
  - 3.3-volt Erase
  - 3.3-volt Program
- · Fast Program operation:
  - Byte-by-Byte programming: 7  $\mu$ S (typ.) (VPP = 12V)
  - Byte-by-Byte programming: 10  $\mu$ S (typ.) (VPP = Vcc)

Fast Erase operation:

- Sector erase 0.6 Sec. (typ.)
- Page erase 0.3 Sec. (typ.)
- Fast Read access time: Tkg 11 nS
- Endurance: 50K cycles (typ.)
- Twenty-year data retention
- · 6 Even sectors with 64K bytes
  - 16 Even pages with 8K bytes or 8 Even sectors with 64 Kbytes
- · Any individual sector/page can be erased
- Hardware protection:
  - #TBL supports 64-Kbyte Boot Block hardware protection
  - #WP supports the whole chip except Boot Block hardware protection
- Low power consumption
  - Active current: 15 mA (typ. for FWH read mode)
- Automatic program and erase timing with internal VPP generation
- End of program or erase detection
  - Toggle bit
  - Data polling
- Latched address and data
- TTL compatible I/O
- Available packages: 32L PLCC, 32L STSOP 32L PLCC Lead free, 32L STSOP Lead free

- 3 -



## 3. PIN CONFIGURATIONS





## 4. BLOCK DIAGRAM



- 5 -



## 5. PIN DESCRIPTION

| SYM.      | INTER | RFACE | PIN NAME                                                 |  |  |  |  |
|-----------|-------|-------|----------------------------------------------------------|--|--|--|--|
| STW.      | PGM   | FWH   | I III IIAINE                                             |  |  |  |  |
| IC        | *     | *     | Interface Mode Selection                                 |  |  |  |  |
| #RESET    | *     | *     | Reset                                                    |  |  |  |  |
| #INIT     |       | *     | Initialize                                               |  |  |  |  |
| #TBL      |       | *     | Top Boot Block Lock                                      |  |  |  |  |
| #WP       |       | *     | Write Protect                                            |  |  |  |  |
| CLK       |       | *     | CLK Input                                                |  |  |  |  |
| FGPI[4:0] |       | *     | General Purpose Inputs                                   |  |  |  |  |
| ID[3:0]   |       | *     | Identification Inputs They Are Internal Pull Down to Vss |  |  |  |  |
| FWH[3:0]  |       | *     | Address/Data Inputs                                      |  |  |  |  |
| FWH4      |       | *     | FWH Cycle Initial                                        |  |  |  |  |
| R/#C      | *     |       | Row/Column Select                                        |  |  |  |  |
| A[10:0]   | *     |       | Address Inputs                                           |  |  |  |  |
| DQ[7:0]   | *     |       | Data Inputs/Outputs                                      |  |  |  |  |
| #OE       | *     |       | Output Enable                                            |  |  |  |  |
| #WE       | *     |       | Write Enable                                             |  |  |  |  |
| RY/#BY    | *     |       | Ready/ Busy                                              |  |  |  |  |
| VDD       | *     | *     | Power Supply                                             |  |  |  |  |
| VSS       | *     | *     | Ground                                                   |  |  |  |  |
| VPP       | *     | *     | Accelerate Program Power Supply                          |  |  |  |  |
| RSV       | *     | *     | Reserved Pins                                            |  |  |  |  |
| NC        | *     | *     | No Connection                                            |  |  |  |  |



#### 6. FUNCTIONAL DESCRIPTION

#### 6.1 Interface Mode Selection and Description

This device can operate in two interface modes, one is Programmer interface mode, and the other is FWH interface mode. The IC pin of the device provides the control between these two interface modes. These interface modes need to be configured before power up or return from #RESET. When IC pin is set to VDD, the device will be in the Programmer mode; while the IC pin is set to low state (or leaved no connection), it will be in the FWH mode. In Programmer mode, this device just behaves like traditional flash parts with 8 data lines. But the row and column address inputs are multiplexed. The row address are mapped to the higher internal address A[18:11]. And the column address are mapped to the lower internal address A[10:0]. For FWH mode, it complies with the FWH Interface Specification, through the FWH[3:0] to communicate with the system chipset.

#### 6.2 Read (Write) Mode

In Programmer interface mode, the read (write) operation of the W39V040FC is controlled by #OE (#WE). The #OE (#WE) is held low for the host to obtain (write) data from (to) the outputs (inputs). #OE is the output control and is used to gate data from the output pins. The data bus is in high impedance state when #OE is high. As for in the FWH interface mode, the read or write is determined by the "bit 0 & bit 1 of START CYCLE". Refer to the FWH cycle definition and timing waveforms for further details.

## 6.3 Reset Operation

The #RESET input pin can be used in some application. When #RESET pin is at high state, the device is in normal operation mode. When #RESET pin is at low state, it will halt the device and all outputs will be at high impedance state. As the high state re-asserted to the #RESET pin, the device will return to read or standby mode, it depends on the control signals.

#### 6.4 Accelerated Program Operation

The device provides accelerated program operations through the ACC function. This function is primarily intended to allow a faster manufacturing throughput in the factory.

#### 6.5 Boot Block Operation and Hardware Protection at Initial- #TBL & #WP

There is a hardware method to protect the top boot block and other sectors. Before power on programmer, tie the #TBL pin to low state and then the top boot block will not be programmed/erased. If #WP pin is tied to low state before power on, the other sectors will not be programmed/erased.

In order to detect whether the boot block feature is set on or not, users can perform software command sequence: enter the product identification mode (see Command Codes for Identification/Boot Block Lockout Detection for specific code), and then read from address 7FFF2(hex). You can check the DQ2/DQ3 at the address 7FFF2 to see whether the #TBL/#WP pin is in low or high state. If the DQ2 is "0", it means the #TBL pin is tied to high state. In such condition, whether boot block can be programmed/erased or not will depend on software setting. On the other hand, if the DQ2 is "1", it means the #TBL pin is tied to low state, then boot block is locked no matter how the software is set. Like the DQ2, the DQ3 inversely mirrors the #WP state. If the DQ3 is "0", it means the #WP pin is in high state, then all the sectors except the boot block can be programmed/erased. On the other hand, if the DQ3 is "1", then all the sectors except the boot block are programmed/erased inhibited.

To return to normal operation, perform a three-byte command sequence (or an alternate single-byte command) to exit the identification mode. For the specific code, see Command Codes for Identification/Boot Block Lockout Detection.



#### 6.6 Sector/Page Erase Command

Sector/Page erase is a six bus cycles operation. There are two "unlock" write cycles, followed by writing the "set-up" command. Two more "unlock" write cycles then follows by the Sector/Page erase command. The Sector/Page address (any address location within the desired Sector/Page) is latched on the rising edge of R/#C in programmer mode, while the command (30/50H) is latched on the rising edge of #WE.

Sector/Page erase does not require the user to program the device prior to erase. When erasing a Sector/Page, the remaining unselected sectors/pages are not affected. The system is not required to provide any controls or timings during these operations.

The automatic Sector/Page erase begins after the erase command is completed, right from the rising edge of the #WE pulse for the last Sector/Page erase command pulse and terminates when the data on DQ7, Data Polling, is "1" at which time the device returns to the read mode. Data Polling must be performed at an address within any of the sectors/page being erased.

Refer to the Erase Command flow Chart using typical command strings and bus operations.

#### 6.7 Program Operation

The W39V040FC is programmed on a byte-by-byte basis. Program operation can only change logical data "1" to logical data "0." The erase operation, which changed entire data in main memory and/or boot block from "0" to "1", is needed before programming.

The program operation is initiated by a 4-byte command cycle (see Command Codes for Byte Programming). The device will internally enter the program operation immediately after the byte-program command is entered. The internal program timer will automatically time-out ( $10\mu S$  typ. - TBP) once it is completed and then return to normal read mode. Data polling and/or Toggle Bits can be used to detect end of program cycle.

#### 6.8 Hardware Data Protection

The integrity of the data stored in the W39V040FC is also hardware protected in the following ways:

- (1) Noise/Glitch Protection: A #WE pulse of less than 5 nS in duration will not initiate a write cycle.
- (2) VDD Power Up/Down Detection: The programming and read operation are inhibited when VDD is less than 2.0V typical.
- (3) Write Inhibit Mode: Forcing #OE low or #WE high will inhibit the write operation. This prevents inadvertent writes during power-up or power-down periods.

## 6.9 Write Operation Status

The device provides several bits to determine the status of a program or erase operation: DQ5, DQ6, and DQ7. Each of DQ7 and DQ6 provides a method for determining whether a program or erase operation is complete or in progress. The device also offers a hardware-based output signal, RY/#BY in programmer mode, to determine whether an Embedded Program or Erase operation is in progress or has been completed.



#### 6.10 DQ7: #Data Polling

The #Data Polling bit, DQ7, indicates whether an Embedded Program or Erase algorithm is in progress or completed. Data Polling is valid after the rising edge of the final #WE pulse in the command sequence.

During the Embedded Program algorithm, the device outputs on DQ7 and the complement of the data programmed to DQ7. Once the Embedded Program algorithm has completed, the device outputs the data programmed to DQ7. The system must provide the program address to read valid status information on DQ7. If a program address falls within a protected sector , #Data Polling on DQ7 is active for about  $1\mu S$ , and then the device returns to the read mode.

During the Embedded Erase algorithm, #Data Polling produces "0" on DQ7. Once the Embedded Erase algorithm has completed, #Data Polling produces "1" on DQ7. An address within any of the sector /page selected for erasure must be provided to read valid status information on DQ7.

Just before the completion of an Embedded Program or Erase operation, DQ7 may change asynchronously with DQ0-DQ6 while Output Enable (#OE) is set to low. That is, the device may change from providing status information to valid data on DQ7. Depending on when it samples the DQ7 output, the system may read the status or valid data. Even if the device has completed the program or erase operation and DQ7 has valid data, the data outputs on DQ0-DQ6 may be still invalid. Valid data on DQ7-DQ0 will appear on successive read cycles.

## 6.11 RY/#BY: Ready/#Busy

The RY/#BY is a dedicated, open-drain output pin which indicates whether an Embedded Algorithm is in progress or complete. The RY/#BY status is valid after the rising edge of the final #WE pulse in the command sequence. Since RY/#BY is an open-drain output, several RY/#BY pins can be tied together in parallel with a pull-up resistor to  $V_{DD}$ .

When the output is low (Busy), the device is actively erasing or programming. When the output is high (Ready), the device is in the read mode or standby mode.

#### 6.12 DQ6: Toggle Bit

Toggle Bit on DQ6 indicates whether an Embedded Program or Erase algorithm is in progress or complete. Toggle Bit I may be read at any address, and is valid after the rising edge of the final #WE pulse in the command sequence (before the program or erase operation), and during the sector /page erase time-out

During an Embedded Program or Erase algorithm operation, successive read cycles to any address cause DQ6 to toggle. The system may use either #OE to control the read cycles. Once the operation has completed, DQ6 stops toggling.

The system can use DQ6 to determine whether a sector /page is actively erasing. If the device is actively erasing (i.e., the Embedded Erase algorithm is in progress), DQ6 toggles. If a program address falls within a protected sector , DQ6 toggles for about 1  $\mu$ s after the program command sequence is written, and then returns to reading array data.

Publication Release Date: Apr. 11, 2006 Revision A1



## 6.13 DQ5: Exceeded Timing Limits

DQ5 indicates whether the program or erase time has exceeded a specified internal pulse count limit. DQ5 produces "1" under these conditions which indicates that the program or erase cycle was not successfully completed.

The device may output "1" on DQ5 if the system tries to program "1" to a location that was previously programmed to "0." Only the erase operation can change "0" back to "1." Under this condition, the device stops the operation, and while the timing limit has been exceeded, DQ5 produces "1."

Under both these conditions, the system must hardware reset to return to the read mode.

## 6.14 Identification Input pin ID[3:0]

These pins are part of mechanism that allows multiple parts to be used on the same bus. The boot device should be 0000b. And all the subsequent parts should use the up-count strapping.



#### 7. REGISTER FOR FWH MODE

There are three kinds of registers on this device, the General Purpose Input Registers, the Block Lock Control Registers and Product Identification Registers. Users can access these registers through respective address in the 4Gbytes memory map. There are detail descriptions in the sections below.

#### 7.1 General Purpose Inputs Register for FWH Mode

This register reads the FGPI[4:0] pins on the W39V040FC. This is a pass-through register which can read via memory address FFBC0100(hex). Since it is pass-through register, there is no default value.

#### **GPI Register Table**

| BIT   | FUNCTION              |  |  |  |  |  |
|-------|-----------------------|--|--|--|--|--|
| 7 – 5 | Reserved              |  |  |  |  |  |
| 4     | Read FGPI4 pin status |  |  |  |  |  |
| 3     | Read FGPI3 pin status |  |  |  |  |  |
| 2     | Read FGPI2 pin status |  |  |  |  |  |
| 1     | Read FGPI1 pin status |  |  |  |  |  |
| 0     | Read FGPI0 pin status |  |  |  |  |  |

## 7.2 Product Identification Registers

In the FWH interface mode, a read from FFBC, 0000(hex) can output the manufacturer code, DA(hex). A read from FFBC, 0001(hex) can output the device code 50 (hex).

There is an alternative software method to read out the Product Identification in both the Programmer interface mode and the FWH interface mode. Thus, the programming equipment can automatically matches the device with its proper erase and programming algorithms.

In the software access mode, a or JEDEC 3-byte command sequence can be used to access the product ID for programmer interface mode. A read from address 0000(hex) outputs the manufacturer code, DA(hex). A read from address 0001(hex) outputs the device code, 50 (hex). The product ID operation can be terminated by a three-byte command sequence or an alternate one-byte command sequence (see Command Definition table for detail).

#### 7.3 Block Locking Registers

This part provides 8 even 64Kbytes blocks, and each block can be locked by register control. These control registers can be set or clear through memory address. Below is the detail description.

Please note that this feature is only can be applied on FWH mode.

Block Locking Registers type and access memory map Table

| REGISTERS | REGISTERS<br>TYPE | CONTROL<br>BLOCK | DEVICE PHYSICAL<br>ADDRESS | 4GBYTES SYSTEM<br>MEMORY ADDRESS |
|-----------|-------------------|------------------|----------------------------|----------------------------------|
| BLR7      | R/W               | 7                | 7FFFFh – 70000h            | FFBF0002h                        |
| BLR6      | R/W               | 6                | 6FFFFh – 60000h            | FFBE0002h                        |
| BLR5      | R/W               | 5                | 5FFFFh - 50000h            | FFBD0002h                        |
| BLR4      | R/W               | 4                | 4FFFFh – 40000h            | FFBC0002h                        |
| BLR3      | R/W               | 3                | 3FFFFh - 30000h            | FFBB0002h                        |
| BLR2      | R/W               | 2                | 2FFFFh - 20000h            | FFBA0002h                        |
| BLR1      | R/W               | 1                | 1FFFFh – 10000h            | FFB90002h                        |
| BLR0      | R/W               | 0                | 0FFFFh - 00000h            | FFB80002h                        |

Publication Release Date: Apr. 11, 2006 Revision A1



#### **Block Locking Register Bits Function Table**

| BIT   | FUNCTION                                                                                                                                                                                                                                                                          |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7 – 3 | Reserved                                                                                                                                                                                                                                                                          |
| 2     | Read Lock 1: Prohibit to read in the block where set 0: Normal read operation in the block where clear. This is default state.                                                                                                                                                    |
| 1     | Lock Down  1: Prohibit further to set or clear the Read Lock or Write Lock bits. This Lock Down Bit can only be set not clear. Only the device is reset or re-powered, the Lock Down Bit is cleared.  0: Normal operation for Read Lock or Write Lock. This is the default state. |
| 0     | Write Lock  1: Prohibited to write in the block where set. This is default state.  0: Normal programming/erase operation in the block where clear.                                                                                                                                |

## 7.4 Register Based Block Locking Value Definitions Table

| BIT [7:3] | BIT 2 | BIT 1 | BIT 0 | RESULT                                |
|-----------|-------|-------|-------|---------------------------------------|
| 00000     | 0     | 0     | 0     | Full Access.                          |
| 00000     | 0     | 0     | 1     | Write Lock. Default State.            |
| 00000     | 0     | 1     | 0     | Locked Open (Full Access, Lock Down). |
| 00000     | 0     | 1     | 1     | Write Locked, Locked Down.            |
| 00000     | 1     | 0     | 0     | Read Locked.                          |
| 00000     | 1     | 0     | 1     | Read & Write Locked.                  |
| 00000     | 1     | 1     | 0     | Read Locked, Locked Down.             |
| 00000     | 1     | 1     | 1     | Read & Write Locked, Locked Down.     |

#### 7.5 Read Lock

Any attempt to read the data of read locked block will result in "00H." The default state of any block is unlocked upon power up. User can clear or set the write lock bit anytime as long as the lock down bit is not set.

#### 7.6 Write Lock

This is the default state of blocks upon power up. Before any program or erase to the specified block, user should clear the write lock bit first. User can clear or set the write lock bit anytime as long as the lock down bit is not set. The write lock function is in conjunction with the hardware protect pins, #WP & TBL. When hardware protect pins are enabled, it will override the register block locking functions and write lock the blocks no matter how the status of the register bits. Reading the register bit will not reflect the status of the #WP or #TBL pins.

#### 7.7 Lock Down

The default state of lock down bit for any block is unlocked. This bit can be set only once; any further attempt to set or clear is ignored. Only the reset from #RESET or #INIT can clear the lock down bit. Once the lock down bit is set for a block, then the write lock bit & read lock bit of that block will not be set or cleared, and keep its current state.



## 8. TABLE OF OPERATING MODES

## 8.1 Operating Mode Selection - Programmer Mode

| MODE            | PINS |     |        |         |             |  |  |  |  |
|-----------------|------|-----|--------|---------|-------------|--|--|--|--|
| WIODE           | #OE  | #WE | #RESET | ADDRESS | DQ.         |  |  |  |  |
| Read            | VIL  | VIH | VIH    | AIN     | Dout        |  |  |  |  |
| Write           | VIH  | VIL | VIH    | AIN     | Din         |  |  |  |  |
| Standby         | Х    | Х   | VIL    | Х       | High Z      |  |  |  |  |
| Write Inhibit   | VIL  | Х   | VIH    | Х       | High Z/DOUT |  |  |  |  |
| vviite irinibit | Х    | VIH | VIH    | Х       | High Z/DOUT |  |  |  |  |
| Output Disable  | VIH  | Х   | VIH    | Х       | High Z      |  |  |  |  |

## 8.2 Operating Mode Selection - FWH Mode

Operation modes in FWH interface mode are determined by "START Cycle" when it is selected. When it is not selected, its outputs (FWH[3:0]) will be disable. Please reference to the "FWH Cycle Definition".

## 8.3 FWH Cycle Definition

| FIELD | NO. OF<br>CLOCKS | DESCRIPTION                                                                                                                                                                                                                                    |
|-------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| START | 1                | "1101b" indicates FWH Memory Read cycle; while "1110b" indicates FWH Memory Write cycle. 0000b" appears on FWH bus to indicate the initial                                                                                                     |
| IDSEL | 1                | This one clock field indicates which FWH component is being selected.                                                                                                                                                                          |
| MSIZE | 1                | Memory Size. There is always show "0000b" for single byte access.                                                                                                                                                                              |
| TAR   | 2                | Turned Around Time                                                                                                                                                                                                                             |
| ADDR  | 7                | Address Phase for Memory Cycle. FWH supports the 28 bits address protocol. The addresses transfer most significant nibble first and least significant nibble last. (i.e. Address[27:24] on FWH[3:0] first, and Address[3:0] on FWH[3:0] last.) |
| SYNC  | N                | Synchronous to add wait state. "0000b" means Ready, "0101b" means Short Wait, "0110b" means Long Wait, "1001b" for DMA only, "1010b" means error, and other values are reserved.                                                               |
| DATA  | 2                | Data Phase for Memory Cycle. The data transfer least significant nibble first and most significant nibble last. (i.e. DQ[3:0] on FWH[3:0] first, then DQ[7:4] on FWH[3:0] last.)                                                               |

Publication Release Date: Apr. 11, 2006 Revision A1



## 8.4 TABLE OF COMMAND DEFINITION

| COMMAND             | NO. OF        | 1ST C           | YCLE             | 2ND CY      | CLE | 3RI<br>CYC |    | 4TH C           | YCLE            | 5TH<br>CYCLE  | 6TH CY            | CLE |
|---------------------|---------------|-----------------|------------------|-------------|-----|------------|----|-----------------|-----------------|---------------|-------------------|-----|
| DESCRIPTION         | CYCLES<br>(1) | ADI<br>DA       |                  | ADD!<br>DAT |     | ADD<br>DAT |    | ADD<br>DAT      |                 | ADDR.<br>DATA | ADD<br>DAT        |     |
| Read                | 1             | A <sub>IN</sub> | D <sub>OUT</sub> |             |     |            |    |                 |                 |               |                   |     |
| Sector Erase        | 6             | 5555            | AA               | 2AAA        | 55  | 5555       | 80 | 5555            | AA              | 2AAA<br>55    | SA <sup>(5)</sup> | 30  |
| Page Erase          | 6             | 5555            | AA               | 2AAA        | 55  | 5555       | 80 | 5555            | AA              | 2AAA<br>55    | PA <sup>(6)</sup> | 50  |
| Byte Program        | 4             | 5555            | AA               | 2AAA        | 55  | 5555       | Α0 | A <sub>IN</sub> | D <sub>IN</sub> |               |                   |     |
| Product ID Entry    | 3             | 5555            | AA               | 2AAA        | 55  | 5555       | 90 |                 |                 |               |                   |     |
| Product ID Exit (4) | 3             | 5555            | AA               | 2AAA        | 55  | 5555       | F0 |                 | ·               |               |                   |     |
| Product ID Exit (4) | 1             | XXXX            | F0               |             |     |            | •  |                 | ·               |               |                   |     |

Notes: 1. The cycle means the write command cycle not the FWH clock cycle.

- 2. The Column Address / Row Address are mapped to the Low / High order Internal Address. i.e. Column Address A[10:0] are mapped to the internal A[10:0], Row Address A[7:0] are mapped to the internal A[18:11]
- 3. Address Format: A14-A0 (Hex); Data Format: DQ7-DQ0 (Hex)
- 4. Either one of the two Product ID Exit commands can be used.
- 5. SA: Sector Address

| SA = 7XXXXh for Unique Sector 7 (boot sector) | SA = 3XXXXh for Unique Sector3 |
|-----------------------------------------------|--------------------------------|
| SA = 6XXXXh for Unique Sector6                | SA = 2XXXXh for Unique Sector2 |
| SA = 5XXXXh for Unique Sector5                | SA = 1XXXXh for Unique Sector1 |
| SA = 4XXXXh for Unique Sector4                | SA = 0XXXXh for Unique Sector0 |

#### 6. PA: Page Address

| PA = 7E000-7FFFFh for Unique page 15 | PA = 6E000-6FFFFh for Unique page 7 |
|--------------------------------------|-------------------------------------|
| PA = 7C000-7DFFFh for Unique page 14 | PA = 6C000-6DFFFh for Unique page 6 |
| PA = 7A000-7BFFFh for Unique page 13 | PA = 6A000-6BFFFh for Unique page 5 |
| PA = 78000-79FFFh for Unique page 12 | PA = 68000-69FFFh for Unique page 4 |
| PA = 76000-77FFFh for Unique page 11 | PA = 66000-67FFFh for Unique page 3 |
| PA = 74000-75FFFh for Unique page 10 | PA = 64000-65FFFh for Unique page 2 |
| PA = 72000-73FFFh for Unique page 9  | PA = 62000-63FFFh for Unique page 1 |
| PA = 70000-71FFFh for Unique page 8  | PA = 60000-61FFFh for Unique page 0 |



## 9. EMBEDDED PROGRAMMING ALGORITHM





## 10. EMBEDDED ERASE ALGORITHM





## 11. EMBEDDED #DATA POLLING ALGORITHM





## 12. EMBEDDED TOGGLE BIT ALGORITHM





# 13. SOFTWARE PRODUCT IDENTIFICATION AND BOOT BLOCK LOCKOUT DETECTION ACQUISITION FLOW



Notes for software product identification/boot block lockout detection:

- (1) Data Format: DQ7-DQ0 (Hex); Address Format: A14-A0 (Hex)
- (2) A1-A18 = VIL; manufacture code is read for A0 = VIL; device code is read for A0 = VIH.
- (3) The device does not remain in identification and boot block lockout detection mode if power down.
- (4) The DQ[3:2] to indicate the sector s protect status as below:

|   | DQ2                                                    | DQ3                                                            |
|---|--------------------------------------------------------|----------------------------------------------------------------|
| 0 | 64Kbytes Boot Block Unlocked by #TBL hardware trapping | Whole Chip Unlocked by #WP hardware trapping Except Boot Block |
| 1 | 64Kbytes Boot Block Locked by #TBL hardware trapping   | Whole Chip Locked by #WP hardware trapping Except Boot Block   |

- (5) The device returns to standard operation mode.
- (6) Optional 1-write cycle (write F0 (hex.) at XXXX address) can be used to exit the product identification/boot block lockout detection.

Publication Release Date: Apr. 11, 2006 Revision A1



## 14. ELECTRICAL CHARACTERISTICS

## 14.1 Absolute Maximum Ratings

| PARAMETER                                                 | RATING           | UNIT |
|-----------------------------------------------------------|------------------|------|
| Operating Temperature                                     | 0 to +70         | °C   |
| Storage Temperature                                       | -65 to +150      | °C   |
| Power Supply Voltage to Vss Potential                     | -0.5 to +4.0     | V    |
| D.C. Voltage on Any Pin to Ground Potential               | -0.5 to VDD +0.5 | V    |
| VPP Voltage                                               | -0.5 to +13      | V    |
| Transient Voltage (<20 nS) on Any Pin to Ground Potential | -1.0 to VDD +0.5 | V    |

**Note:** Exposure to conditions beyond those listed under Absolute Maximum Ratings May adversely affect the life and reliability of the device.

## 14.2 Programmer interface Mode DC Operating Characteristics

(VDD = 3.3V  $\pm$  0.3V, Vss= 0V, Ta = 0 to 70° C)

| PARAMETER                 | SYM.    | TEST CONDITIONS                                                            |      | SYM TEST CONDITIONS LIMITS |          | ITS   | UNIT |
|---------------------------|---------|----------------------------------------------------------------------------|------|----------------------------|----------|-------|------|
| TANAMETER                 | 5 i Wi. |                                                                            |      | TYP.                       | MAX.     | J.111 |      |
| Power Supply<br>Current   | Icc     | In Read or Write mode, all DQs open Address inputs = 3.0V/0V, at f = 3 MHz | -    | 15                         | 30       | mA    |      |
| Input Leakage<br>Current  | ILI     | VIN = VSS to VDD                                                           | ı    | -                          | 90       | μА    |      |
| Output Leakage<br>Current | ILO     | VOUT = VSS to VDD                                                          | ı    | -                          | 90       | μΑ    |      |
| Input Low Voltage         | VIL     | -                                                                          | -0.5 | -                          | 0.8      | V     |      |
| Input High Voltage        | VIH     | -                                                                          | 2.0  | -                          | VDD +0.5 | V     |      |
| Output Low Voltage        | Vol     | IOL = 2.1 mA                                                               | -    | -                          | 0.45     | V     |      |
| Output High Voltage       | Vон     | IOH = -0.1mA                                                               | 2.4  | -                          | -        | V     |      |



## 14.3 FWH Interface Mode DC Operating Characteristics

(VDD = 3.3V  $\pm$  0.3V, Vss= 0V, Ta = 0 to 70° C)

| PARAMETER                          | SYM. | TEST CONDITIONS                                                                    |         | LIMIT | S        | UNIT   |  |
|------------------------------------|------|------------------------------------------------------------------------------------|---------|-------|----------|--------|--|
|                                    |      | TEST CONDITIONS                                                                    | MIN.    | TYP.  | MAX.     | OIVIII |  |
| Power Supply Current<br>Read       | Icc  | All lout = 0A, CLK = 33 MHz, in FWH mode operation.                                | -       | 15    | 25       | mA     |  |
| Power Supply Current Program/Erase | Icc  | CLK = 33 MHz, in FWH mode operation.                                               | -       | 18    | 30       | mA     |  |
| Standby Current 1                  | lsb1 | FWH4 = 0.9 VDD, CLK = 33 MHz, all inputs = 0.9 VDD / 0.1 VDD no internal operation | -       | 20    | 50       | uA     |  |
| Standby Current 2                  | lsb2 | FWH4 = 0.1 VDD, CLK = 33 MHz, all inputs = 0.9 VDD /0.1 VDD no internal operation. | -       | 3     | 10       | mA     |  |
| Input Low Voltage                  | VIL  | -                                                                                  | -0.5    | -     | 0.3 VDD  | V      |  |
| Input Low Voltage of #INIT         | VILI | -                                                                                  | -0.5    | -     | 0.2 VDD  | V      |  |
| Input High Voltage                 | VIH  | -                                                                                  | 0.5 VDD | -     | VDD +0.5 | V      |  |
| Input High Voltage of #INIT Pin    | Vihi | -                                                                                  | 1.35 V  | -     | VDD +0.5 | V      |  |
| Output Low Voltage                 | Vol  | IOL = 1.5 mA                                                                       | -       | -     | 0.1 VDD  | V      |  |
| Output High Voltage                | Vон  | IOH = -0.5 mA                                                                      | 0.9 VDD | -     | -        | V      |  |

## 14.4 Power-up Timing

| PARAMETER                   | SYMBOL     | TYPICAL | UNIT |
|-----------------------------|------------|---------|------|
| Power-up to Read Operation  | Tpu. READ  | 100     | μS   |
| Power-up to Write Operation | Tpu. WRITE | 5       | mS   |

## 14.5 Capacitance

 $(VDD = 3.3V, TA = 25^{\circ} C, f = 1 MHz)$ 

| PARAMETER           | SYMBOL | CONDITIONS | MAX. | UNIT |
|---------------------|--------|------------|------|------|
| I/O Pin Capacitance | CI/O   | VI/O = 0V  | 12   | pf   |
| Input Capacitance   | CIN    | VIN = 0V   | 6    | pf   |

Publication Release Date: Apr. 11, 2006 Revision A1



## 14.6 Programmer Interface Mode AC Characteristics

## **AC Test Conditions**

| PARAMETER                 | CONDITIONS                |
|---------------------------|---------------------------|
| Input Pulse Levels        | 0V to 0.9 VDD             |
| Input Rise/Fall Time      | < 5 nS                    |
| Input/Output Timing Level | 1.5V/1.5V                 |
| Output Load               | 1 TTL Gate and CL = 30 pF |

#### **AC Test Load and Waveform**



## 14.7 Read Cycle Timing Parameters

(VDD = 3.3V  $\pm$  0.3V, Vss = 0V, Ta = 0 to 70° C)

| PARAMETER                        | SYMBOL  | W39\ | /040FC | UNIT |
|----------------------------------|---------|------|--------|------|
| TANAMETER                        | STWIDOL | MIN. | MAX.   | ONT  |
| Read Cycle Time                  | Trc     | 350  | -      | nS   |
| Row / Column Address Set Up Time | Tas     | 50   | -      | nS   |
| Row / Column Address Hold Time   | Тан     | 50   | -      | nS   |
| Address Access Time              | TAA     | -    | 150    | nS   |
| Output Enable Access Time        | TOE     | -    | 75     | nS   |
| #OE Low to Active Output         | Tolz    | 0    | -      | nS   |
| #OE High to High-Z Output        | Тонz    | -    | 35     | nS   |
| Output Hold from Address Change  | Тон     | 0    | -      | nS   |



## 14.8 Write Cycle Timing Parameters

| PARAMETER                           | SYMBOL | MIN. | TYP. | MAX. | UNIT |
|-------------------------------------|--------|------|------|------|------|
| Reset Time                          | Trst   | 1    | -    | -    | μS   |
| Address Setup Time                  | Tas    | 50   | -    | -    | nS   |
| Address Hold Time                   | Тан    | 50   | -    | -    | nS   |
| R/#C to Write Enable High Time      | Tcwn   | 50   | -    | -    | nS   |
| #WE Pulse Width                     | TWP    | 100  | -    | -    | nS   |
| #WE High Width                      | TWPH   | 100  | -    | -    | nS   |
| Data Setup Time                     | Tos    | 50   | -    | -    | nS   |
| Data Hold Time                      | TDH    | 50   | -    | -    | nS   |
| #OE Hold Time                       | Тоен   | 0    | -    | -    | nS   |
| Byte programming Time               | Твр    | -    | 10   | 200  | μS   |
| Sector Erase Cycle Time (Note 2)    | TPEC   | -    | 0.6  | 6    | S    |
| Page Erase Cycle Time (Note 2)      | TPEC2  | -    | 0.3  | 6    | S    |
| Program/Erase Valid to RY/#BY Delay | TBUSY  | 90   | -    | -    | nS   |

Notes: 1. All AC timing signals observe the following guidelines for determining setup and hold times:

## 14.9 Data Polling and Toggle Bit Timing Parameters

| PARAMETER                        | SYMBOL  | W39V | 040FC | UNIT |
|----------------------------------|---------|------|-------|------|
| TAKAMETEK                        | STWIBOL | MIN. | MAX.  | ONT  |
| #OE to Data Polling Output Delay | TOEP    | -    | 350   | nS   |
| #OE to Toggle Bit Output Delay   | TOET    | -    | 350   | nS   |
| Toggle or Polling interval       | -       | 50   | -     | mS   |

Note1: Minimum timing interval between Toggle-check or Polling-check is required for sector /page erase only

Publication Release Date: Apr. 11, 2006 Revision A1

<sup>(</sup>a) High level signal's reference level is input high and (b) low level signal's reference level is input low. Ref. to the AC testing condition.

<sup>2.</sup> Exclude 00H pre-program prior to erasure. (In the pre-programming step of the embedded erase algorithm, all bytes are programmed to 00H before erasure



## 15. TIMING WAVEFORMS FOR PROGRAMMER INTERFACE MODE

## 15.1 Read Cycle Timing Diagram



## 15.2 Write Cycle Timing Diagram





Timing Waveforms for Programmer Interface Mode, continued

## 15.3 Program Cycle Timing Diagram



## 15.4 #DATA Polling Timing Diagram





Timing Waveforms for Programmer Interface Mode, continued

## 15.5 Toggle Bit Timing Diagram



## 15.6 Sector /Page Erase Timing Diagram





## 16. FWH INTERFACE MODE AC CHARACTERISTICS

#### 16.1 AC Test Conditions

| PARAMETER                 | CONDITIONS                |
|---------------------------|---------------------------|
| Input Pulse Levels        | 0.6 VDD to 0.2 VDD        |
| Input Rise/Fall Slew Rate | 1 V/nS                    |
| Input/Output Timing Level | 0.4VDD / 0.4VDD           |
| Output Load               | 1 TTL Gate and CL = 10 pF |

## 16.2 Read/Write Cycle Timing Parameters

(VDD =  $3.3V \pm 0.3V$ , Vss = 0V, Ta = 0 to 70° C)

| PARAMETER           | SYMBOL | W39V040FC |      | UNIT |
|---------------------|--------|-----------|------|------|
|                     |        | MIN.      | MAX. |      |
| Clock Cycle Time    | Tcyc   | 30        | -    | nS   |
| Input Set Up Time   | Tsu    | 7         | -    | nS   |
| Input Hold Time     | THD    | 0         | -    | nS   |
| Clock to Data Valid | TKQ    | 2         | 11   | nS   |

Note: Minimum and Maximum time have different load. Please refer to PCI specification.

## 16.3 Reset Timing Parameters

| PARAMETER                      | SYMBOL | MIN. | TYP. | MAX. | UNIT |
|--------------------------------|--------|------|------|------|------|
| VDD stable to Reset Active     | TPRST  | 1    | -    | -    | mS   |
| Clock Stable to Reset Active   | TKRST  | 100  | -    | -    | μS   |
| Reset Pulse Width              | TRSTP  | 100  | -    | -    | nS   |
| Reset Active to Output Float   | TRSTF  | -    | -    | 50   | nS   |
| Reset Inactive to Input Active | Trst   | 10   | -    | -    | μS   |

Note: All AC timing signals observe the following guidelines for determining setup and hold times:

Please refer to the AC testing condition.

<sup>(</sup>a) High level signal's reference level is input high and (b) low level signal's reference level is input low.



## 17. TIMING WAVEFORMS FOR FWH INTERFACE MODE

## 17.1 Read Cycle Timing Diagram



## 17.2 Write Cycle Timing Diagram





## 17.3 Program Cycle Timing Diagram





## 17.4 #DATA Polling Timing Diagram





## 17.5 Toggle Bit Timing Diagram





#### 17.6 Sector /Page Erase Timing Diagram





## 17.7 FGPI Register/Product ID Readout Timing Diagram



## 17.8 Reset Timing Diagram





## 18. ORDERING INFORMATION

| PART NO.    | ACCESS<br>TIME<br>(NS) | POWER SUPPLY<br>CURRENT MAX.<br>(MA) | STANDBY VDD<br>CURRENT MAX.<br>(MA) | PACKAGE                |
|-------------|------------------------|--------------------------------------|-------------------------------------|------------------------|
| W39V040FCP  | 11                     | 30                                   | 10                                  | 32L PLCC               |
| W39V040FCQ  | 11                     | 30                                   | 10                                  | 32L STSOP              |
| W39V040FCPZ | 11                     | 30                                   | 10                                  | 32L PLCC<br>Lead free  |
| W39V040FCQZ | 11                     | 30                                   | 10                                  | 32L STSOP<br>Lead free |

#### Notes:

- 1. Winbond reserves the right to make changes to its products without prior notice.
- 2. Purchasers are responsible for performing appropriate quality assurance testing on products intended for use in applications where personal injury might occur as a consequence of product failure.

#### 19. HOW TO READ THE TOP MARKING

Example: The top marking of 32-pin STSOP W39V040FCQ



1<sup>st</sup> line: Winbond logo

2<sup>nd</sup> line: the part number: W39V040FCQZ (Z: For Lead Free)

3<sup>rd</sup> line: the lot number

4<sup>th</sup> line: the tracking code: 345 O B FA

149: Packages made in '03, week 45

O: Assembly house ID: A means ASE, O means OSE, ...etc. B: IC revision; A means version A, B means version B, ...etc.

FA: Process code



## 20. PACKAGE DIMENSIONS

#### 20.1 32L PLCC



#### 20.2 32L STSOP





#### 21. VERSION HISTORY

| VERSION | DATE          | PAGE | DESCRIPTION    |
|---------|---------------|------|----------------|
| A1      | Apr. 11, 2006 | -    | Initial Issued |
|         |               |      |                |
|         |               |      |                |

## **Important Notice**

Winbond products are not designed, intended, authorized or warranted for use as components in systems or equipment intended for surgical implantation, atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, or for other applications intended to support or sustain life. Further more, Winbond products are not intended for applications wherein failure of Winbond products could result or lead to a situation wherein personal injury, death or severe property or environmental damage could occur.

Winbond customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Winbond for any damages resulting from such improper use or sales.

Please note that all data and specifications are subject to change without notice.

All the trademarks of products and companies mentioned in this datasheet belong to their respective owners