# Programmable Synchronous DC/DC Converter, Dual LDO Controller # **POWER MANAGEMENT** # Description The SC2688 combines a synchronous voltage mode controller with two low-dropout linear regulators providing most of the circuitry necessary to implement three DC/DC converters for powering advanced microprocessors such as Pentium® III. The SC2688 switching section features latched drive output for enhanced noise immunity, pulse by pulse current limiting and logic compatible shutdown. The SC2688 switching section operates at a fixed frequency of 140kHz, providing an optimum compromise between size, efficiency and cost in the intended application areas. The SC2688 linear sections are low dropout regulators with short circuit protection, supplying 1.5V for GTL bus and 2.5V for non-GTL I/O. #### **Features** - Synchronous design, enables no heatsink solution - 95% efficiency (switching section) - ◆ Designed for embedded Pentium® III requirements - ◆ 1.5V, 2.5V short circuit protected linear controllers ### **Applications** ◆ Embedded Pentium® III microprocessor supplies. # Typical Application Circuit # Absolute Maximum Ratings Exceeding the specifications below may result in permanent damage to the device, or device malfunction. Operation outside of the parameters specified in the Electrical Characteristics section is not implied. | Parameter | Symbol | Maximum | Units | |----------------------------------------|-------------------|-------------|-------| | VCC to AGND | V <sub>IN</sub> | -0.3 to +7 | V | | PGND to AGND | | ±1 | V | | BST to PGND | | -0.3 to +15 | V | | DH to PGND, DL to PGND (Note2) | | -1 to +15 | V | | Operating Temperature Range | T <sub>A</sub> | 0 to +70 | °C | | Junction Temperature Range | T <sub>J</sub> | 0 to +125 | °C | | Storage Temperature Range | T <sub>stg</sub> | -65 to +150 | °C | | Lead Temperature (Soldering) 10 Sec. | T <sub>LEAD</sub> | 300 | °C | | Thermal Resistance Junction to Ambient | $\theta_{JA}$ | 80 | °C/W | | Thermal Impedance Junction to Case | $\theta_{JC}$ | 25 | °C/W | # **Electrical Characteristics** Unless specified: VCC = 4.75V to 5.25V; GND = PGND = 0V; VOSENSE = $V_0$ ; 0mV < (CS+-CS-) < 60mV; LDOV = BST = 11.4V to 12.6V; $T_0$ = 0 to 70°C | Parameter | Conditions | Min | Тур | Max | Units | | |-----------------------------|--------------------------------------------------------|----------|-------|-------|---------|--| | Switching Section | Switching Section | | | | | | | Output Voltage | I <sub>o</sub> = 2A in Application Circuit | 1.238 | 1.250 | 1.263 | V | | | Supply Voltage | VCC | 4.5 | | 7 | V | | | Supply Current | VCC = 5.0V | | 8 | 15 | mA | | | Load Regulation | I <sub>o</sub> = 0.8A to 15A | | 1 | | % | | | Line Regulation | | | ±0.5 | | % | | | Current Limit Voltage | | 60 | 70 | 85 | mV | | | Oscillator Frequency | | 120 | 140 | 160 | kHz | | | Oscillator Max Duty Cycle | | 90 | 95 | | % | | | Peak DH Sink/Source Current | BSTH - DH = 4.5V, DH- PGNDH = 3.3V<br>DH- PGNDH = 1.5V | 1<br>100 | | | A<br>mA | | | Peak DL Sink/Source Current | BSTL - DL = 4.5V, DL - PGNDL= 3.3V<br>DL- PGNDH = 1.5V | 1<br>100 | | | A<br>mA | | | Gain (A <sub>OL</sub> ) | VOSENSE to V <sub>o</sub> | | 35 | | dB | | | FB Input current | V <sub>FB</sub> = 1.25V | | 1 | 2 | uA | | | Dead Time | | 40 | 100 | | ns | | # Electrical Characteristics (Cont.) Unless specified: VCC = 4.75V to 5.25V; GND = PGND = 0V; VOSENSE = $V_0$ ; 0mV < (CS+-CS-) < 60mV; LDOV = BST = 11.4V to 12.6V; $T_A$ = 0 to 70°C | Parameter | Conditions | Min | Тур | Max | Units | | |----------------------------------------|---------------------------------|-------|--------------|-------------|----------|--| | Linear Sections | | | | | | | | Quiescent Current | LDOV = 12V | | | 5 | mA | | | Output Voltage LDO1 | | 2.493 | 2.525 | 2.556 | V | | | Output Voltage LDO2 | | 1.496 | 1.515 | 1.534 | V | | | Reference Voltage | Iref < 100uA | 1.246 | 1.265 | 1.284 | V | | | Gain (A <sub>OL</sub> ) | LDOS (1,2) to GATE (1,2) | | 90 | | dB | | | Load Regulation | I <sub>0</sub> = 0 to 8A | | | 0.3 | % | | | Line Regulation | | | | 0.3 | % | | | Output Impedance | VGATE = 6.5V | | 1 | 1.5 | kΩ | | | LDOV Undervoltage Lockout | | 6.5 | 8.0 | 10 | V | | | LDOEN Threshold | | 1.3 | | 1.9 | V | | | LDOEN Sink Current | LDOEN = 3.3V<br>LDOEN = 0V | | 0.01<br>-200 | 1.0<br>-300 | μA<br>μA | | | Overcurrent Trip Voltage | % of Vo set point | 20 | 40 | 60 | % | | | Power-up Output Short Circuit Immunity | | 1 | 5 | 60 | ms | | | Output Short Circuit Glitch Immunity | | 0.5 | 4 | 30 | ms | | | Gate Pulldown Impedance | GATE (1,2) -AGND;<br>VCC+BST=0V | 80 | 300 | 750 | kΩ | | | VOSENSE Impedance | | 10 | | | kΩ | | #### Notes: <sup>(1)</sup> This device is ESD sensitive. Use of standard ESD handling precautions is required. <sup>(2)</sup> See Gate Resistor Selection recomendations. # Pin Configuration #### **TOP VIEW** GATE1 ☐ 1 16 AGND LDOS1 2 LDOS2 III 3 14 🔲 LDOV VCC Ⅲ 4 13 🞞 FB LDOEN I 5 12 🔲 EN CS- Ⅲ 6 11 <u>□</u> BST CS+ Ⅲ 7 10 🔲 DL 9 D PGND DH $\square$ (16 Pin SOIC) # Ordering Information | Device (1) | Package | Linear<br>Voltage | Temp<br>Range (T <sub>J</sub> ) | |------------|---------|-------------------|---------------------------------| | SC2688STR | SO-16 | 1.5V/2.5V | 0° to 125°C | #### Note: (1) Only available in tape and reel packaging. A reel contains 2500 devices. # Pin Descriptions | Pin # | Pin Name | Pin Function | |-------|----------|-----------------------------------------------------------------------| | 1 | GATE1 | Gate Drive Output LDO1 | | 2 | LDOS1 | Sense Input for LDO1 | | 3 | LDOS2 | Sense Input for LDO2 | | 4 | VCC | Input Voltage | | 5 | LDOEN | LDO Supply Monitor. | | 6 | CS- | Current Sense Input (negative) | | 7 | CS+ | Current Sense Input (positive) | | 8 | DH | High Side Driver Output | | 9 | PGND | Power Ground | | 10 | DL | Low Side Driver Output | | 11 | BST | Supply for Drivers | | 12 | EN (1) | Logic low shuts down the converter, High or open for normal operation | | 13 | FB | Switcher section feedback input | | 14 | LDOV | +12V for LDO section | | 15 | GATE2 | Gate Drive Output LDO2 | | 16 | AGND | Small Signal Analog and Digital Ground | #### Note: (1) All logic level inputs and outputs are open collector TTL compatible. # Block Diagram ## Layout Guidelines Careful attention to layout requirements are necessary for successful implementation of the SC2688 PWM controller. High currents switching at 140kHz are present in the application and their effect on ground plane voltage differentials must be understood and minimized. - 1). The high power parts of the circuit should be laid out first. A ground plane should be used, the number and position of ground plane interruptions should be such as to not unnecessarily compromise ground plane integrity. Isolated or semi-isolated areas of the ground plane may be deliberately introduced to constrain ground currents to particular areas, for example the input capacitor and bottom FET ground. - 2). The loop formed by the Input Capacitor(s) (Cin), the Top FET (Q1) and the Bottom FET (Q2) must be kept as small as possible. This loop contains all the high current, fast transition switching. Connections should be as wide and as short as possible to minimize loop inductance. Minimizing this loop area will a) reduce EMI, b) lower ground injection currents, resulting in electrically "cleaner" grounds for the rest of the system and c) minimize source ringing, resulting in more reliable gate switching signals. 3). The connection between the junction of Q1, Q2 and the output inductor should be a wide trace or copper region. It should be as short as practical. Since this connection has fast voltage transitions, keeping this connection short will minimize EMI. The connection between the output inductor and the sense resistor should be a wide trace or copper area, there are no fast voltage or current transitions in this connection and length is not so important, however adding unnecessary impedance will reduce efficiency. # Layout Guidelines (Cont.) - 4) The Output Capacitor(s) (Cout) should be located as close to the load as possible, fast transient load currents are supplied by Cout only, and connections between Cout and the load must be short, wide copper areas to minimize inductance and resistance. - 5) The SC2688 is best placed over a quiet ground plane area, avoid pulse currents in the Cin, Q1, Q2 loop flowing in this area. PGND should be returned to the ground plane close to the package. The AGND pin should be connected to the ground side of (one of) the output capacitor(s). If this is not possible, the AGND pin may be connected to the ground path between the Output Capacitor(s) and the Cin, Q1, Q2 loop. Under no circumstances should AGND be returned to a ground inside the Cin, Q1, Q2 loop. - 6) Vcc for the SC2688 should be supplied from the 5V supply through a $10\Omega$ resistor, the Vcc pin should be decoupled directly to AGND by a $0.1\mu F$ ceramic capacitor, trace lengths should be as short as possible. - 7) The Current Sense resistor and the divider across it should form as small a loop as possible, the traces running back to CS+ and CS- on the SC2688 should run parallel and close to each other. The $0.1\mu F$ capacitor should be mounted as close to the CS+ and CS- pins as possible. 8) Ideally, the grounds for the two LDO sections should be returned to the ground side of (one of) the output capacitor(s). #### Component Selection #### **SWITCHING SECTION** **OUTPUT CAPACITORS** - Selection begins with the most critical component. Because of fast transient load current requirements in modern microprocessor core supplies, the output capacitors must supply all transient load current requirements until the current in the output inductor ramps up to the new level. Output capacitor ESR is therefore one of the most important criteria. The maximum ESR can be simply calculated from: $$R_{ESR} \le \frac{V_t}{I_t}$$ Where V<sub>t</sub> = Maximum transient voltage excursion I, = Transient current step For example, to meet a 100mV transient limit with a 10A load step, the output capacitor ESR must be less than $10\text{m}\Omega$ . To meet this kind of ESR level, there are three available capacitor technologies. | | Each Cap. | | Otv | Total | | |------------------|-----------|-----------------|--------------|-----------|-------------------------------------------------| | Technology | C<br>(μF) | ESR $(m\Omega)$ | Qty.<br>Rqd. | C<br>(μF) | $\begin{array}{c} ESR \\ (m\Omega) \end{array}$ | | Low ESR Tantalum | 330 | 60 | 6 | 2000 | 10 | | OS-CON | 330 | 25 | 3 | 990 | 8.3 | | Low ESR Aluminum | 1500 | 44 | 5 | 7500 | 8.3 | The choice of which to use is simply a cost/performance issue, with Low ESR Aluminum being the cheapest, but taking up the most space. **INDUCTOR** - Having decided on a suitable type and value of output capacitor, the maximum allowable value of inductor can be calculated. Too large an inductor will produce a slow current ramp rate and will cause the output capacitor to supply more of the transient load current for longer - leading to an output voltage sag below the ESR excursion calculated above. The maximum inductor value may be calculated from: $$L \le \frac{R_{ESR} C}{I_{\star}} \cdot V_{A}$$ where $V_A$ is the lesser of $V_O$ or $\left(V_{IN}-V_O\right)$ The calculated maximum inductor value assumes 100% and 0% duty cycle capability, so some allowance must be made. Choosing an inductor value of 50 to 75% of the calculated maximum will guarantee that the inductor current will ramp fast enough to reduce the voltage dropped across the ESR at a faster rate than the capacitor sags, hence ensuring a good recovery from transient with no additional excursions. We must also be concerned with ripple current in the output inductor and a general rule of thumb has been to allow 10% of maximum output current as ripple current. Note that most of the output voltage ripple is produced by the inductor ripple current flowing in the output capacitor ESR. Ripple current can be calculated from: $$I_{L_{RIPPLE}} = \frac{V_{IN}}{4 \cdot L \cdot f_{OSC}}$$ Ripple current allowance will define the minimum permitted inductor value. **POWER FETS** - The FETs are chosen based on several criteria, with probably the most important being power dissipation and power handling capability. **TOP FET** - The power dissipation in the top FET is a combination of conduction losses, switching losses and bottom FET body diode recovery losses. a) Conduction losses are simply calculated as: $$\mathsf{P}_{\mathsf{COND}} = \mathsf{I}_\mathsf{O}^2 \cdot \mathsf{R}_{\mathsf{DS}(\mathsf{on})} \cdot \delta$$ where $$\delta = \text{duty cycle} \approx \frac{V_{\text{O}}}{V_{\text{IN}}}$$ b) Switching losses can be estimated by assuming a switching time, if we assume 100ns then: $$P_{SW} = I_O \cdot V_{IN} \cdot 10^{-2}$$ or more generally, $$P_{SW} = \frac{I_{O} \cdot V_{IN} \cdot (t_{r} + t_{f}) \cdot f_{OSC}}{4}$$ c) Body diode recovery losses are more difficult to estimate, but to a first approximation, it is reasonable to assume that the stored charge on the bottom FET body diode will be moved through the top FET as it starts to turn on. The resulting power dissipation in the top FET will be: $$P_{RR} = Q_{RR} \cdot V_{IN} \cdot f_{OSC}$$ To a first order approximation, it is convenient to only con- # Component Selection (Cont.) sider conduction losses to determine FET suitability. For a 5V in; 2.8V out at 14.2A requirement, typical FET losses would be: Using 1.5X Room temp $R_{\mbox{\tiny DS(ON)}}$ to allow for temperature rise. | FET type | $R_{DS(on)}$ (m $\Omega$ ) | P <sub>D</sub> (W) | Package | |----------|----------------------------|--------------------|--------------------| | IRL34025 | 15 | 1.69 | D <sup>2</sup> Pak | | IRL2203 | 10.5 | 1.19 | D <sup>2</sup> Pak | | Si4410 | 20 | 2.26 | S0-8 | **BOTTOM FET** - Bottom FET losses are almost entirely due to conduction. The body diode is forced into conduction at the beginning and end of the bottom switch conduction period, so when the FET turns on and off, there is very little voltage across it, resulting in low switching losses. Conduction losses for the FET can be determined by: $$P_{COND} = I_{O}^{2} \cdot R_{DS(on)} \cdot (1 - \delta)$$ For the example above: | FET type | $R_{DS(on)}$ (m $\Omega$ ) | P <sub>D</sub> (W) | Package | |----------|----------------------------|--------------------|--------------------| | IRL34025 | 15 | 1.33 | D <sup>2</sup> Pak | | IRL2203 | 10.5 | 0.93 | D <sup>2</sup> Pak | | Si4410 | 20 | 1.77 | S0-8 | Each of the package types has a characteristic thermal impedance. For the surface mount packages on double sided FR4, 2 oz printed circuit board material, thermal impedances of 40°C/W for the D²PAK and 80°C/W for the SO-8 are readily achievable. The corresponding temperature rise is detailed below: | | Temperature Rise (°C) | | | |----------|-----------------------|------------|--| | FET type | Top FET | Bottom FET | | | IRL34025 | 67.6 | 53.2 | | | IRL2203 | 47.6 | 37.2 | | | Si4410 | 180.8 | 141.6 | | It is apparent that single SO-8 Si4410 are not adequate for this application, but by using parallel pairs in each position, power dissipation will be approximately halved and temperature rise reduced by a factor of 4. **INPUT CAPACITORS** - since the RMS ripple current in the input capacitors may be as high as 50% of the output current, suitable capacitors must be chosen accordingly. Also, during fast load transients, there may be restrictions on input di/dt. These restrictions require useable energy storage within the converter circuitry, either as extra output capacitance or, more usually, additional input capacitors. Choosing low ESR input capacitors will help maximize ripple rating for a given size. **GATE RESISTOR SELECTION** - The gate resistors for the top and bottom switching FETs limit the peak gate current and hence control the transition time. It is important to control the off time transition of the top FET, it should be fast to limit switching losses, but not so fast as to cause excessive phase node oscillation below ground as this can lead to current injection in the IC substrate and erratic behaviour or latchup. The actual value should be determined in the application, with the final layout and FETs. #### **SHORT CIRCUIT PROTECTION - LINEARS** The Short circuit feature on the linear controllers is implemented by using the Rds(on) of the FETs. As output current increases, the regulation loop maintains the output voltage by turning the FET on more and more. Eventually, as the Rds(on) limit is reached, the FET will be unably to turn on more fully, and output voltage will start to fall. When the output voltage falls to approximately 40% of nominal, the LDO controller is latched off, setting output voltage to 0. Power must be cycled to reset the latch. To prevent false latching due to capacitor inrush currents or low supply rails, the current limit latch is initially disabled. It is enabled at a preset time (nominally 2ms) after both the LDOV and LDOEN pins rise above their lockout points. To be most effective, the linear FET Rds(on) should not be selected artificially low, the FET should be chosen so that, at maximum required current, it is almost fully turned on. If, for example, a linear supply of 1.5V at 4A is required from a 3.3V $\pm$ 5% rail, max allowable Rds(on) would be. Rds(on)max = $(0.95*3.3-1.5)/4 * 400m\Omega$ To allow for temperature effects $200m\Omega$ would be a suitable room temperature maximum, allowing a peak short circuit current of approximately 15A for a short time before shutdown. # Theory of Operation (Linear OCP) The Linear controllers in the SC2688 have built in Overcurrent Protection (OCP). An overcurrent is assumed to have occured when the external FET is turned fully on and the output currrent is R<sub>DS(ON)</sub> limited, this is detected by the gate voltage going very high while the output voltage is below approximately 40% of it's setpoint. To allow for capacitor charging and very short overcurrent durations, the gate voltage is ramped very slowly upwards whenever the output voltage is below the OCP threshold. To guarantee that the LDO output voltage is capable of reaching it's setpoint, the gate drive is disabled until both LDOV Undervoltage Lockout (UVLO) and LDOEN Threshold values are exceeded, ensuring that there is sufficient gate drive capability and sufficient LDO input voltage capability. A block diagram of one LDO controller is shown below. During a normal start-up, once LDOV and LDOEN have reached their thresholds, the GATEx pin is released and $C_{\text{RAMP}}$ is charged by 10nA causing the GATEx voltage to ramp at 10nA/10pF = 1V/ms. Once the GATEx output has ramped to the external FET threshold, Vout starts to ramp up, following GATEx. When Vout reaches the OCP threshold, approximately 40% of setpoint, switch S1 is closed and GATEx ramps up at a much faster rate, followed by Vout, until Vout reaches setpoint and the loop settles into steady state regulation. If at some later time, a short circuit is applied to the output, the GATEx voltage will ramp up quickly as Vout falls to try and maintain regulation. Once Vout has fallen to the OCP threshold, switch S1 will open and the gate will continue ramping at the 1V/ms rate. If the short is not removed before the GATEx output reaches approximately LDOV - 0.7V, the GATEx pin will be latched low, disabling the LDO If the LDO tries to start into a short, the gate ramps at the 1V/ms rate to LDOV - 0.7V, where the GATEx pin will be latched low. # **Typical Characteristics** # Outline Drawing - SO-16 #### Land Pattern - SO-16 # Contact Information Semtech Corporation Power Management Products Division 200 Flynn Road, Camarillo, CA 93012 Phone: (805)498-2111 FAX (805)498-3804