# 1M x 32 SRAM MODULE ## SYS321000ZK/LK - 012/015/020/025 Issue 1.5: December 1998 ## **Description** The SYS321000ZK/LK is a industry standard plastic 32Mbit Static RAM Module housed in a 72 pin plastic SIMM & ZIP package organised as 1M x 32. The module utilises fast SRAMs housed in SOJ packages, and uses double sided surface mount techniques to achieve a very high density module. The module has four Chip Selects, which allow reading and writing to individual bytes or words. The pins PD0-3, are used to identify module memory density in applications where alternative modules can be interchanged. #### **Features** - Access Times of 12/15/20/25 ns. - 72 Pin ZIP, SIMM package - 5 Volt Supply ± 10%. - Low Power Dissipation: Average (min cycle) 7.48 W (Max). Standby -L Version (CMOS) 22 mW (Max). - · Completely Static Operation. - On-board Supply Decoupling Capacitors. - Equivalent to EDI part EDI8F321024C, IDT part IDT7MP4120, and Cypress part CYM1851. ### **Package Details** Plastic 72 Pin SIMM Plastic 72 Pin ZIP ### **DC OPERATING CONDITIONS** | Absolute Maximum Ratings (1) | | | | | | |------------------------------------------------|---------------------------|------|-----|-----|------| | Parameter | Symbol | Min | Тур | Max | Unit | | Voltage on any pin relative to V <sub>ss</sub> | $V_T^{(2)}$ | -0.3 | - | 7.0 | V | | Power Dissipation | $P_{\scriptscriptstyleT}$ | - | - | 8.0 | W | | Storage Temperature | $T_{stg}$ | -55 | - | 125 | °C | Notes: (1) Stresses above those listed may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. (2) $V_T$ can be -2.0V pulse of less than 10ns. | Recommended Operating Conditions | | | | | | | | |----------------------------------|--------------|-----------------|------|-----|----------------------|------|--| | Parameter | | Symbol | Min | Тур | Max | Unit | | | Supply Voltage | | V <sub>cc</sub> | 4.5 | 5.0 | 5.5 | V | | | Input High Voltage | | $V_{IH}$ | 2.2 | - | V <sub>cc</sub> +0.3 | V | | | Input Low Voltage | | $V_{_{\rm IL}}$ | -0.3 | - | 0.8 | V | | | Operating Temperature | (Commercial) | $T_A$ | 0 | - | 70 | °C | | | | (Industrial) | $T_Al$ | -40 | - | 85 | °C | | | DC Electrical Characteristics (V <sub>cc</sub> | =5V±10 | 0%) TA 0 to 70 °C | | | | | |------------------------------------------------|-----------------------------|---------------------------------------------------------------------------------------------------|-----|-----|------|------| | Parameter | Symbol | Test Condition | Min | Тур | max | Unit | | I/P Leakage Current Address, OE, WE | I | $0V \le V_{IN} \le V_{CC}$ | -16 | - | 16 | μΑ | | Output Leakage Current Worst Case | $I_{LO}$ | $\overline{\text{CS}} = V_{\text{IH}, V_{\text{I/O}}} = \text{GND to V}_{\text{CC}}$ | -16 | - | 16 | μΑ | | Average Supply Current | $I_{CC1}$ | Min. Cycle, $\overline{CS} = V_{IL}, V_{IL} \leq V_{IN} \leq V_{IH}$ | - | - | 1360 | mΑ | | Standby Supply Current TTL | I <sub>SB1</sub> | $\overline{CS} = V_{IH}$ | - | - | 480 | mΑ | | CMOS | I <sub>SB2</sub> | $\overline{\text{CS}} \ge V_{\text{CC}}^{-0.2V}, 0.2 \le V_{\text{IN}} \le V_{\text{CC}}^{-0.2V}$ | - | - | 80 | mΑ | | Output Voltage | $V_{\scriptscriptstyle OL}$ | $I_{OL} = 8.0 \text{mA}$ | - | - | 0.4 | V | | | $V_{OH}$ | $I_{OH} = -4.0 \text{mA}$ | 2.4 | - | - | V | Typical values are at $V_{cc}$ =5.0V, $T_A$ =25°C and specified loading. $\overline{CS}$ above refers to $\overline{CS1}$ ~4. | Capacitance (V <sub>CC</sub> =5V±10%,T <sub>A</sub> =25°C) | Note: Capacitano | e calculated, | not measured. | | |------------------------------------------------------------|-------------------------|---------------|---------------|--| | Parameter | Symbol Test Condition | max | Unit | | | Input Capacitance (Address, OE, WE) | $C_{IN1}$ $V_{IN} = 0V$ | 64 | pF | | | I/P Capacitance (other) | $C_{IN2}$ $V_{IN} = 0V$ | 10 | pF | | | I/O Capacitance | $C_{I/O} V_{I/O} = 0V$ | 80 | pF | | | | | | | | # **AC Test Conditions** # **Output Load** \* Input pulse levels: 0V to 3.0V \* Input rise and fall times: 3ns \* Input and Output timing reference levels: 1.5V \* Output load: see diagram \* V<sub>cc</sub>=5V±10% # **Operation Truth Table** | <u>cs</u> | ŌĒ | WE | DATA PINS | SUPPLY CURRENT | MODE | |-----------|----|----|----------------|--------------------------------------------------------|---------| | Н | Х | Х | High Impedance | I <sub>SB1</sub> , I <sub>SB2</sub> , I <sub>SB3</sub> | Standby | | L | L | Н | Data Out | I <sub>CC1</sub> | Read | | L | Н | L | Data In | I <sub>CC1</sub> | Write | | L | L | L | Data In | I <sub>CC1</sub> | Write | | L | Н | Н | High-Impedance | I <sub>SB1</sub> , I <sub>SB2</sub> , I <sub>SB3</sub> | High-Z | Notes: $H = V_{IH}$ : $L = V_{IL}$ : $X = V_{IH}$ or $V_{IL}$ # **AC OPERATING CONDITIONS** | Read | Cyc | le | |------|-----|----| | | | | | | | -1 | 12 | -1 | 15 | -2 | 20 | -2 | 25 | | |------------------------------------|------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|------| | Parameter | Symbol | min | max | min | max | min | max | min | max | Unit | | Read Cycle Time | $t_{_{RC}}$ | 12 | - | 15 | - | 20 | - | 25 | - | ns | | Address Access Time | t <sub>AA</sub> | - | 12 | - | 15 | - | 20 | - | 25 | ns | | Chip Select Access Time | t <sub>ACS</sub> | - | 12 | - | 15 | - | 20 | - | 25 | ns | | Output Enable to Output Valid | $t_{OE}$ | - | 6 | - | 7 | - | 10 | - | 12 | ns | | Output Hold from Address Change | $t_{OH}$ | 3 | - | 3 | - | 4 | - | 5 | - | ns | | Chip Selection to Output in Low Z | t <sub>CLZ</sub> | 3 | - | 3 | - | 3 | - | 3 | - | ns | | Output Enable to Output in Low Z | $t_{\scriptscriptstyle OLZ}$ | 0 | - | 0 | - | 0 | - | 0 | - | ns | | Chip Deselection to O/P in High Z | $\mathbf{t}_{\text{CHZ}}$ | 0 | 7 | 0 | 7 | 0 | 8 | 0 | 10 | ns | | Output Disable to Output in High Z | $\mathbf{t}_{OHZ}$ | 0 | 7 | 0 | 7 | 0 | 8 | 0 | 10 | ns | | Write Cycle | | | | | | | | | | | |---------------------------------|-------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|------| | | | -12 | | -15 | | -20 | | -25 | | | | Parameter | Symbol | min | max | min | max | min | max | min | max | Unit | | Write Cycle Time | $t_{wc}$ | 12 | - | 15 | - | 20 | - | 25 | - | ns | | Chip Selection to End of Write | $t_{_{\mathrm{CW}}}$ | 8 | - | 12 | - | 15 | - | 15 | - | ns | | Address Valid to End of Write | t <sub>AW</sub> | 8 | - | 12 | - | 15 | - | 15 | - | ns | | Address Setup Time | t <sub>AS</sub> | 0 | - | 0 | - | 0 | - | 0 | - | ns | | Write Pulse Width | $t_{_{\mathrm{WP}}}$ | 15 | - | 15 | - | 15 | - | 15 | - | ns | | Write Recovery Time | $\mathbf{t}_{WR}$ | 0 | - | 0 | - | 0 | - | 0 | - | ns | | Write to Output in High Z | $\mathbf{t}_{WHZ}$ | 0 | 6 | 0 | 7 | 0 | 8 | 0 | 10 | ns | | Data to Write Time Overlap | $\mathbf{t}_{\scriptscriptstyleDW}$ | 6 | - | 8 | - | 10 | - | 12 | - | ns | | Data Hold from Write Time | $\mathbf{t}_{DH}$ | 0 | - | 0 | - | 0 | - | 0 | - | ns | | Output active from End of Write | $t_{ow}$ | 0 | - | 0 | - | 0 | - | 0 | - | ns | ## Read Cycle Timing Waveform (1,2) ### **AC Read Characteristics Notes** - (1) WE is High for Read Cycle. - (2) All read cycle timing is referenced from the last valid address to the first transition address. - (3) t<sub>CHZ</sub> and t<sub>OHZ</sub> are defined as the time at which the outputs achieve open circuit conditions and are not referenced to output voltage levels. - (4) At any given temperature and voltage condition, t<sub>CHZ</sub> (max) is less than t<sub>CLZ</sub> (min) both for a given module and from module to module. - (5) These parameters are sampled and not 100% tested. # Write Cycle No.1 Timing Waveform(1,4) ## Write Cycle No.2 Timing Waveform (1,5) ### **AC Write Characteristics Notes** - (1) All write cycle timing is referenced from the last valid address to the first transition address. - (2) All writes occur during the overlap of $\overline{CS1} \sim 4$ and $\overline{WE}$ low. - (3) If $\overline{OE}$ , $\overline{CS1}\sim4$ , and $\overline{WE}$ are in the Read mode during this period, the I/O pins are low impedance state. Inputs of opposite phase to the output must not be applied because bus contention can occur. - (4) Dout is the Read data of the new address. - (5) OE is continuously low. - (6) Address is valid prior to or coincident with $\overline{CS1}\sim4$ and $\overline{WE}$ low, too avoid inadvertant writes. - (7) CS1~4 or WE must be high during address transitions. - (8) When $\overline{CS1}\sim4$ are low: I/O pins are in the output state. Input signals of opposite phase leading to the output should not be applied. - (9) Defined as the time at which the outputs achieve open circuit conditions and are not referenced to output voltage levels. These parameters are sampled and not 100% tested. ### Package Information Dimensions in mm(inches) #### Plastic 72 Pin ZIP #### **Plastic 72 Pin SIMM** ### **Ordering Information** #### Note: Although this data is believed to be accurate the information contained herein is not intended to and does not create any warranty of merchantibility or fitness for a particular purpose. Our products are subject to a constant process of development. Data may be changed without notice. Products are not authorised for use as critical components in life support devices without the express written approval of a company director.