# Bt467 ### **Distinguishing Features** - 220, 170 MHz Operation - 8:1 Multiplexed TTL Pixel Ports - Register Compatibility with Bt458 - 256-Word Dual-Port Color Palette - · Four-Word Dual-Port Overlay Palette - RS-343A-Compatible Outputs - · Bit Plane Read and Blink Masks - · Programmable Offset - · Standard MPU Interface - 145-pin PGA, 160-pin PQFP Package - +5 V CMOS Monolithic Construction ## **Applications** - High-Resolution Color Graphics - CAE/CAD/CAM - Image Processing - Video Reconstruction #### **Related Products** - Bt431 - Bt438 - Bt458 ## **Functional Block Diagram** Brooktree Corporation • 9868 Scranton Rd. • San Diego, CA 92121-3707 (619) 452-7580 • 1 (800) 2-BT-APPS • FAX: (619) 452-1249 • Internet:apps@brooktree.com L467001 Rev. D 220 MHz Monolithic CMOS 256-Color Palette RAMDAC™ ### **Product Description** The Bt467 is designed specifically for high-performance, high-resolution color graphics. The architecture enables the display of 1600 x 1280 bit-mapped color graphics (up to eight bits per pixel plus up to two bits of overlay information). This minimizes the requirements for costly ECL interfacing, as most of the high-speed (pixel clock) logic is contained on chip. The 8:1 multiple pixel ports and internal multiplexing enable TTL-compatible interface (up to 29 MHz) to the frame buffer, while maintaining the 220 MHz video data rates required for 76 Hz systems. The Bt467 contains a 256 x 24 color lookup table with triple 8-bit video D/A converters. The Bt467 is also register-compatible with the Bt458, providing Bt458 software/device driver compatibility. In addition, extended registers are optional, providing such features as testability enhancements, sync output, and pedestal option. The Bt467 has 0 IRE setup with no composite sync on the green channel. An output is provided for either separate sync or PLL for synchronization. On-chip features include programmable blink rates, bit plane masking and blinking, color overlay capability, and a dual-port color palette RAM. The Bt467 generates RS-343A-compatible red, green, and blue and can drive doubly terminated $75\Omega$ coax directly, without requiring external buffering. The differential and integral linearity errors of the D/A converters are guaranteed to be a maximum of $\pm 1$ LSB over the full temperature range. **Brooktree**® Copyright© 1994 Brooktree Corporation. All rights reserved. Print date: 10/28/94 Brooktree reserves the right to make changes to its products or specifications to improve performance, reliability, or manufacturability. Information furnished by Brooktree Corporation is believed to be accurate and reliable. However, no responsibility is assumed by Brooktree Corporation for its use; nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by its implication or otherwise under any patent or patent rights of Brooktree Corporation. Brooktree is a registered trademark of Brooktree Corporation. Product names and services used in this publication are for identification purposes only and may be trademarks or registered trademarks of their respective companies. Specifications are subject to change without notice. PRINTED IN THE UNITED STATES OF AMERICA **7811073 0032615 065** ### **Circuit Description** #### MPU Interface As illustrated in the functional block diagram, the Bt467 supports a standard MPU bus interface, allowing the MPU direct access to the internal control registers and color/overlay palettes. The dual-port color palette RAM and dual-port overlay RAM allow color updating without contention with the display refresh process. As shown in Table 1, the C0, C1, and CEXT control inputs, in conjunction with the internal address register, specify which control register, color palette RAM entry, or overlay RAM will be accessed by the MPU. CEXT is used to specify Bt458 register compatibility or access to the extended register set. The 8-bit address register (ADDR0-7) is used to address the internal RAM and registers, eliminating the requirement for external address multiplexers. ADDR0 corresponds to D0 and is the least significant bit. #### Bt467 Reading/Writing Color Data To write color data, the MPU loads the address register with the address of the color palette RAM location or overlay RAM to be modified. The MPU performs three successive write cycles (red, green, and blue), using C0 and C1 to select either the color palette RAM or overlay RAM. After the blue write cycle, the three bytes of color information are concatenated into a 24-bit word and written to the location specified by the address register. The address register then increments to the next location, which the MPU may modify by writing another sequence of red, green, and blue data. To read color data, the MPU loads the address register with the address of the color palette RAM location or overlay RAM to be read. The MPU performs three successive read cycles (red, green, and blue), using C0 and C1 to select either the color palette RAM or over- | ADDR0-7 | CEXT | C1 | C0 | Addressed by MPU | |-----------|------|----|----|---------------------| | \$xx | X | 0 | 0 | address register | | \$00-\$FF | х | 0 | 1 | color palette RAM | | \$00 | X | 1 | 1 | overlay color 0 | | \$01 | X | 1 | 1 | overlay color 1 | | \$02 | X | 1 | 1 | overlay color 2 | | \$03 | X | 1 | 1 | overlay color 3 | | \$00 | X | 1 | 0 | ID Register (\$80) | | \$01 | X | 1 | 0 | Revision Register | | \$02 | X | 1 | 0 | reserved (\$00) | | \$03 | X | 1 | 0 | reserved (\$00) | | \$04 | X | 1 | 0 | read mask register | | \$05 | X | 1 | 0 | blink mask register | | \$06 | X | 1 | 0 | command register 0 | | \$07 | X | 1 | 0 | test register 0 | | \$08 | 1 | 1 | 0 | command register 1 | | \$09 | 1 | 1 | 0 | command register 2 | | \$0A | 1 | 1 | 0 | reserved (\$00) | | \$0B | 1 | 1 | 0 | test register 1 | | \$0C | 1 | 1 | 0 | red signature | | \$0D | 1 | 1 | 0 | green signature | | \$0E | 1 | 1 | 0 | blue signature | | \$0F | 1 | 1 | 0 | reserved (\$00) | Table 1. Address Register (ADDR) Operation. lay RAM. Following the blue read cycle, the address register increments to the next location, which the MPU may read by reading another sequence of red, green, and blue data. When accessing the color palette RAM, the address register resets to \$00 after a blue read or write cycle to location \$FF. When accessing the overlay registers, the address register increments to \$04 following a blue read or write cycle to overlay Register 3. To keep track of the red, green, and blue read/write cycles, the address register has two additional bits that count modulo three. They are reset to zero when the MPU reads or writes to the address register. In the Bt458 registercompatibility mode, the MPU does not have access to these bits. However, in the extended register mode, the modulus three is accessible as read-only register bits through Command Register 1. This provides the state of these two bits after the last color was loaded. These two bits provide the state of the read/write cycle after the last color is loaded. #### Additional Information Although the color palette RAM and overlay registers are dual ported, if the pixel and overlay data are addressing the same palette entry being written to by the MPU during the write cycle, one or more of the pixels on the display screen may be disturbed. A maximum of one pixel is disturbed if the write data from the MPU are valid during the entire chip enable time. The control registers can also be accessed through the address register in conjunction with the C0, C1, and CEXT inputs, as specified in Table 1. All control registers may be written to or read by the MPU at any time. The address register does not increment following read or write cycles to the control registers, facilitating read-modify-write operations. If an invalid address is loaded into the address register, data written to the device will be ignored and invalid data will be read by the MPU. Figure 1 illustrates the MPU read/write timing of the Bt467. Figure 1. MPU Read/Write Timing. #### Frame Buffer Interface To enable the transfer of pixel data from the frame buffer at TTL data rates, the Bt467 incorporates internal latches and multiplexers. As illustrated in Figure 2, on the rising edge of LD, sync and blank information, color information (up to eight bits per pixel), and overlay information (up to two bits per pixel), for eight consecutive pixels, are latched into the device. With this configuration, the sync and blank timing will be recognized only with 8-pixel resolution. Typically, the LD signal is used to clock external circuitry to generate the basic video timing. At each clock cycle, the Bt467 outputs color information based on the $\{A\}$ inputs, followed by the $\{B\}$ inputs, followed by the $\{C\}$ inputs, etc., until all eight pixels have been output, at which point the cycle repeats. The overlay inputs may have pixel timing, facilitating the use of additional bit planes in the frame buffer to control overlay selection on a pixel basis. Or, they may be controlled by external character or cursor generation logic. To simplify the frame buffer interface timing, LD may be phase shifted relative to CLOCK. It is recommended that the CLOCK and LOAD signals from the Bt438/439 be connected directly to the Bt467 to guarantee a pipeline reset of eight pipeline delays. This enables the LD signal to be derived by externally dividing CLOCK by eight, independent of the propagation delays of the LD generation logic. As a result, the pixel and overlay data are latched on the rising edge of LD, independent of the clock phase. Internal logic maintains an internal LOAD signal synchronous to CLOCK and is guaranteed to follow the LD signal by at least one, but not more than eight clock cycles. This LOAD signal transfers the latched pixel and overlay data into a second set of latches, which are then internally multiplexed at the pixel clock rate. Only one rising edge of LD should occur every eight clock cycles. Otherwise, the internal LOAD generation circuitry assumes it is not locked onto the LD signal and will continuously attempt to resynchronize itself to LD. Figure 2. Video Input/Output Timing. ### Read and Blink Masking At each clock cycle, eight bits of color information (P0-P7) and two bits of overlay information (OL0, OL1) for each pixel are processed by the read mask, blink mask, and command registers. These registers are not initialized. They must be initialized by the user after power up for proper operation. Through the control registers, individual bit planes may be enabled or disabled for display, and/or blinked at one of four blink rates and duty cycles. To ensure that a color change caused by blinking does not occur during the active display time (i.e., in the middle of the screen), the Bt467 monitors the BLANK\* input to determine vertical retrace intervals. A vertical retrace interval occurs when BLANK\* has been a logical zero for at least 256 LD cycles. The processed pixel data are then used to select which color palette entry or overlay register is to provide color information. P0 is the LSB when addressing the color palette RAM. Table 2 is the truth table used for color selection. When using multiple Bt467s, the Blink Mask Register bits will disable blinking. #### Video Generation At every clock cycle, the selected color information from the color palette RAMs or overlay registers is presented to the D/A converters. The BLANK\* input, pipelined to maintain synchronization with the pixel data, adds an appropriately weighted current to the analog outputs, producing the specific output levels required for video applications, as illustrated in Figures 3 and 4. The varying output current from each of the D/A converters produces a corresponding voltage level, which is used to drive the color CRT monitor. Tables 3 through 6 detail how the BLANK\* input modifies the output levels. The D/A converters on the Bt467 use a segmented architecture in which bit currents are routed to either the current output or GND by a sophisticated decoding scheme. This architecture eliminates the need for precision component ratios and greatly reduces the switching transients associated with turning current sources on or off. Monotonicity and low glitch are guaranteed by use of identical current sources and current steering their outputs. An on-chip operational amplifier stabilizes the D/A converter's full-scale output current against temperature and power supply variations. The Bt467 does not have a sync current source on the green channel (IOG) as does the Bt458. However, to generate a sync on green (IOG), the PLL/sync signal can be programmed to generate sync current. Sync on green can be generated by tying the IOG and PLL/Sync output signals together. This combination will supply the appropriate sync current (see Figures 5 and 6). This output signal combination should be properly terminated to ground through a 75 $\Omega$ resistor. | | OL0 | P0-P7 | Addressed by frame | |-----|--------------------------------------|---------------------------------------|------------------------------------------------------| | 0 | 0 | \$00 | color palette entry \$00 | | 0 . | .0 | \$01 | color palette entry \$01 | | : | : | : | | | 0 | .0 | \$FF | color palette entry \$FF | | 0 | 0 | \$xx | overlay color 0 | | 0 | 1 | \$xx | overlay color 1 | | 1 | 0 | \$xx | overlay color 2 | | 1 | 1 | \$xx | overlay color 3 | | | 0<br>0<br>:<br>0<br>0<br>0<br>1<br>1 | 0 0 0 0 : : 0 0 0 0 0 0 0 1 1 1 0 1 1 | 0 0 \$01 : : : : 0 0 \$FF 0 0 \$xx 0 1 \$xx 1 0 \$xx | Table 2. Palette and Overlay Select Truth Table. | IOR, IOG, IOB | | | |---------------|-------|---| | МА | V | | | 19.05 | 0.714 | | | | | | | | | | | · | : | | | | | | | 0.00 | 0.000 | | | | | | | L | | 1 | Note: 75 $\Omega$ doubly terminated load, RSET = 495 $\Omega$ , and VREF = 1.235 V. Blank pedestal = 0 IRE. RS-343A levels and tolerances are assumed on all levels. For full-scale voltage of 0.700 V, RSET = 495 $\Omega$ . Figure 3. Composite Video Output Waveform (SETUP = 0 IRE). | Description | IOR, IOG, IOB<br>(mA) | BLANK* | DAC<br>Input Data | |-------------|-----------------------|--------|-------------------| | WHITE | 19.05 | 1 | \$FF | | DATA | data | 1 | data | | BLACK | 0 | 1 | \$00 | | BLANK | 0 | 0 | \$xx | Typical with full-scale IOG = 19.05 mA. RSET = 495 $\Omega$ , and VREF = 1.235 V. Blank pedestal = 0 IRE. For full-scale voltage of 0.700 V, RSET = 495 $\Omega$ . Table 3. Video Output Truth Table (SETUP = 0 IRE). Note: 75 $\Omega$ doubly terminated load, RSET = 495 $\Omega$ , and VREF = 1.235 V. Blank pedestal = 7.5 IRE. RS-343A levels and tolerances assumed on all levels. For full-scale voltage of 0.700 V, RSET = 495 $\Omega$ . Figure 4. Composite Video Output Waveform (SETUP = 7.5 IRE). | Description | IOR, IOG, IOB<br>(mA) | BLANK* | DAC<br>Input Data | |-------------|-----------------------|--------|-------------------| | WHITE | 19.05 | 1 | \$FF | | DATA | data + 1.44 | 1 | data | | BLACK | 1.44 | 1 | \$00 | | BLANK | 9 <b>0</b> 3 9 | 0 | \$xx | | | i . | 1 | | Typical with full-scale IOG = 19.05 mA. RSET = 495 $\Omega$ , and VREF = 1.235 V. Blank pedestal = 7.5 IRE. For full-scale voltage of 0.700 V, RSET = 495 $\Omega$ . Table 4. Video Output Truth Table (SETUP = 7.5 IRE). Note: 75 $\Omega$ doubly terminated load, RSET = 495 $\Omega$ , and VREF = 1.235 V. Blank pedestal = 0 IRE. RS-343A levels and tolerances are assumed on all levels. Figure 5. Composite Video Output Waveform (SETUP = 0 IRE) PLL/SYNC Externally Tied To IOG. | Description | IOG<br>(mA) | IOR, IOB<br>(mA) | SYNC* | BLANK* | DAC<br>Input Data | |-------------|-------------|------------------|-------|--------|-------------------| | WHITE | 26.67 | 18.60 | 1 | 1 | \$FF | | DATA | data + 8.05 | data | 1 | 1 | data | | DATA-SYNC | data | data | 0 | 1 | data | | BLACK | 8.05 | 0 | 1 | 1 | \$00 | | BLACK-SYNC | 0 | 0 | 0 | 1 | \$00 | | BLANK | 8.05 | 0 | 1 | 0 | \$xx | | SYNC | 0 | 0 | 0 | 0 | \$xx | Note: Typical with full-scale IOG = 26.67 mA. RSET = 495 $\Omega$ , and VREF = 1.235 V. Blank pedestal = 0 IRE. Table 5. Video Output Truth Table (SETUP = 0 IRE). Note: 75 $\Omega$ doubly terminated load, RSET = 495 $\Omega$ , and VREF = 1.235 V. RS-343A levels and tolerances are assumed on all levels. Figure 6. Composite Video Output Waveform (SETUP = 7.5 IRE) PLL/SYNC Externally Tied To IOG. | Description | IOG<br>(mA) | IOR, IOB<br>(mA) | SYNC* | BLANK* | DAC<br>Input Data | |--------------------------------------|-------------------------------------|-------------------------------------|-------------|------------------|------------------------------| | WHITE<br>DATA<br>DATA-SYNC<br>BLACK | 26.67<br>data + 9.05<br>data + 1.44 | 19.05<br>data + 1.44<br>data + 1.44 | 1<br>1<br>0 | 1<br>1<br>1 | \$FF<br>data<br>data | | BLACK<br>BLACK-SYNC<br>BLANK<br>SYNC | 9.05<br>1.44<br>7.62<br>0 | 1.44<br>1.44<br>0<br>0 | 0<br>1<br>0 | 1<br>1<br>0<br>0 | \$00<br>\$00<br>\$xx<br>\$xx | Note: Typical with full-scale IOG = 26.67 mA. RSET = 495 $\Omega$ , and VREF = 1.235 V. Blank pedestal = 7.5 IRE. Table 6. Video Output Truth Table (SETUP = 7.5 IRE). ## **Internal Registers** ## Command Register 0 The command register may be written to or read by the MPU at any time and is not initialized. It must be initialized by the user after power up for proper operation. CR0 corresponds to data bus bit D0. | CR07 | Multiplex select (0) 8:1 multiplexing (1) 8:1 multiplexing | It is only possible to set the pipeline delay of the Bt467 to a fixed 8-clock cycle. When using multiple Bt467s, the Bt467s must be reset to a fixed pipeline delay after initializing the command registers. | |------------|------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CR06 | RAM enable (0) use overlay color 0 (1) use color palette RAM | When the overlay display bits are 00, this bit specifies whether to use the color palette RAM or overlay color 0 to provide color information. | | CR05, CR04 | Blink rate selection (00) Medium (25%/75%) (01) Short (50%/50%) (10) Medium (50%/50%) (11) Long (50%/50%) | These two bits control the blink rate and duty cycle. The percentages specify the duty cycle (% Masked/% Displayed). | | CR03 | OL1 blink enable (0) disable blinking (1) enable blinking | If a logical one, this bit forces the OL1 {A-H} inputs to toggle between a logical zero and the input value at the selected blink rate prior to selecting the palettes. A value of logical zero does not affect the values of the OL1 {A-H} inputs. In order for overlay 1 bit plane to blink, bit CR01 must be set to a logical one. | | CR02 | OL0 blink enable (0) disable blinking (1) enable blinking | If a logical one, this bit forces the OLO {A-H} inputs to toggle between a logical zero and the input value at the selected blink rate prior to selecting the palettes. A value of logical zero does not affect the values of the OLO {A-H} inputs. In order for overlay 0 bit plane to blink, bit CR00 must be set to a logical one. | | CR01 | OL1 display enable (0) disable (1) enable | If a logical zero, this bit forces the OL1 {A-H} inputs to a logical zero prior to selecting the palettes. A value of a logical one does not affect the values of the OL1 {A-H} inputs. | | CR00 | OL0 display enable (0) disable (1) enable | If a logical zero, this bit forces the OL0 {A-H} inputs to a logical zero prior to selecting the palettes. A value of a logical one does not affect the values of the OL0 {A-H} inputs. | ### **Command Register 1** The command register may be written to or read by the MPU at any time and is not initialized. CR10 corresponds to data bus bit D0. | CR17, CR16 | Address counters | T<br>lo | |------------|-----------------------------------------------------------|----------| | | (0,0) red<br>(0,1) green<br>(1,0) blue<br>(1,1) undefined | to<br>lo | | CR15 | reserved (logical zero) | | | CR14 | reserved (logical zero) | | | CR13 | reserved (logical zero) | | | CR12 | reserved (logical zero) | | | CR11 | reserved (logical zero) | | | CR10 | reserved (logical zero) | | This is a read-only register bit that specifies the location of the modulus a,b addresses. This is useful to determine the last location written to during the load of the palette RAM. These bits are read only. ### **Command Register 2** The command register may be written to or read by the MPU at any time and is not initialized. It must be initialized by the user after power up for proper operation. CR20 corresponds to data bus bit D0. | | | - | |------------|-----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CR27 | reserved (logical zero) | | | CR26 | Pedestal enable (0) 0 IRE pedestal (1) 7.5 IRE pedestal | This bit specifies whether a 0 or 7.5 IRE blanking pedestal is to be generated on the video outputs. 0 IRE specifies that the black and blank levels are the same. | | CR25, CR24 | Load palette RAM select (00) normal (01) red RAMDAC (10) green RAMDAC (11) blue RAMDAC | If (00) is specified, color data is loaded into the Bt467 using three write cycles (red, green, and blue). Color data is output using three read cycles (red, green, and blue). Modes (01), (10), and (11) enable the Bt467 to emulate a single-channel RAMDAC using only the green channel. The Bt467 expects color data to be input and output using (red, green, blue) cycles. The exact value indicates during which one of the three color cycles the Bt467 is to load or output color information. The value is loaded into or read from the green color palette RAM. | | CR23 | PLL generate (0) SYNC* (1) BLANK* | This bit specifies whether the PLL output uses SYNC* or BLANK* for generating PLL information. | | CR22 | PLL/SYNC (0) disable (1) enable | If (0) is specified, the PLL/SYNC output is disabled. If (1) is specified, the PLL/SYNC output is enabled, and CR21 should be used to select PLL or SYNC. | | CR21 | PLL/SYNC select (0) PLL (1) SYNC | If (0) is specified, PLL/SYNC outputs PLL current. CR23 should be used to select SYNC or BLANK to generate the PLL information. If (1) is specified, PLL/SYNC outputs SYNC current. | | CR20 | Test mode select | This bit determines the method of high-speed test used. The signature analysis registers are used to hold the test result for both test methods. | the test result for both test methods. (0) signature analysis test (1) data strobe test ### Read Mask Register The read mask register is used to enable (logical one) or disable (logical zero) a bit plane from addressing the color palette RAM. D0 corresponds to bit plane 0 (P0 {A-H}), and D7 correspond to bit plane 7 (P7 {A-H}). Each register bit is logically ANDed with the corresponding bit plane input. This register may be written to or read by the MPU at any time and is not initialized. It must be initialized by the user after power up for proper operation. ### Blink Mask Register The blink mask register is used to enable (logical one) or disable (logical zero) a bit plane from blinking at the blink rate and duty cycle specified by the command register. D0 corresponds to bit plane 0 (P0 {A-H}), and D7 corresponds to bit plane 7 (P7 {A-H}). In order for a bit plane to blink, the corresponding bit in the read mask register must be a logical one. This register may be written to or read by the MPU at any time and is not initialized. It must be initialized by the user after power up for proper operation. ### ID Register This 8-bit register may be read by the MPU to determine the type of RAMDAC being used in the system. The value is different for each RAMDAC. For the Bt467, the value read by the MPU will be \$80. Data written to this register is ignored. If this location is read from the Bt458, the value returned will be \$00. ### Revision Register This 8-bit register is a read-only register, specifying the revision of the Bt467. If this location is read from the Bt458, the value returned will be \$01. The four most significant bits signify the revision letter in hexadecimal form. The four least significant bits do not represent any value and should be ignored. For the Bt467, the value read by the MPU will be \$B2. ## Reserved Register (\$02 and \$03) These registers are not identically compatible with the Bt458. For the Bt467, if these registers are read, they will return a value of (\$00) to the data bus. For the Bt458, if these same locations are read, the data present on the data bus will be returned. ### Bt467 Test Register 0 The test register provides diagnostic capability by enabling the MPU to read the inputs to the D/A converters. It may be written to or read by the MPU at any time and is not initialized. When writing to the register, the upper four bits (D4–D7) are ignored. The contents of the test register are defined as follows: | D7-D4 | Color Information (4 bits of red, green, or blue) | |-------|---------------------------------------------------| | D3 | low (logical one) or high (logical zero) nibble | | D2 | blue enable | | D1 | green enable | | D0 | red enable | To use the test register, the host MPU writes to it, setting *only one* of the (red, green, blue) enable bits. These bits specify which four bits of color information the MPU wishes to read (R0-R3, G0-G3, B0-B3, R4-R7, G4-G7, or B4-B7). When the MPU reads the test register, the four bits of color information from the DAC inputs are contained in the upper four bits, and the lower four bits contain the (red, green, blue, low, or high nibble) enable information previously written. Either the CLOCK must be slowed to the MPU cycle time, or the same pixel and overlay data must be presented to the device during the entire MPU read cycle. For example, to read the upper four bits of red color information being presented to the D/A converters, the MPU writes to the test register, setting only the red enable bit. The MPU then proceeds to read the test register, keeping the pixel data stable, which results in D4–D7 containing R4–R7 color bits and D0–D3 containing (red, green, blue, low, or high nibble) enable information, as listed below. | D7 | R7 | |----|----| | D6 | R6 | | D5 | R5 | | D4 | R4 | | | | | D3 | 0 | | D2 | 0 | | D1 | 0 | | D0 | 1 | | ŀ | 1 | #### Signature Registers (Signature Mode) In the active mode, the signature register operates with the 24 bits of data that are output from the color palette RAM. These 24-bit vectors represent a single pixel color and are presented as inputs simultaneously to the red, green, and blue Signature Analysis Registers (SARs), as well as to the three on-chip DACs. The SARs act as a 24-bit-wide linear feedback shift register on each succeeding pixel that is latched. In 8:1 multiplexed mode, the SARs only latch one pixel per load group. Thus, the SARs are operating only on every eighth pixel in the multiplexed mode. The user determines which pixel phase (A, B, C, D, E, F, G, or H) is latched to generate new signatures by setting bits D0-D2 in Test Register 1. The Bt467 will generate signatures only while it is in active-display (BLANK\* negated). The SARs are available for reading and writing by the MPU port when the Bt467 is in a blanking state (BLANK\* asserted). It is safe to access the SARs after the DAC outputs are in the blanking state (up to 15 pixel clock periods after BLANK\* is asserted). Typically, the user will write a specific 24-bit seed value into the SARs. A known pixel stream, e.g., one scan-line or one frame buffer's worth of pixels, will then be input to the chip. At the succeeding blank state, the resultant 24-bit signature can be read by the MPU. The 24-bit signature register data are a result of the same captured data that are fed to the DACs. Thus, overlay data validity is also tested with the signature registers. The Bt467 linear feedback configuration is shown in Figure 7. Experienced users have developed tables of specific seeds and pixel streams, and recorded the signatures that result from those inputs applied to known good parts. A good signature from one given pixel stream can be used as the seed for the succeeding stream to be tested. Any signature is deterministically created from a starting seed, and the succeeding pixel stream is fed to the SARs. #### Signature Registers (Data-Strobe Mode) Setting command bit CR20 to a logic one puts the SARs into data strobe mode. In this instance, the linear feedback circuits of the SARs are disabled, which stops the SARs from generating signatures. Instead, the SARs capture and hold the respective pixel phase selected. Any MPU data written to the SARs are ignored. However, each pixel color value that is strobed into the SARs can be directly checked. To read values captured in the middle of a pixel stream, the user should first freeze all inputs to the Bt467. The levels of most inputs do not matter *except* that CLOCK should be high and CLOCK\* should be low. Then, the user can read the pixel color by doing three successive MPU reads from the red, green, and blue SARs, respectively. In general, the color read-out will correspond to a pixel latched on the previous load. However, because the data path is pipelined, the color may come from an earlier load cycle. To read successive pixels, LD should be toggled, the CLOCK pins should be pulsed according to the mux state, and all pixel-related inputs should then be held and the three MPU reads should be performed as described. This process is best done on a sophisticated VLSI semiconductor tester. Figure 7. Signature Analysis Register Circuit. #### Test Register 1 This 8-bit register is used to test the Bt467. Signature analysis is performed on every eighth pixel. D0-D2 are used for 8:1 multiplexing to specify whether the A, B, C, D, E, F, G, or H pixel inputs are to be used, as follows: | D2-D0 | Selection | |-----------------------------------------------|-----------------------------------------------------------------| | 000<br>001<br>010<br>011<br>100<br>101<br>110 | pixel A pixel B pixel C pixel D pixel E pixel F pixel G pixel H | D3-D7 are used to compare the analog RGB outputs to each other and to a 145 mV reference. This enables the MPU to determine whether the CRT monitor is connected to the analog RGB outputs and whether the DACs are functional. | D7 | D6 | D5 | D4 | D3 | |--------|--------|--------|-------------|--------| | red | green | blue | 145 mV ref. | result | | select | select | select | select | | | D7-D4 | | If D3 = 1 | If $D3 = 0$ | |--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|-----------------------------------------------------| | 0000<br>1010<br>1001<br>0110<br>0101 | normal operation red DAC compared to blue DAC red DAC compared to 145 mV reference green DAC compared to blue DAC green DAC compared to 145 mV reference | red > blue<br>red > 145 mV<br>green > blue<br>green > 145 mV | blue > red red < 145 mV blue > green green < 145 mV | The above table lists the valid comparison combinations. A logical one enables that function to be compared; the result is D3. The output levels of the DACs should be constant for 5 $\mu$ S to allow enough time for detection. The capture occurs over one LD period set by a logical one at any of the pixel pins. For normal operation, D3-D7 must be logical zeros. ## Pin Descriptions | i i | Description | | | | | | | | | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | Composite blank control input (TTL compatible). A logical zero drives the analog outputs to the blanking level, as specified in Tables 3 through 6. It is latched on the rising edge of LD. When BLANK* is a logical zero, the pixel and overlay inputs are ignored. | | | | | | | | | | | | | source on the PLL/sinput, as shown in T | Composite sync control input (TTL compatible). A logical zero typically switches off a 40 IRE current source on the PLL/SYNC output (see Figures 5 and 6). SYNC* does not override any other control or data input, as shown in Tables 5 and 6; therefore, it should be asserted only during the blanking interval. SYNC* is latched on the rising edge of LD. | | | | | | | | | | | | are latched on the ri | Load control input (TTL compatible). The P0-P7 {A-H}, OL0-OL1 {A-H}, BLANK*, and SYNC* inputs are latched on the rising edge of LD. LD may be phase independent of the CLOCK and CLOCK* inputs. LD may have any duty cycle within the limits specified in the AC Characteristics section. | | | | | | | | | | | | entries in the color | Pixel select inputs (TTL compatible). These inputs are used to specify on a pixel basis which one of the 256 entries in the color palette RAM is to be used to provide color information. Eight consecutive pixels are input through this port. They are latched on the rising edge of LD. | | | | | | | | | | | | | | | | d by the {C} pixel, etc., | until all eight pixels | | | | | | | | | | | | | | | | | | | | | | OL1 | OL0 | CR06 = 1 | CR06 = 0 | | | | | | | | | | 0<br>0<br>1<br>1 | 0<br>1<br>0<br>1 | color palette RAM<br>overlay color 1<br>overlay color 2<br>overlay color 3 | overlay color 0<br>overlay color 1<br>overlay color 2<br>overlay color 3 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | multiple Bt467s v | vith subpi<br>led comm | xel resolu<br>and regist | ition when used with an ers. A logical one on the | external PLL. This fu<br>BLANK* input results | unction is accessible | | | | | | | | | PLL ( | mA) = 3,2 | 27 * VREF ( V) / RSET ( | $(\Omega)$ | | | | | | | | | ther directly or the<br>green channel (IO<br>nal can be progra<br>SYNC output sign | rough a re<br>G) as does<br>mmed to<br>nals togeth | sistor of us the Bt45<br>generate S<br>ner, This c | p to 150 $\Omega$ ). The Bt467 of 8. However, to generate a SYNC current. SYNC casembination will supply t | does not have a SYNC of SYNC on green (IOG) on be generated by tyin the appropriate SYNC of | current source on the<br>, the PLL/SYNC sig-<br>g the IOG and PLL<br>urrent (see Figures 5 | | | | | | | | | zero, the pixel and of Composite sync co source on the PLL/s input, as shown in T is latched on the risi. Load control input are latched on the rimay have any duty. Pixel select inputs (entries in the color put through this por The {A} pixel is on have been output, a Overlay select input conjunction with bit follows: When accessing the bits per pixel for each of GND. Red, green, and blue terminated 75 Ω. Phase lock loop comultiple Bt467s withrough the extending the extending the conto this pin, while the conto this pin, while the directly or the green channel (IO nal can be prograsync output sign synchrough the conto the synchroug | zero, the pixel and overlay input composite sync control input source on the PLL/SYNC out input, as shown in Tables 5 at is latched on the rising edge of Load control input (TTL compare latched on the rising edge may have any duty cycle with the color palette Reput through this port. They are The {A} pixel is output first, have been output, at which possible through the follows: OL1 When accessing the overlay bits per pixel) for eight consignor. Bred, green, and blue video of ly terminated 75 Ω coaxial of Phase lock loop current out multiple Bt467s with subpit through the extended commonto this pin, while a logical PLL (If subpixel synchronization ther directly or through a regreen channel (IOG) as does nal can be programmed to SYNC output signals togeth | Zero, the pixel and overlay inputs are ignormal composite sync control input (TTL consource on the PLL/SYNC output (see Finput, as shown in Tables 5 and 6; there is latched on the rising edge of LD. Load control input (TTL compatible). The compatible on the rising edge of LD. LI may have any duty cycle within the limit of the color palette RAM is to be put through this port. They are latched on the rising edge of LD. It may have any duty cycle within the limit of the color palette RAM is to be put through this port. They are latched on the conjunction with bit 6 of the command follows: OL1 | zero, the pixel and overlay inputs are ignored. Composite sync control input (TTL compatible). A logical zer source on the PLL/SYNC output (see Figures 5 and 6). SYNC* input, as shown in Tables 5 and 6; therefore, it should be asserted is latched on the rising edge of LD. Load control input (TTL compatible). The P0–P7 {A–H}, OLO—are latched on the rising edge of LD. LD may be phase independent may have any duty cycle within the limits specified in the AC Chemsel and the color palette RAM is to be used to provide color input through this port. They are latched on the rising edge of LD. The {A} pixel is output first, followed by the {B} pixel, followed have been output, at which point the cycle repeats. Overlay select inputs (TTL compatible). These control inputs a conjunction with bit 6 of the command register, specify which p follows: OL1 OL0 CR06 = 1 O O color palette RAM overlay color 2 1 O overlay color 3 When accessing the overlay palette, the P0–P7 {A–H} inputs at bits per pixel) for eight consecutive pixels are input through this GND. Red, green, and blue video current outputs. These high-impedant ly terminated 75 Ω coaxial cable. Unused outputs should be term Phase lock loop current output. This high-impedance current multiple Bt467s with subpixel resolution when used with an through the extended command registers. A logical one on the onto this pin, while a logical zero results in the following current PLL (mA) = 3,227 * VREF ( V) / RSET ( If subpixel synchronization of multiple devices is not required, ther directly or through a resistor of up to 150 Ω). The Bt467 green channel (IOG) as does the Bt458. However, to generate and can be programmed to generate SYNC current. SYNC current. SYNC current. Sync can sell the programmed to generate Sync current. Sync can sell the programmed to generate Sync current. Sync can sell the programmed to generate Sync current. Sync can sell the programmed to generate Sync current. Sync can sell the programmed to generate Sync current. Sync can sell the program | zero, the pixel and overlay inputs are ignored. Composite sync control input (TTL compatible). A logical zero typically switches of source on the PLL/SYNC output (see Figures 5 and 6). SYNC* does not override any comput, as shown in Tables 5 and 6; therefore, it should be asserted only during the blanki is latched on the rising edge of LD. Load control input (TTL compatible). The P0-P7 {A-H}, OL0-OL1 {A-H}, BLANK*, are latched on the rising edge of LD. LD may be phase independent of the CLOCK and Company have any duty cycle within the limits specified in the AC Characteristics section. Pixel select inputs (TTL compatible). These inputs are used to specify on a pixel basis we entries in the color palette RAM is to be used to provide color information. Eight conse put through this port. They are latched on the rising edge of LD. The {A} pixel is output first, followed by the {B} pixel, followed by the {C} pixel, etc., have been output, at which point the cycle repeats. Overlay select inputs (TTL compatible). These control inputs are latched on the rising conjunction with bit 6 of the command register, specify which palette is to be used for conjunction with bit 6 of the command register, specify which palette is to be used for conjunction with bit 6 of the command register, specify which palette is to be used for conjunction with bit 6 of the command register, specify which palette is to be used for conjunction with bit 6 of the command register, specify which palette is to be used for conjunction with bit 6 of the command register, specify which palette is to be used for conjunction with bit 6 of the command register, specify which palette is to be used for conjunction with bit 6 of the command register, specify which palette is to be used for conjunction with bit 6 of the command register, specify which palette is to be used for conjunction with bit 6 of the command register, specify which palette is to be used for conjunction with bit 6 of the command register, specify which palette is to be used for conj | | | | | | | ## Pin Descriptions (continued) | Pin Name | Description | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | СОМР | Compensation pin. This pin provides compensation for the internal reference amplifier. A 0.1 µF ceramic capacitor must be connected between this pin and VAA (see Figure 9 in the PC Board Layout Considerations section). Connecting the capacitor to VAA rather than to GND provides the highest possible power supply noise rejection. The COMP capacitor must be as close to the device as possible to keep lead lengths to an absolute minimum and to maximize the capacitor's self-resonant frequency to be greater than the LD frequency. Refer to PC board layout considerations for critical layout criteria. | | FS ADJUST | Full-scale adjust control. A resistor (RSET) connected between this pin and GND controls the magnitude of the full-scale video signal (see Figure 9). The IRE relationships in Figures 3 through 6 are maintained, regardless of the full-scale output current. | | | The relationship between RSET and the full-scale output current on IOG is: | | | RSET ( $\Omega$ ) = 10,684* VREF (V) / IOG (mA) | | | The full-scale output current on IOR and IOB for a given RSET is: | | | IOR, IOG, IOB, $(mA) = 7,457* \text{ VREF } (V) / \text{RSET } (\Omega)$ | | | | | VREF | Voltage reference input. An external voltage reference circuit must supply this input with a 1.235 V (typical) reference. The use of a resistor network to generate the reference is not recommended, as any low-frequency power supply noise on VREF will be directly coupled onto the analog outputs. A 0.1 µF ceramic capacitor must be used to decouple this input to VAA. If VAA is excessively noisy, better performance may be obtained by decoupling VREF to GND. The decoupling capacitor must be as close to the device as possible to keep lead lengths to an absolute minimum. | | CLOCK,<br>CLOCK* | Clock inputs. These differential clock inputs are designed to be driven by ECL logic configured for single-supply (+5 V) operation. The clock rate is typically the pixel clock rate of the system. | | CE* | Chip enable control input (TTL compatible). This input must be a logical zero to enable data to be written to or read from the device. During write operations, data is internally latched on the rising edge of CE*. Glitches should be avoided on this edge-triggered input. | | R/W | Read/write control input (TTL compatible). To write data to the device, both CE* and R/W must be a logical zero. To read data from the device, CE* must be a logical zero and R/W must be a logical one. R/W is latched on the falling edge of CE*. | | C0, C1, CEXT | Command control inputs (TTL compatible). C0, C1, and CEXT specify the type of read or write operation being performed, as shown in Table 1. CEXT provides the control input for Bt458 register compatibility or access to the extended register set. These inputs are latched on the falling edge of CE*. | | <b>D0-D7</b> | Data bus (TTL compatible). Data is transferred into and out of the device over this 8-bit bidirectional data bus. D0 is the least significant bit. | | VAA | Analog power. All VAA pins must be connected together on the same PCB plane to prevent latchup. | | GND | Analog ground. All GND pins must be connected together on the same PCB plane to prevent latchup. | ## Pin Descriptions (continued) - 145-Pin PGA Package | Signal | Pin<br>Number | Signal | Pin<br>Number | Signal | Pin<br>Number | |---------------|---------------|-----------|---------------|----------|---------------| | BLANK* | <b>K</b> 1 | P5A | K15 | D0 | В9 | | SYNC* | J2 | P5B | J15 | DI | B8 | | LD | K3 | P5C | K13 | D2 | | | CLOCK | | | | | A10 | | | J1 | P5D | K14 | D3 | A9 | | CLOCK* | K2 | P5E | L14 | D4 | C10 | | | | P5F | L15 | D5 | B10 | | P0A | P1 | P5G | M15 | D6 | B11 | | P0B | P2 | P5H | L13 | D7 | A11 | | P0C | N2 | | | | | | P0D | N1 | P6A | D15 | VAA | C3 | | P0E | M1 | Р6В | E15 | VAA | C7 | | P0F | L3 | P6C | F15 | VAA | C8 | | P0G | L3<br>L2 | P6D | F14 | VAA | C13 | | POH | M2 | | | | | | PUH | MZ | P6E | G14 | VAA | D4 | | | | P6F | G15 | VAA | G13 | | PlA | R4 | P6G | J14 | VAA | Н3 | | P1B | N5 | P6H | H15 | VAA | H13 | | PIC | N4 | | | VAA | Ј3 | | P1D | P4 | P7A | B15 | VAA | N3 | | P1E | R2 | P7B | B14 | VAA | N13 | | P1F | R3 | P7C | C14 | | 2112 | | P1G | P3 | P7D | C15 | GND | A5 | | PIH | R1 | P7E | | | | | PIR | KI | | E14 | GND | A7 | | | | P7F | E13 | GND | C4 | | P2A | P7 | P7G | F13 | GND | C9 | | P2B | <b>R</b> 7 | P7H | D14 | GND | D13 | | P2C | R6 | ł | | GND | G3 | | P2D | N7 | OL0A | D1 | GND | H2 | | P2E | N6 | OL0B | E3 | GND | H14 | | P2F | P6 | OL0C | D3 | GND | J13 | | P2G | P5 | OL0D | D2 | GND | M3 | | P2H | R5 | OL0E | B1 | GND | N12 | | 1 411 | KJ | OL0F | C1 | GND | 1412 | | DÓ A | D10 | | | | 4.0 | | P3A | R10 | OL0G | C2 | reserved | A2 | | P3B | P10 | OL0H | A1 | reserved | L1 | | P3C | P9 | | | reserved | A12 | | P3D | N9 | OL1A | G2 | reserved | C12 | | P3E | R8 | OL1B | H1 | reserved | A14 | | P3F | R9 | OL1C | F1 | reserved | B13 | | P3G | . <b>N</b> 8 | OL1D | G1 | reserved | C11 | | Р3Н | P8 | OLIE | F3 | reserved | B12 | | - <del></del> | <del></del> | OL1F | F2 | reserved | A13 | | P4A | M13 | OL1G | E2 | reserved | A15 | | P4B | M14 | OLIH | E2<br>E1 | 1 | | | | | OLIH | EI | reserved | P13 | | P4C | P15 | 105 | | reserved | R12 | | P4D | N15 | IOR | A8 | reserved | P11 | | P4E | N14 | IOG | В7 | reserved | N10 | | P4F | R15 | IOB | A6 | reserved | R13 | | P4G | R14 | PLL/SYNC* | A4 | reserved | P12 | | P4H | P14 | | | reserved | N11 | | | | CE* | B2 | reserved | R11 | | СОМР | C6 | R/W | B3 | | | | FS ADJUST | A3 | CO | B5 | | | | VREF | B6 | Ci | C5 | | | | VKEF | DÜ | | | | | | | | CEXT | B4 | l | | ## Pin Descriptions (continued) - 145-Pin PGA Package | | | | | | | | | | | | | | | | _ | |----|---------------|------|------|------|------|------|------|-------------|---------|------|-----|-------|-------|-----|------| | 15 | N/C | P7A | P7D | P6A | P6B | P6C | P6F | Р6Н | P5B | P5A | P5F | P5G | P4D | P4C | P4F | | 14 | N/C | P7B | P7C | Р7Н | P7E | P6D | P6E | GND | P6G | P5D | P5E | P4B | P4E | Р4Н | P4G | | 13 | N/C | N/C | VAA | GND | P7F | P7G | VAA | VAA | GND | P5C | Р5Н | P4A | VAA | N/C | N/C | | 12 | N/C | N/C | N/C | | | | , | | | | | | GND | N/C | N/C | | 11 | D7 | D6 | N/C | | | | | | | | | | N/C | N/C | N/C | | 10 | D2 | D5 | . D4 | | | | R | t4( | 67 | | | | N/C | P3B | P3A | | 9. | D3 | D0 | GND | | | | | <b>U</b> T1 | 07 | | | | P3D | P3C | P3F | | 8 | IOR | D1 | VAA | | , | | ν | D WI | EW) | | | | P3G | РЗН | P3E | | 7 | GND | IOG | VAA | | | | (10 | 1 11 | (12 VV) | | : | | P2D | P2A | P2B | | 6 | ЮВ | VREF | СОМР | | | | | | | | | | P2E | P2F | P2C | | 5 | GND | C0 | CI | | | | | | | | | | P1B | P2G | P2H | | 4 | PLL/<br>SYNC* | CEXT | GND | VAA | | | | | | | | | PIC | P1D | PIA. | | 3 | FS ADJ | R/W | VAA | OL0C | OL0B | OLIE | GND | VAA | VAA | LD | P0F | GND | VAA | PIG | PIF | | 2 | N/C | CE* | OL0G | OLOD | OLIG | OLIF | OL1A | GND | SYNC* | CLK* | P0G | РОН | P0C | POB | P1E | | ı | OLOH | OL0E | OLOF | OL0A | OLIH | OLIC | OLID | OL1B | CLK | BLK* | N/C | POE - | POD | P0A | P1H | | | A | В | С | D | Е | F | G | Н | J | K | L | М | . N . | P | R | Alignment Marker (on Top) ## Pin Descriptions (continued) - 145-Pin PGA Package | 15 | P4F | P4C | P4D | P5G | P5F | P5A | P5B | Р6Н | P6F | P6C | Р6В | P6A | P7D | P7A | N/C | |----|-----|-----|-----|-----|-----|------|-------|------|--------------|------|------|------|------|------|-----------------| | 14 | P4G | P4H | P4E | P4B | P5E | P5D | P6G | GND | P6E | P6D | P7E | Р7Н | P7C | P7B | N/C | | 13 | N/C | N/C | VAA | P4A | P5H | P5C | GND | VAA | VAA | P7G | P7F | GND | VAA | N/C | N/C | | 12 | N/C | N/C | GND | | | | | | | | | | N/C | N/C | N/C | | 11 | N/C | N/C | N/C | | | | | | | | | | N/C | D6 | D7 | | 10 | P3A | P3B | N/C | | | | R | t46 | <b>57</b> | | | | D4 | D5 | D2 | | 9 | P3F | Р3С | P3D | | | | D | UTI | <i>,</i> | | | | GND | D0 | D3 | | 8 | Р3Е | РЗН | P3G | | | /R | отт | OM | <b>VIE</b> V | (XZ) | | | VAA | DI | IOR | | 7 | P2B | P2A | P2D | | | (D | OII | OM | AIL | ** ) | | | VAA | IOG | GND | | 6 | P2C | P2F | P2E | | | | | | | | | | СОМР | VREF | IOB | | 5 | P2H | P2G | P1B | | | | | | | | | | C1 | C0 | GND | | 4 | PIA | PID | PIC | | | | | | | | | VAA | GND | CEXT | PLL/ | | 3 | PIF | PIG | VAA | GND | POF | LD | VAA | VAA | GND | OLIE | OL0B | OL0C | VAA | R/W | SYNC*<br>FS ADJ | | 2 | P1E | РОВ | P0C | РОН | POG | CLK* | SYNC* | GND | OLIA | OL1F | OLIG | OL0D | OL0G | CE* | N/C | | 1 | P1H | P0A | POD | POE | N/C | BLK* | CLK | OLIB | OLID | OLIC | OL1H | OL0A | OLOF | OL0E | OL0H | | | R | P | N | М | L | K | J | Н | G | F | Е | D | С | В | A | Alignment Marker (on Top) ## Pin Descriptions (continued) - 160-Pin PQFP Package | Signal | Pin<br>Number | Signal | Pin<br>Number | Signal | Pin<br>Number | Signal | Pin<br>Number | |--------|---------------|------------|------------------|-----------|---------------|--------|---------------| | N/C | 1 | N/C | 47 | BLANK* | 92 | IOG | 139 | | N/C | 2 | N/C | 48 | SYNC* | 93 | GND | 140 | | N/C | 3 | N/C | 49 | N/C | 94 | IOR | 141 | | | J | 10 | ., | CLK* | 95 | 1 | 1.41 | | P7A | . 4 | P3A | 50 | CLK | 96 | GND | 142 | | P7B | 5 | P3B | 51 | N/C | 97 | VAA | 142 | | P7C | 6 | P3C | 52 | 11/10 | 91 | VAA | | | P7D | .7 | | | VAA | 00 | GND | 144 | | P7E | | P3D | 53 | GND | 98 | | 145 | | P7F | 8 | P3E | 54 | | 99 | GND | 146 | | | 9 | P3F | - 55 | VAA | 100 | 1 | | | P7G | 10 | P3G | 56 | GND | 101 | N/C | 147 | | P7H | 11 | Р3Н | 57 | | | N/C | 148 | | | | | | OL1A | 102 | | | | N/C | 12 | N/C | 58 | OL1B | 103 | D0 - | 149 | | P6A | 13 | N/C | 59 | OLIC | 104 | D1 | 150 | | P6B | 14 | | | OL1D | 105 | D2 | 151 | | P6C | 15 | P2A | 60 | OL1E | 106 | D3 | 152 | | P6D | 16 | P2B | 61 | OL1F | 107 | D4 | 153 | | P6E | 17 | P2C | 62 | OLIG | 108 | D5 | 154 | | P6F | 18 | P2D | 63 | OL1H | 109 | D6 | 155 | | | | P2E | 64 | N/C | 110 | D7 | 156 | | VAA | 19 | P2F | 65 | | 110 | - | 150 | | GND | 20 | P2G | 66 | OL0A | 111 | N/C | 157 | | P6G | 21 | P2H | 67 | OL0B | 112 | N/C | 158 | | P6H | 22 | | 68 | OLOC | | GND | | | N/C | | N/C | 08 | OLOD | 113 | | 159 | | IVC | 23 | 751.4 | 60 | | 114 | VAA | 160 | | DE A | | P1A | 69<br><b>7</b> 0 | OL0E | 115 | | | | P5A | 24 | P1B | 70 | OL0F | 116 | | | | P5B | 25 | P1C | 71 | OL0G | 117 | | | | P5C | 26 | PID | 72 | OL0H | 118 | | | | P5D | 27 | P1E | 73 | | | | | | P5E | 28 | P1F | 74 | N/C | 119 | | | | P5F | 29 | P1G | 75 | N/C | 120 | | | | P5G | 30 | P1H | 76 | VAA | 121 | | | | P5H | 31 | | | GND | 122 | | | | | | N/C | 77 | N/C | 123 | | | | N/C | 32 | N/C | 78 | N/C | 124 | - | | | P4A | 33 | GND | 79 | CE* | 125 | | | | P4B | 34 | VAA | 80 | R/W | 126 | | | | P4C | 35 | | 30 | C1 | 127 | | | | P4D | 36 | P0A | 81 | CO | 128 | | | | P4E | 37 | POB | 82 | CEXT | 129 | | | | P4F | 38 | POC | 83 | PLL/SYNC* | 130 | | | | 1 71 | 30 | | | FSADJ | | | | | N/C | 20 | POD<br>POE | 84<br>85 | ומעפיז | 131 | | | | | 39 | POE | 85 | NI/C | 100 | | | | N/C | 40 | P0F | 86 | N/C | 132 | | | | VAA | 41 | POG | 87 | COMP | 133 | | | | GND | 42 | РОН | 88 | N/C | 134 | | | | N/C | 43 | | | VREF | 135 | | | | N/C | 44 | N/C | 89 | N/C | 136 | | | | P4G | 45 | LD | 90 | IOB | 137 | | | | P4H | 46 | N/C | 91 | VAA | 138 | | | | | | | | | | | | ## Pin Descriptions (continued) - 160-Pin PQFP Package ### **PC Board Layout Considerations** #### PC Board Considerations The layout should be optimized for lowest noise on the Bt467 power and ground planes by providing good decoupling. The trace length between groups of VAA and GND pins should be as short as possible to minimize inductive ringing. A well-designed power distribution network is critical to eliminating digital switching noise. The ground plane must provide a low-impedance return path for the digital circuits. A PC board with a minimum of six layers is recommended. The ground layer should be used as a shield to isolate noise from the analog traces with layers 1 and 2 (top) for the analog traces, layer 3 for the ground plane, layer 4 for the power plane, and the remaining layers used for digital traces and additional power supplies. ### Component Placement Components should be placed as close as possible to the associated RAMDAC pin. Whenever possible, components should be placed so traces can be connected point to point. The optimum layout enables the Bt467 to be located as close as possible to the power supply connector and the video output connector. #### Power and Ground Planes The power and ground planes need isolation gaps to minimize digital switching noise effects on the analog signals and components. These gaps need to be at least 1/8-inch wide. They are placed so that digital currents cannot flow through a peninsula that contains the analog components, signals, and video connector. A sample layout is shown in Figure 8. ### Device Decoupling For optimum performance, all capacitors should be located as close as possible to the device, and the shortest possible leads (consistent with reliable operation) should be used to reduce the lead inductance. Chip capacitors are recommended for minimum lead inductance. Radial lead ceramic capacitors may be substituted for chip capacitors and are better than axial lead capacitors for self-resonance. Values are chosen to have self-resonance above the pixel clock. #### **Power Supply Decoupling** The best power supply decoupling performance is obtained with a 0.1 $\mu F$ ceramic capacitor in parallel with a 0.01 $\mu F$ chip capacitor, decoupling each group of VAA pins to GND. The capacitors should be placed as close as possible to the device VAA and GND pins and connected with short, wide traces. The 33 $\mu$ F capacitor shown in Figure 9 is for low-frequency power supply ripple; the 0.1 $\mu$ F and 0.01- $\mu$ F capacitors are for high-frequency power supply noise rejection. When a linear regulator is used, the power-up sequence must be verified to prevent latchup. A linear regulator is recommended to filter the analog power supply if the power supply noise is greater than or equal to 200 mV. This is especially important when a switching power supply is used, and the switching frequency is close to the raster scan frequency. About 10 percent of the power supply hum and ripple noise less than 1 MHz will couple onto the analog outputs. #### **COMP Decoupling** The COMP pin must be decoupled to the closest VAA pin, typically with a 0.1 $\mu F$ ceramic capacitor. Low-frequency supply noise will require a larger value. The COMP capacitor must be as close as possible to the COMP and VAA pins. A surface-mount ceramic chip capacitor is preferred for minimal lead inductance. Lead inductance degrades the noise rejection of the circuit. Short, wide traces will also reduce lead inductance. If the display has a ghosting problem, additional capacitance in parallel with the COMP capacitor may help. #### VREF Decoupling A $0.1~\mu F$ ceramic capacitor should be used to decouple this input to VAA. If VAA is excessively noisy, better performance may be obtained by decoupling VREF to GND. Providing alternate PCB pads (one to VAA and one to GND) is recommended for the VREF decoupling capacitor. ### PC Board Layout Considerations (continued) ### Digital Signal Interconnect The digital inputs to the Bt467 should be isolated as much as possible from the analog outputs and other analog circuitry. Also, these input signals should not overlay the analog power and output signals. Most noise on the analog outputs will be caused by excessive edge rates (less than 3 ns), overshoot, undershoot, and ringing on the digital inputs. The digital edge rates should not be faster than necessary, as feedthrough noise is proportional to the digital edge rates. Lower-speed applications will benefit from using lower-speed logic (3 to 5 ns edge rates) to reduce data-related noise on the analog outputs. Transmission lines will mismatch if the lines do not match the source and destination impedance. This will degrade signal fidelity if the line length reflection time is greater than one-fourth the signal edge time (refer to Brooktree Application Notes AN-11 and AN-12). Line termination or line-length reduction is the solution. For example, logic edge rates of 2 ns require line lengths of less than 4 inches without use of termination. Ringing may be reduced by damping the line with a series resistor (30–300 $\Omega$ ). Radiation of digital signals can also be picked up by the analog circuitry. This is prevented by reducing the digital edge rates (rise/fall time), minimizing ringing with damping resistors, and minimizing coupling through PC board capacitance by routing the digital signals at a 90-degree angle to any analog signals. The clock driver and all other digital devices must be adequately decoupled to prevent noise generated by the digital devices from coupling into the analog circuitry. ### Analog Signal Interconnect The Bt467 should be located as close as possible to the output connectors to minimize noise pickup and reflections caused by impedance mismatch. The analog outputs are susceptible to crosstalk from digital lines; digital traces must not be routed under or adjacent to the analog output traces. To maximize the high-frequency power supply rejection, the video output signals should not overlay the power plane. For maximum performance, the analog video output impedance, cable impedance, and load impedance should be the same. The load resistor connection between the video outputs and GND should be as close as possible to the Bt467 to minimize reflections. Unused analog outputs should be connected to GND. Analog output video edges exceeding the CRT monitor bandwidth can be reflected, producing cable-length dependent ghosts. Simple pulse filters can reduce high-frequency energy, reducing EMI and noise. The filter impedance must match the line impedance. Figure 8. Sample Layout Showing Power and Ground Plane Isolation Gaps. ## PC Board Layout Considerations (continued) Note 1: Each pair of device VAA and GND pins must be separately decoupled with 0.1 $\mu$ F and 0.01 $\mu$ F capacitors. Note 2: For the 160-pin PQFP package, the COMP cap should be connected between COMP pin 133 and VAA pin 138. For the 145-pin PGA package, the COMP cap should be connected between COMP pin C6 and VAA pin C7. | Location | Description | Vendor Part Number | |-----------------|---------------------------------------|-----------------------------------| | C1-C5, C10, C11 | 0.1 μF ceramic capacitor | Erie RPE110Z5U104M50V | | C6-C9 | 0.01 μF ceramic chip capacitor | AVX 12102T103QA1018 | | C12 | 33 µF tantalum capacitor | Mallory CSR13F336KM | | L1 | ferrite bead | Fair-Rite 2743001111 * | | R1, R2, R3 | 75 $\Omega$ 1% metal film resistor | Dale CMF-55C | | R4 | $1000 \Omega 1\%$ metal film resistor | Dale CMF-55C | | RSET | 495 $\Omega$ 1% metal film resistor | Dale CMF-55C | | Z1 | 1.2 V voltage reference | National Semiconductor LM385Z-1.2 | <sup>\*</sup> Or equivalent only. *Note*: The vendor numbers above are listed only as a guide. Substitution of devices with similar characteristics will not affect the performance of the Bt467. Figure 9. Typical Connection Diagram and Parts List. ## **Application Information** #### **Analog Output Protection** The Bt467 analog output should be protected against high-energy discharges, such as those from monitor arc-over or from hot-switching AC-coupled monitors. The diode protection circuit shown in Figure 9 can prevent latchup under severe discharge conditions without adversely degrading analog transition times. The 1N4148/9 parts are low-capacitance, fast-switching diodes, which are also available in multiple-device packages (FSA250X or FSA270X) or surface-mountable pairs (BAV99 or MMBD7001). ### Clock Interfacing Because of the high clock rates at which the Bt467 may operate, it is designed to accept differential clock signals (CLOCK and CLOCK\*). These clock inputs are generated by ECL logic operating at +5 V. The CLOCK and CLOCK\* inputs require termination resistors (220 $\Omega$ to GND) that should be located as close as possible to the clock driver. A 150 $\Omega$ chip resistor connected between the RAMDAC's CLOCK and CLOCK\* pins is also required to ensure proper termination. It should be located as close as possible to the RAMDAC. (See Figure 10.) The CLOCK and CLOCK\* inputs must be differential signals and greater than 0.6 V peak-to-peak due to the noise margins of the CMOS process. The Bt467 will not function using a single-ended clock with CLOCK\* connected to ground. Typically, LD is generated by dividing CLOCK by eight and translating it to TTL levels. As LD may be phase-shifted relative to CLOCK, the designer need not worry about propagation delays in deriving the LD signal only if fixed pipeline is not required. LD may be used as the shift clock for the video DRAMs and to generate the fundamental video timing of the system (SYNC\*, BLANK\*, etc.). For display applications where a single Bt467 is being used, it is recommended that the Bt438 Clock Generator Chip be used to generate the clock and load signals. It supports the 8:1 input multiplexing of the Bt467, and will also optionally set the pipeline delay of the Bt467 to eight clock cycles. The Bt438 may also be used to interface the Bt467 to a TTL clock. Figure 10 illustrates use of the Bt438 with the Bt467. Figure 10. Generating the Bt467 Clock Signals. ## **Application Information** (continued) ### Setting the Pipeline Delay The pipeline delay of the Bt467, although fixed after a power-up condition, may be anywhere from 6 to 13 clock cycles. The Bt467 contains additional circuitry enabling the pipeline delay to be fixed at eight clock cycles. The Bt438 Clock Generator Chip supports this mode of operation when used with the Bt467. To reset the Bt467, it should be powered up, with LD, CLOCK, and CLOCK\* running. Stop the CLOCK and CLOCK\* signals with CLOCK high and CLOCK\* low for *at least* three rising edges of LD. There is no upper limit on how long the device can be held with CLOCK and CLOCK\* stopped. Restart CLOCK and CLOCK\* so that the first edge of the signal is as close as possible to the rising edge of LD (the falling edge of CLOCK leads the rising edge of LD by no more than 1 clock cycle or follows the rising edge of LD by no more than 1.5 clock cycles). When restarting the clocks, care must be taken to ensure that the minimum clock pulse width is not violated. Resetting the Bt467 to an 8-clock-cycle pipeline delay does not reset the blink counter circuitry. Therefore, if multiple Bt467s are used in parallel, the on-chip blink counters may not be synchronized. In this instance, the blink mask registers should be \$00. Blinking may be done under software control via the read mask registers. ### ESD and Latchup Considerations ESD-sensitive handling procedures are required to prevent device damage, which can produce symptoms of catastrophic failure or erratic device behavior with somewhat "leaky" inputs. All logic inputs should be held low until power to the device has settled to the specified tolerance. Avoid DAC power decoupling networks with large time constants, which could delay VAA power to the device. Ferrite beads must only be used for analog power VAA decoupling. Inductors cause a time constant delay that induces latchup. Latchup can be prevented by ensuring all VAA pins are at the same potential, and that the VAA supply voltage is applied before the signal pin voltages. The correct power-up sequence ensures that any signal pin voltage will never exceed the power supply voltage by more than +0.5 V. #### **Bt467 Color Display Applications** For true-color applications, one to four Bt467s could be used. Figure 11 illustrates use of three Bt467s. In this instance, the CLOCK, CLOCK\*, and LD inputs of one to four Bt467s are connected together and driven by a single Bt438 (daisy chain with single balanced termination for <100 MHz or through a 10H116 buffer for >100 MHz). The VREF inputs of the Bt467s must still have a $0.1~\mu F$ bypass capacitor to VAA. ## **Application Information** (continued) Figure 11. Generating the Bt467 Clock Signals (True-Color Application). ## **Application Information** (continued) ### **Using Multiple Devices** When multiple RAMDACs are used, each RAMDAC should have its own analog area. In addition, a single voltage reference may drive multiple devices; however, isolation resistors are recommended to reduce color channel crosstalk. Higher performance may be obtained if each RAMDAC has its own voltage reference. This may further reduce the amount of color channel crosstalk and color palette interaction. Each RAMDAC must still have its own RSET resistor, analog output termination resistors, power supply bypass capacitors, COMP capacitor, and VREF capacitor. ### **Bt467 Nonvideo Applications** The Bt467 may be used in nonvideo applications by disabling the video-specific control signals. BLANK\* should be a logical one. The relationship between RSET and the full-scale output current (Iout) in this configuration is as follows: RSET $$(\Omega) = 7.457 * VREF(V) / Iout(mA)$$ With the DAC data inputs at \$00, there is a DC offset current (Imin) defined as follows: Imin (mA) = $$610 * VREF(V) / RSET(\Omega)$$ Therefore, the total full-scale output current will be Iout + Imin. ## Initializing the Bt467 (Bt458 Register-Compatible Mode) Following a power-on sequence, the Bt467 control registers must be initialized. If the clock/LD sequence is controlled to reset the pipeline delay of the Bt467 to a fixed pipeline delay of eight clock cycles, this initialization sequence must be performed after the reset sequence. CEXT is held low. The initialization sequence will configure the Bt467 as follows: - 8:1 multiplexed operation - 0 IRE pedestal - overlays - no blinking - · sync output enabled | | CI, C | |------------------------------------------------|----------------------------------------| | Write \$04 to address register | 00 | | Write \$FF to read mask register | 10 | | Write \$05 to address register | 00 | | Write \$00 to blink mask register | -10 | | Write \$06 to address register | 00 | | Write \$43 to command register 0 | 10 | | Write \$07 to address register | 00 | | Write \$00 to test register | 10 | | Write \$09 to address register | 00 | | Write \$06 to command register 2 | 10 | | Write \$0B to address register | 00 | | Write \$00 to test register 1 | 10 | | Color Palette RAM Initialization | ************************************** | | Write \$00 to address register | 00 | | Write red data to RAM (location \$00) | 01 | | Write green data to RAM (location \$00) | 01 | | Write blue data to RAM (location \$00) | 01 | | Write red data to RAM (location \$01) | 01 | | Write green data to RAM (location \$01) | 01 | | Write blue data to RAM (location \$01) | 01 | | Write red data to RAM (location \$FF) | :<br>01 | | Write green data to RAM (location \$FF) | 01 | | Write blue data to RAM (location \$FF) | 01 | | Overlay Color Palette Initialization | | | Write \$00 to address register | 00 | | Write red data to overlay (location \$00) | 11 | | Write green data to overlay (location \$00) | 11 | | Write blue data to overlay (location \$00) | 11 | | Write red data to overlay (location \$01) | 11 | | Write green data to overlay (location \$01) | 11 | | Write blue data to overlay (location \$01) | 11 | | :<br>Write red data to overlay (location \$03) | :<br>11 | | Write green data to overlay (location \$03) | 11 | | Write blue data to overlay (location \$03) | 11 | 00 10 00 10 00 10 00 10 00 10 ## **Application Information** (continued) ### Initializing the Bt467 For True Color Following a power-on sequence, the Bt467 control register must be initialized. This initialization sequence must be performed after the reset sequence. The initialization sequence will configure the Bt467 as follows: 8:1 multiplexed operation Write \$00 to test register 1 - 0 IRE pedestal | • O IKE pedesiai | | Write \$50 to command register 2 | 10 | |---------------------------------------------|--------|---------------------------------------------|----| | <ul> <li>overlays</li> </ul> | | Write \$0B to address register | 00 | | <ul> <li>no blinking</li> </ul> | | Write \$00 to test register 1 | 10 | | <ul> <li>sync output enabled</li> </ul> | | | | | | | Color Palette RAM Initialization | | | Control Register Initialization | C1, C0 | | | | | | Write \$00 to address register | 00 | | Red Bt467 | | Write red data to RAM (location \$00) | 01 | | Write \$04 to address register | 00 | Write green data to RAM (location \$00) | 01 | | Write \$FF to read mask register | 10 | Write blue data to RAM (location \$00) | 01 | | Write \$05 to address register | 00 | Write red data to RAM (location \$01) | 01 | | Write \$00 to blink mask register | 10 | Write green data to RAM (location \$01) | 01 | | Write \$06 to address register | 00 | Write blue data to RAM (location \$01) | 01 | | Write \$43 to command register 0 | 10 | : | : | | Write \$07 to address register | 00 | Write red data to RAM (location \$FF) | 01 | | Write \$00 to test register | 10 | Write green data to RAM (location \$FF) | 01 | | Write \$09 to address register | 00 | Write blue data to RAM (location \$FF) | 01 | | Write \$16 to command register 2 | 10 | | | | Write \$0B to address register | 00 | Overlay Color Palette Initialization | | | Write \$00 to test register 1 | 10 | | | | | | Write \$00 to address register | 00 | | Green Bt467 | | Write red data to overlay (location \$00) | 11 | | Write \$04 to address register | 00 | Write green data to overlay (location \$00) | 11 | | Write \$FF to read mask register | 10 | Write blue data to overlay (location \$00) | 11 | | Write \$05 to address register | 00 | Write red data to overlay (location \$01) | 11 | | Write \$00 to blink mask register | 10 | Write green data to overlay (location \$01) | 11 | | Write \$06 to address register | 00 | Write blue data to overlay (location \$01) | 11 | | Write \$43 to command register 0 | 10 | : | : | | Write \$07 to address register | 00 | Write red data to overlay (location \$03) | 11 | | Write \$00 to test register | 10 | Write green data to overlay (location \$03) | 11 | | Write \$09 to address register | 00 | Write blue data to overlay (location \$03) | 11 | | Write \$26 to command register 2 | 10 | | | | Write \$0B to address register | 00 | | | | 111 h 000 c c c c c c c c c c c c c c c c c | | | | 10 Blue Bt467 Write \$04 to address register Write \$05 to address register Write \$06 to address register Write \$07 to address register Write \$09 to address register Write \$00 to test register Write \$FF to read mask register Write \$00 to blink mask register Write \$43 to command register 0 Write \$36 to command register 2 ## **Recommended Operating Conditions** | Parameter | Symbol | Min | Тур | Max | Units | |--------------------------------------------------------|-----------------|------------------|--------------|-------------|-------------| | Power Supply Ambient Operating Temperature Output Load | VAA<br>TA<br>RL | <b>4.75</b><br>0 | 5.00<br>37.5 | 5.25<br>+70 | V<br>℃<br>Ω | | Reference Voltage<br>FS ADJUST Resistor | VREF<br>RSET | 1.20 | 1.235<br>487 | 1.26 | V<br>Ω | ## **Absolute Maximum Ratings** | Parameter | Symbol | Min | Тур | Max | Units | |----------------------------------------------------------|--------------------|------------|------------|-----------|-------| | VAA (measured to GND) | | | | 6.5 | v | | Voltage on Any Signal Pin (Note 1) | | GND-0.5 | | VAA + 0.5 | V | | Analog Output Short Circuit Duration to Any Power Supply | | | | | | | or Common | ISC | | indefinite | | | | Ambient Operating Temperature | TA | -55 | | +125 | °C | | Storage Temperature | TS | -55<br>-65 | | +150 | °C | | Junction Temperature | TJ | | | | | | Ceramic Package | 10 A | | | +175 | °C | | Plastic Package | | | | +150 | °C | | Soldering Temperature | TSOL | · | | 260 | °C | | (5 seconds, 1/4" from pin) | tare to the second | | | | | | Vapor Phase Soldering<br>(1 minute) | TVSOL | | | 220 | °C | | | | | | | | Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Note 1: This device employs high-impedance CMOS devices on all signal pins. It should be handled as an ESD-sensitive device. Voltage on any signal pin that exceeds the power supply voltage by more than +0.5 V can induce destructive latchup. ## **DC Characteristics** | Parameter | Symbol | Min | Тур | Max | Units | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|----------------|-----------------|-----------------------------------|------------------------------------| | Analog Outputs Resolution (each DAC) Accuracy (each DAC) Integral Linearity Error Differential Linearity Error Gray-Scale Error Monotonicity Coding | IL<br>DL | 8 | 8<br>guaranteed | 8<br>±1<br>±1<br>±5 | Bits LSB LSB Gray Scale Binary | | Digital Inputs (except CLOCK, CLOCK*) Input High Voltage Input Low Voltage Input High Current (Vin = 2.4 V) Input Low Current (Vin = 0.4 V) Input Capacitance (f = 1 MHz, Vin = 2.4 V) | VIH<br>VIL<br>IIH<br>IIL<br>CIN | 2.0<br>GND-0.5 | 4 | VAA + 0.5<br>0.8<br>1<br>-1<br>10 | V<br>V<br>μΑ<br>μΑ<br>pF | | Clock Inputs (CLOCK, CLOCK*) Differential Clock Inputs Input High Current (Vin = 4.0 V) Input Low Current (Vin = 0.4 V) Input Capacitance (f = 1 MHz, Vin = 4.0 V) | ΔVIN<br>IKIH<br>IKIL<br>CKIN | 0.6 | 4 | 1<br>-1<br>10 | V<br>μA<br>μA<br>pF | | Digital Outputs (D0–D7) Output High Voltage (IOH = -800 μA) Output Low Voltage (IOL = 6.4 mA) | VOH<br>VOL | 2.4 | | 0.4 | v.<br>v | | 3-state Current Output Capacitance | IOZ<br>CDOUT | | 10 | 10 | μA<br>pF | See test conditions on next page. ## DC Characteristics (continued) | Parameter | Symbol | Min | Тур | Max | Units | |--------------------------------------------------|--------|----------|-------|-------|--------------| | Analog Outputs | | | | | | | Output Current | | • | | 1 | | | White Level Relative to Blank | | 17.69 | 19.05 | 20.40 | mA | | White Level Relative to Black | | 16.74 | 17.62 | 18.50 | mA | | Black Level Relative to Blank | 1 | | • | | | | SETUP = 0 IRE | | 0 | 5 | 50 | μΑ | | SETUP = 7.5 IRE | | 0.95 | 1.44 | 1.90 | mA | | Blank Level on IOR, IOG, IOB | | 0 | 5 | 50 | μΑ | | LSB Size | · | | 75 | | μΑ | | DAC-to-DAC Matching | | | 2 | 5 | % | | Output Compliance | voc | -0.5 | | +1.2 | v | | Output Impedance | RAOUT | | 50 | | kΩ | | Output Capacitance | CAOUT | | 13 | 20 | pF | | (f = 1 MHz, IOUT = 0 mA) | | | | | - | | PLL Analog Output | PLL | | | | | | Output Current | | | * | | | | SYNC*/BLANK* = 0 | | 6 | 7.62 | 9 | mA | | SYNC*/BLANK* = 1 | | 0 | 5 | 50 | μΑ | | Output Compliance | | -1.0 | | +2.5 | V | | Output Impedance | | | 50 | | kΩ | | Output Capacitance | | | 10 | | pF | | (f = 1 MHz, IOUT = 0 mA) | | | | | A CONTRACTOR | | Voltage Reference Input Current | IREF | 2.0<br>V | × 10 | 100 | μΑ | | Power Supply Rejection Ratio | PSRR | | 0.5 | | %/% ΔVAA | | (COMP = $0.1 \mu\text{F}, f = 1 \text{kHz}$ ) | | | | | | Test conditions (unless otherwise specified): "Recommended Operating Conditions" with RSET = 495 $\Omega$ and VREF = 1.235 V. As the above parameters are guaranteed over the full temperature range, temperature coefficients are not specified or required. ## **AC** Characteristics | Parameter | Symbol | Min/Typ/<br>Max | 220<br>MHz | 170<br>MHz | Units | |--------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------------------------------|---------------------------|---------------------------|--------------------------------------| | Clock Rate | Fmax | max | 220 | 170 | MHz | | LD Rate | LDmax | | 27.5 | 21.25 | MHz | | R/W, C0, C1, EXT Setup Time | 1 2 | min | 0 | 0 | ns | | R/W, C0, C1, EXT Hold Time | | min | 10 | 10 | ns | | CE* Low Time CE* High Time CE* Asserted to Data Bus Driven CE* Asserted to Data Valid CE* Negated to Data Bus 3-Stated | 3<br>4<br>5<br>6<br>7 | min<br>min<br>min<br>max<br>max | 45<br>25<br>7<br>45<br>15 | 50<br>25<br>7<br>45<br>15 | ns<br>ns<br>ns<br>ns | | Write Data Setup Time | 8 | min | 20 | 20 | ns | | Write Data Hold Time | 9 | min | 0 | 0 | ns | | Pixel and Control Setup Time Pixel and Control Hold Time | 10 | min | 3 | 3 | ns | | | 11 | min | 2 | 2 | ns | | Clock Cycle Time Clock Pulse Width High Time (Note 1) Clock Pulse Width Low Time (Note 1) | 12 | min | 4.55 | 5.88 | ns | | | 13 | min | 1.97 | 2.5 | ns | | | 14 | min | 1.97 | 2.5 | ns | | LD Cycle Time LD Pulse Width High Time LD Pulse Width Low Time | 15 | min | 36.4 | 47 | ns | | | 16 | min | 14.6 | 20 | ns | | | 17 | min | 14.6 | 20 | ns | | Analog Ouput Delay Analog Ouput Rise/Fall Time Analog Output Settling Time Clock and Data Feedthrough Glitch Impulse (Note 2) Analog Output Skew | 18<br>19<br>20 | typ<br>typ<br>typ<br>typ<br>typ<br>max | 12<br>2<br>8<br>-30<br>50 | 12<br>2<br>8<br>-30<br>50 | ns<br>ns<br>ns<br>dB<br>pV-sec<br>ns | | Pipeline Delay | | min<br>max | 6<br>13 | 6<br>13 | Clocks<br>Clocks | | VAA Supply Current (Note 3) | IAA | typ<br>max | 330<br>450 | 300<br>380 | mA<br>mA | Test conditions (unless otherwise specified): "Recommended Operating Conditions" with RSET = 495 $\Omega$ and VREF = 1.235 V. TTL input values are 0–3 V with input rise/fall times $\leq$ 4 ns, measured between the 10% and 90% points. ECL input values are VAA–0.8 to VAA–1.8 V with input rise/fall times $\leq$ 2 ns, measured between the 20% and 80% points. Timing reference points at 50% for inputs and outputs. Analog output load $\leq$ 10 pF and D0–D7 output load $\leq$ 75 pF. (See Figures 12 and 13 in the Timing Waveforms section.) As the above parameters are guaranteed over the full temperature range, temperature coefficients are not specified or required. Typical values are based on nominal temperature, i.e., room temperature, and nominal voltage, i.e., 5 V. - Note 1: The pulse width is measured from the crossover threshold of CLOCK and CLOCK\*. - Note 2: Glitch impulse includes clock and data feedthrough, and -3 dB test bandwidth = 2 x clock rate. - Note 3: At Fmax. IAA (typ) at VAA = 5.0 V and TA = 25° C. IAA (max) at VAA = 5.25 V and TA = 0° C is measured with pixel inputs of white level (\$FF) to black level (\$00), alternated on every second clock cycle. Maximum value assumes 20% DAC blanking. Typical value assumes 20% pixel blanking. ## **Timing Waveforms** Figure 12. MPU Read/Write Timing. Note 1: Output delay time is measured from the 50% point of the rising clock edge to the 50% point of full-scale transition. - Note 2: Output settling time is measured from the 50% point of full-scale transition to output settling within $\pm 1$ LSB for the Bt467. - Note 3: Output rise/fall time is measured between the 10% and 90% points of full-scale transition. Figure 13. Video Input/Output Timing. ## **Ordering Information** | Model Number | Speed | Package | Ambient<br>Temperature<br>Range | |--------------|---------|----------|---------------------------------| | Bt467KG220 | 220 MHz | 145 PGA | 0° to +70° C | | Bt467KHF220 | 220 MHz | 160 PQFP | 0° to +70° C | | Bt467KHF170 | 170 MHz | 160 PQFP | 0° to +70° C | ## **Revision History** ## Revision ## Change from Previous Revision - A Advance Release. - B Added 160-pin PQFP package information. - C Changed 230 MHz speed grade to 220 MHz. Revisions made to Characteristics table. - D Eliminating KG135, 170 and KHF135 speed grades. ## Package Drawing—145-pin Ceramic PGA Notes: Unless otherwise specified: - 1. Dimensions are in inches [millimeters]. - 2. Tolerances are: $.xxx \pm 0.005 [0.127]$ . - 3. Pins are intended for insertion in hole rows on 0.100" [2.54] centers. ## Package Drawing—160-pin PQFP Notes: Unless otherwise specified: - 1. Dimensions are in inches [millimeters]. Millimeters are the controlling dimension. - 2. Package body size does not include mold protrusion or mismatch. - 3. PCB pad layout suggestions: - a. Pad size: 0.009 x 0.015 [0.22 x 0.38]. - b. Lead pitch (inches): If the PCB layout system to be used can handle fractional mils, use 0.0256 center-to-center spacing. If not, use a combination of 0.025 (A) and 0.026 (B) inch spacings in groups of five ("ABABA" REPEATED) to approximate the exact spacing as closely as possible. For example, "ABABA" "ABABA" and so forth