### **Standard Products**

# UT8CR512K32 16 Megabit SRAM

Advanced Data Sheet October 2004 www.aeroflex.com/4MSRAM



#### **FEATURES**

- □ 17ns maximum access time
- Asynchronous operation for compatibility with industrystandard 512K x 8 SRAMs
- ☐ CMOS compatible inputs and output levels, three-state bidirectional data bus
  - I/O Voltage 3.3 volts, 1.8 volt core
- Radiation performance
  - Intrinsic total-dose: 300 Krad(Si)
  - SEL Immune >100 MeV-cm<sup>2</sup>/mg
  - LET<sub>th</sub> (0.25): 53.0 MeV-cm<sup>2</sup>/mg
  - Memory Cell Saturated Cross Section 1.67E-7cm<sup>2</sup>/bit
  - Neutron Fluence: 3.0E14n/cm<sup>2</sup>
  - Dose Rate
    - Upset 1.0E9 rad(Si)/sec
    - Latchup 1.0E11 rad(Si)/sec
- ☐ Packaging options:
  - 68-lead ceramic quad flatpack (20.238 grams with lead frame)
- ☐ Standard Microcircuit Drawing 5962-04227
  - QML compliant part

#### INTRODUCTION

The UT8CR512K32 is a high-performance CMOS static RAM multi-chip module (MCM), organized as four individual 524,288 words by 8 bit SRAMs with common output enable. Easy memory expansion is provided by active LOW chip enables  $(\overline{\rm EN})$ , an active LOW output enable  $(\overline{\rm G})$ , and three-state drivers. This device has a power-down feature that reduces power consumption by more than 90% when deselected.

Writing to each memory is accomplished by taking the corresponding chip enable  $(\overline{E}n)$  input LOW and write enable  $(\overline{W}n)$  input LOW. Data on the I/O pins is then written into the location specified on the address pins  $(A_0$  through  $A_{18})$ . Reading from the device is accomplished by taking the chip enable  $(\overline{E}n)$  and output enable  $(\overline{G})$  LOW while forcing write enable  $(\overline{W}n)$  HIGH. Under these conditions, the contents of the memory location specified by the address pins will appear on the I/O pins.

The input/output pins are placed in a high impedance state when the device is deselected ( $\overline{E}n$  HIGH), the outputs are disabled ( $\overline{G}$  HIGH), or during a write operation ( $\overline{E}n$  LOW and  $\overline{W}n$  LOW). Perform 8, 16, 24 or 32 bit accesses by making  $\overline{W}n$  along with  $\overline{E}n$  a common input to any combination of the discrete memory die.



Figure 1. UT8CR512K32 SRAM Block Diagram



Figure 2. 17ns SRAM Pinout 68)

#### **PIN NAMES**

| A(18:0)                 | Address           |
|-------------------------|-------------------|
| DQ(7:0)                 | Data Input/Output |
| EN                      | Enable            |
| $\overline{\mathbf{W}}$ | Write Enable      |
| G                       | Output Enable     |
| $V_{\mathrm{DD1}}$      | Power (1.8V)      |
| $V_{\mathrm{DD2}}$      | Power (3.3V)      |
| V <sub>SS</sub>         | Ground            |

#### **DEVICE OPERATION**

Each die in the UT8CR512K32 has three control inputs called Enable ( $\overline{E}n$ ), Write Enable ( $\overline{W}n$ ), and Output Enable ( $\overline{G}$ ); 19 address inputs, A(18:0); and eight bidirectional data lines, DQ(7:0). The device enable ( $\overline{E}n$ ) controls device selection, active, and standby modes. Asserting  $\overline{E}n$  enables the device, causes  $I_{DD}$  to rise to its active value, and decodes the 19 address inputs to each memory die by selecting the 2,048,000 byte of memory.  $\overline{W}n$  controls read and write operations. During a read cycle,  $\overline{G}$  must be asserted to enable the outputs.

**Table 1. Device Operation Truth Table** 

| G | WN | EN | I/O Mode | Mode              |
|---|----|----|----------|-------------------|
| X | X  | 1  | 3-state  | Standby           |
| X | 0  | 0  | Data in  | Write             |
| 1 | 1  | 0  | 3-state  | Read <sup>2</sup> |
| 0 | 1  | 0  | Data out | Read              |

#### Notes:

- 1. "X" is defined as a "don't care" condition.
- 2. Device active; outputs disabled.

#### **READ CYCLE**

A combination of  $\overline{W}n$  greater than  $V_{IH}$  (min) with  $\overline{E}n$  and  $\overline{G}$  less than  $V_{IL}$  (max) defines a read cycle. Read access time is measured from the latter of device enable, output enable, or valid address to valid data output.

SRAM read Cycle 1, the Address Access is initiated by a change in address inputs while the chip is enabled with  $\overline{G}$  asserted and  $\overline{W}$ n deasserted. Valid data appears on data outputs DQn(7:0) after the specified  $t_{AVQV}$  is satisfied. Outputs remain active throughout the entire cycle. As long as device enable and output enable are active, the address inputs may change at a rate equal to the minimum read cycle time  $(t_{AVAV})$ .

SRAM read Cycle 2, the Chip Enable-controlled Access is initiated by  $\overline{E}n$  going active while  $\overline{G}$  remains asserted,  $\overline{W}n$  remains deasserted, and the addresses remain stable for the entire cycle. After the specified  $t_{ETQV}$  is satisfied, the eight-bit word addressed by A(18:0) is accessed and appears at the data outputs DQn(7:0).

SRAM read Cycle 3, the Output Enable-controlled Access is initiated by  $\overline{G}$  going active while  $\overline{E}n$  is asserted,  $\overline{W}n$  is deasserted, and the addresses are stable. Read access time is  $t_{GLOV}$  unless  $t_{AVOV}$  or  $t_{ETOV}$  have not been satisfied.

#### WRITE CYCLE

A combination of  $\overline{W}n$  less than  $V_{IL}(max)$  and  $\overline{E}n$  less than  $V_{IL}(max)$  defines a write cycle. The state of  $\overline{G}$  is a "don't care" for a write cycle. The outputs are placed in the high-impedance state when either  $\overline{G}$  is greater than  $V_{IH}(min)$ , or when  $\overline{W}n$  is less than  $V_{IL}(max)$ .

Write Cycle 1, the Write Enable-controlled Access is defined by a write terminated by  $\overline{W}n$  going high, with  $\overline{E}n$  still active. The write pulse width is defined by  $t_{WLWH}$  when the write is initiated by  $\overline{W}n$ , and by  $t_{ETWH}$  when the write is initiated by  $\overline{E}n$ . Unless the outputs have been previously placed in the high-impedance state by  $\overline{G}$ , the user must wait  $t_{WLQZ}$  before applying data to the eight bidirectional pins DQn(7:0) to avoid bus contention.

Write Cycle 2, the Chip Enable-controlled Access is defined by a write terminated by the former of  $\overline{E}n$  or  $\overline{W}n$  going inactive. The write pulse width is defined by  $t_{WLEF}$  when the write is initiated by  $\overline{W}n$ , and by  $t_{ETEF}$  when the write is initiated by the  $\overline{E}n$  going active. For the  $\overline{W}n$  initiated write, unless the outputs have been previously placed in the high-impedance state by  $\overline{G}$ , the user must wait  $t_{WLQZ}$  before applying data to the eight bidirectional pins DQn (7:0) to avoid bus contention.

#### RADIATION HARDNESS

The UT8CR512K32 SRAM incorporates special design and layout features which allows operation in a limited radiation environment.

Table 2. Radiation Hardness Design Specifications<sup>1</sup>

| Total Dose                           | 300K                  | rad(Si)        |
|--------------------------------------|-----------------------|----------------|
| Heavy Ion<br>Error Rate <sup>2</sup> | 8.9x10 <sup>-10</sup> | Errors/Bit-Day |

#### Notes:

- 1. The SRAM is immune to latchup to particles >100MeV-cm<sup>2</sup>/mg.
- 2. 10% worst case particle environment, Geosynchronous orbit, 100 mils of

### **Supply Sequencing**

No supply voltage sequencing is required between  $V_{DD1}$  and  $V_{DD2}$ .

### ABSOLUTE MAXIMUM RATINGS<sup>1</sup>

(Referenced to  $V_{SS}$ )

| SYMBOL             | PARAMETER                                         | LIMITS        |
|--------------------|---------------------------------------------------|---------------|
| $V_{\mathrm{DD1}}$ | DC supply voltage                                 | -0.3 to 2.0V  |
| $V_{\mathrm{DD2}}$ | DC supply voltage                                 | -0.3 to 3.8V  |
| $V_{\mathrm{I/O}}$ | Voltage on any pin                                | -0.3 to 3.8V  |
| $T_{STG}$          | Storage temperature                               | -65 to +150°C |
| $P_{\mathrm{D}}$   | Maximum power dissipation                         | 1.2W          |
| T <sub>J</sub>     | Maximum junction temperature <sup>2</sup>         | +150°C        |
| $\Theta_{ m JC}$   | Thermal resistance, junction-to-case <sup>3</sup> | 5°C/W         |
| I <sub>I</sub>     | DC input current                                  | ±5 mA         |

#### Notes:

### RECOMMENDED OPERATING CONDITIONS

| SYMBOL             | PARAMETER               | LIMITS                                                       |
|--------------------|-------------------------|--------------------------------------------------------------|
| $V_{\mathrm{DD1}}$ | Positive supply voltage | 1.7 to 1.9V                                                  |
| $V_{\mathrm{DD2}}$ | Positive supply voltage | 3.0 to 3.6V                                                  |
| T <sub>C</sub>     | Case temperature range  | (C) Screening: -55 to +125°C<br>(W) Screening: -40 to +125°C |
| V <sub>IN</sub>    | DC input voltage        | 0V to V <sub>DD2</sub>                                       |

<sup>1.</sup> Stresses outside the listed absolute maximum ratings may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond limits indicated in the operational sections of this specification is not recommended. Exposure to absolute maximum rating conditions for extended periods may affect device reliability and performance.

<sup>2.</sup> Maximum junction temperature may be increased to +175°C during burn-in and steady-static life. 3. Test per MIL-STD-883, Method 1012.

### DC ELECTRICAL CHARACTERISTICS (Pre and Post-Radiation)\*

(-55°C to +125°C for (C) screening and -40°C to 125°C for (W) screening)

| SYMBOL                              | PARAMETER                                 | CONDITION                                                                                                                                                                            | MIN                 | MAX                 | UNIT |
|-------------------------------------|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------|------|
| $V_{IH}$                            | High-level input voltage                  |                                                                                                                                                                                      | .7*V <sub>DD2</sub> |                     | V    |
| V <sub>IL</sub>                     | Low-level input voltage                   |                                                                                                                                                                                      |                     | .3*V <sub>DD2</sub> | V    |
| V <sub>OL1</sub>                    | Low-level output voltage                  | $I_{OL} = 8\text{mA}, V_{DD2} = V_{DD2} \text{ (min)}$                                                                                                                               |                     | .2*V <sub>DD2</sub> | V    |
| V <sub>OH1</sub>                    | High-level output voltage                 | $I_{OH} = -4\text{mA}, V_{DD2} = V_{DD2} \text{ (min)}$                                                                                                                              | .8*V <sub>DD2</sub> |                     | V    |
| C <sub>IN</sub> <sup>1</sup>        | Input capacitance                         | f = 1MHz @ 0V                                                                                                                                                                        |                     | 12                  | pF   |
| C <sub>IO</sub> <sup>1</sup>        | Bidirectional I/O capacitance             | f = 1MHz @ 0V                                                                                                                                                                        |                     | 12                  | pF   |
| I <sub>IN</sub>                     | Input leakage current                     | $V_{IN} = V_{DD2}$ and $V_{SS}$                                                                                                                                                      | -2                  | 2                   | μΑ   |
| $I_{OZ}$                            | Three-state output leakage current        | $V_{O} = V_{DD2}$ and $V_{SS}$ , $V_{DD2} = V_{DD2}$ (max)<br>$\overline{G} = V_{DD2}$ (max)                                                                                         | -2                  | 2                   | μΑ   |
| I <sub>OS</sub> <sup>2, 3</sup>     | Short-circuit output current              | $V_{DD2} = V_{DD2}$ (max), $V_{O} = V_{DD2}$<br>$V_{DD2} = V_{DD2}$ (max), $V_{O} = V_{SS}$                                                                                          | -100                | +100                | mA   |
| I <sub>DD1</sub> (OP <sub>1</sub> ) | Supply current operating<br>@ 1MHz        | $\begin{split} & \text{Inputs}: V_{IL} = V_{SS} + 0.2V \\ & V_{IH} = V_{DD2} - 0.2V, I_{OUT} = 0 \\ & V_{DD1} = V_{DD1} \text{ (max)}, V_{DD2} = V_{DD2} \text{ (max)} \end{split}$  |                     | 45                  | mA   |
| I <sub>DD1</sub> (OP <sub>2</sub> ) | Supply current operating @66MHz           | Inputs : $V_{IL} = V_{SS} + 0.2V$ ,<br>$V_{IH} = V_{DD2} - 0.2V$ , $I_{OUT} = 0$<br>$V_{DD1} = V_{DD1}$ (max), $V_{DD2} = V_{DD2}$ (max)                                             |                     | 93                  | mA   |
| I <sub>DD2</sub> (OP <sub>1</sub> ) | Supply current operating @ 1MHz           | $\begin{split} & \text{Inputs}: V_{IL} = V_{SS} + 0.2V \\ & V_{IH} = V_{DD2} - 0.2V, I_{OUT} = 0 \\ & V_{DD1} = V_{DD1} \text{ (max)}, V_{DD2} = V_{DD2} \text{ (max)} \end{split}$  |                     | 243                 | μА   |
| I <sub>DD2</sub> (OP <sub>2</sub> ) | Supply current operating @66MHz           | $\begin{split} & \text{Inputs}: V_{IL} = V_{SS} + 0.2V, \\ & V_{IH} = V_{DD2} - 0.2V, I_{OUT} = 0 \\ & V_{DD1} = V_{DD1} \text{ (max)}, V_{DD2} = V_{DD2} \text{ (max)} \end{split}$ |                     | 12                  | mA   |
| I <sub>DD1</sub> (SB) <sup>4</sup>  | Supply current standby @ 0Hz              | CMOS inputs, $I_{OUT} = 0$                                                                                                                                                           |                     | 38                  | mA   |
| I <sub>DD2</sub> (SB) <sup>4</sup>  |                                           | $\overline{\rm EN} = {\rm V_{DD2}} - 0.2$<br>${\rm V_{DD1}} = {\rm V_{DD1}} \; ({\rm max}),  {\rm V_{DD2}} = {\rm V_{DD2}} \; ({\rm max})$                                           | ,                   | 100                 | μА   |
| I <sub>DD1</sub> (SB) <sup>4</sup>  | Supply current standby<br>A(18:0) @ 66MHz | CMOS inputs , $I_{OUT} = 0$                                                                                                                                                          |                     | 38                  | mA   |
| I <sub>DD2</sub> (SB) <sup>4</sup>  |                                           | $\overline{\text{EN}} = \text{V}_{\text{DD2}} - 0.2$<br>$\text{V}_{\text{DD1}} = \text{V}_{\text{DD1}} \text{ (max)}, \text{ V}_{\text{DD2}} = \text{V}_{\text{DD2}} \text{ (max)}$  |                     | 100                 | μΑ   |

<sup>\*</sup>Post-radiation performance guaranteed at 25°C per MIL-STD-883 Method 1019 at 1.0E5 rad(Si).

1. Measured only for initial qualification and after process or design changes that could affect input/output capacitance.

2. Supplied as a design limit but not guaranteed or tested.

3. Not more than one output may be shorted at a time for maximum duration of one second.

4. V<sub>IH</sub> = V<sub>DD2</sub> (max), V<sub>IL</sub> = 0V.

 $\begin{tabular}{ll} \textbf{AC CHARACTERISTICS READ CYCLE (Pre and Post-Radiation)*} \\ (-55^{\circ}\text{C to } +125^{\circ}\text{C for (C) screening and } -40^{\circ}\text{C to } +125^{\circ}\text{C for (W) screening, } V_{DD1} = V_{DD1} \text{ (min), } V_{DD2} = V_{DD2} \text{ (min))} \\ (-55^{\circ}\text{C to } +125^{\circ}\text{C for (C) screening and } -40^{\circ}\text{C to } +125^{\circ}\text{C for (W) screening, } V_{DD1} = V_{DD1} \text{ (min), } V_{DD2} = V_{DD2} \text{ (min))} \\ (-55^{\circ}\text{C to } +125^{\circ}\text{C for (C) screening and } -40^{\circ}\text{C to } +125^{\circ}\text{C for (W) screening, } V_{DD1} = V_{DD1} \text{ (min), } V_{DD2} = V_{DD2} \text{ (min))} \\ (-55^{\circ}\text{C to } +125^{\circ}\text{C for (C) screening and } -40^{\circ}\text{C to } +125^{\circ}\text{C for (W) screening, } V_{DD1} = V_{DD1} \text{ (min), } V_{DD2} = V_{DD2} \text{ (min))} \\ (-55^{\circ}\text{C to } +125^{\circ}\text{C for (C) screening and } -40^{\circ}\text{C to } +125^{\circ}\text{C for (W) screening, } V_{DD1} = V_{DD1} \text{ (min), } V_{DD2} = V_{DD2} \text{ (min))} \\ (-55^{\circ}\text{C to } +125^{\circ}\text{C for (C) screening and } -40^{\circ}\text{C to } +125^{\circ}\text{C for (W) screening, } V_{DD2} = V_{DD2} \text{ (min))} \\ (-55^{\circ}\text{C to } +125^{\circ}\text{C to } +125^{\circ}\text{C for (W) screening, } V_{DD2} = V_{DD2} \text{ (min))} \\ (-55^{\circ}\text{C to } +125^{\circ}\text{C to$ 

| SYMBOL                           | PARAMETER                                         | 8CR5 | 12-155 | UNIT |
|----------------------------------|---------------------------------------------------|------|--------|------|
|                                  |                                                   | MIN  | MAX    |      |
| t <sub>AVAV</sub> 1              | Read cycle time                                   | 17   |        | ns   |
| t <sub>AVQV</sub>                | Read access time                                  |      | 17     | ns   |
| t <sub>AXQX</sub> <sup>2</sup>   | Output hold time                                  | 3    |        | ns   |
| t <sub>GLQX</sub> <sup>1,2</sup> | $\overline{G}$ -controlled output enable time     | 0    |        | ns   |
| t <sub>GLQV</sub>                | G-controlled output enable time                   |      | 7      | ns   |
| $t_{\rm GHQZ}^2$                 | G-controlled output three-state time              |      | 7      | ns   |
| t <sub>ETQX</sub> <sup>2,3</sup> | E-controlled output enable time                   | 5    |        | ns   |
| t <sub>ETQV</sub> <sup>3</sup>   | E-controlled access time                          |      | 17     | ns   |
| t <sub>EFQZ</sub> <sup>4</sup>   | E-controlled output three-state time <sup>2</sup> |      | 7      | ns   |

Notes:

\* Post-radiation performance guaranteed at 25°C per MIL-STD-883 Method 1019.

1. Guaranteed, but not tested.

2. Three-state is defined as a 200mV change from steady-state output voltage.

3. The ET (enable true) notation refers to the latter falling edge of EN. SEU immunity does not affect the read parameters.

4. The EF (enable false) notation refers to the latter rising edge of EN. SEU immunity does not affect the read parameters.



Figure 3a. SRAM Read Cycle 1: Address Access



**Assumptions:** 

1.  $\overline{G} \le V_{IL}$  (max) and  $\overline{W}n \ge V_{IH}$  (min)

Figure 3b. SRAM Read Cycle 2: Chip Enable-Controlled Access



Figure 3c. SRAM Read Cycle 3: Output Enable-Controlled Access

AC CHARACTERISTICS WRITE CYCLE (Pre and Post-Radiation)\* (-55°C to +125°C for (C) screening and -40°C to +125°C for (W) screening,  $V_{DD1} = V_{DD1}$  (min),  $V_{DD2} = V_{DD2}$  (min))

| SYMBOL                         | PARAMETER                                                   | 8CR512-15 |     | UNIT |
|--------------------------------|-------------------------------------------------------------|-----------|-----|------|
|                                |                                                             | MIN       | MAX |      |
| t <sub>AVAV</sub> 1            | Write cycle time                                            | 17        |     | ns   |
| t <sub>ETWH</sub>              | Device enable to end of write                               | 12        |     | ns   |
| t <sub>AVET</sub>              | Address setup time for write (EN- controlled)               | 0         |     | ns   |
| $t_{AVWL}$                     | Address setup time for write ( $\overline{W}$ - controlled) | 0         |     | ns   |
| t <sub>WLWH</sub>              | Write pulse width                                           | 12        |     | ns   |
| $t_{WHAX}$                     | Address hold time for write ( $\overline{W}$ - controlled)  | 2         |     | ns   |
| t <sub>EFAX</sub>              | Address hold time for device enable (EN- controlled)        | 0         |     | ns   |
| $t_{\mathrm{WLQZ}}^{2}$        | W - controlled three-state time                             |           | 5   | ns   |
| t <sub>WHQX</sub> <sup>2</sup> | W - controlled output enable time                           | 4         |     | ns   |
| t <sub>ETEF</sub>              | Device enable pulse width $(\overline{EN}$ - controlled)    | 12        |     | ns   |
| t <sub>DVWH</sub>              | Data setup time                                             | 7         |     | ns   |
| t <sub>WHDX</sub>              | Data hold time                                              | 2         |     | ns   |
| t <sub>WLEF</sub>              | Device enable controlled write pulse width                  | 12        |     | ns   |
| t <sub>DVEF</sub>              | Data setup time                                             | 7         |     | ns   |
| t <sub>EFDX</sub>              | Data hold time                                              | 0         |     | ns   |
| t <sub>AVWH</sub>              | Address valid to end of write                               | 12        |     | ns   |
| t <sub>WHWL</sub> <sup>1</sup> | Write disable time                                          | 3         |     | ns   |

Notes:

\* Post-radiation performance guaranteed at 25°C per MIL-STD-883 Method 1019.

1. Test with  $\overline{G}$  high.

2. Three-state is defined as 200mV change from steady-state output voltage.



Figure 4a. SRAM Write Cycle 1: Write Enable - Controlled Access



Assumptions & Notes:  $1. \ \overline{G} \leq V_{IL} \ (max). \ If \ \overline{G} \geq V_{IH} \ (min) \ then \ Qn(7:0) \ will \ be \ in three-state for the entire cycle.$ 

Figure 4b. SRAM Write Cycle 2: Chip Enable - Controlled Access

<sup>2.</sup> Either  $\overline{E}n$  scenario above can occur.

 $DATA\ RETENTION\ CHARACTERISTICS\ (Pre-Radiation)^3\ (V_{DD2} = V_{DD2}\ (min),\ 1\ Sec\ DR\ Pulse)$ 

| SYMBOL                          | PARAMETER                            |                   | MINIMUM           | MAXIMUM | UNIT |
|---------------------------------|--------------------------------------|-------------------|-------------------|---------|------|
| $V_{DR}$                        | V <sub>DD1</sub> for data retention  | 1.0               | 1.0               |         | V    |
| I <sub>DDR</sub> <sup>1</sup>   | Data retention current               | -55°C             |                   | 600     | μΑ   |
| Device Type 1                   |                                      | 25°C              |                   | 600     | μΑ   |
| 20,100 1) po 1                  |                                      | 125°C             |                   | 30      | mA   |
| I <sub>DDR</sub> <sup>1</sup>   | Data retention current               | -40°C             |                   | 600     | μΑ   |
| Device Type 2                   |                                      | 25°               |                   | 600     | μΑ   |
| Bevice Type 2                   |                                      | 125°C             |                   | 30      | mA   |
| t <sub>EFR</sub> <sup>1,2</sup> | Chip deselect to data retention time | 0                 | 0                 |         | ns   |
| $t_R^{1,2}$                     | Operation recovery time              | t <sub>AVAV</sub> | t <sub>AVAV</sub> |         | ns   |

- \* Post-radiation performance guaranteed at 25°C per MIL-STD-883 Method 1019. 1.  $\overline{\text{EN}} = \text{V}_{\text{DD2}}$  all other inputs =  $\text{V}_{\text{DD2}}$  or  $\text{V}_{\text{SS}}$  2.  $\text{V}_{\text{DD2}} = 0$  volts to  $\text{V}_{\text{DD2}}$  (max)



Figure 5. Low  $V_{\mbox{\scriptsize DD}}$  Data Retention Waveform



- 1. 50pF including scope probe and test socket.
- 2. Measurement of data output occurs at the low to high or high to low transition mid-point (i.e., CMOS input =  $V_{DD2}/2$ ).

Figure 6. AC Test Loads and Input Waveforms







| POWER | AND GROUND | EXTERNAL | PIN | TABLE |
|-------|------------|----------|-----|-------|
| vss   | 9, 34, 43, | 60       |     |       |
| VDD1  | 33 • 68    |          |     |       |
| VDD2  | 18. 52     |          |     |       |

- 1. All exposed metalized areas are gold plated over electroplated nickel per MIL-PRF-38535.
- 2. The lid is electrically connected to  $V_{SS}$ .
- 3. Lead finishes are in accordance to MIL-PRF-38535.
- 4. Ceramic shall be dark alumina.
- 5. Letter designations are to cross reference to MIL-STD-1835.
- 6. Dogleg geometries are optional within dimensions shown.
- 7. These areas may have notches and tabs different than shown.
- 8. Lead true position tolerances and coplanarity are not measured.
- 9. Packages may be shipped with repaired leads as shown. Coplanarity requirements do not apply in the repaired area.
- 10. Numbering and lettering on the ceramic are not subject to visual or marking criteria.

Figure 7. 68-pin Ceramic FLATPACK

#### ORDERING INFORMATION

#### 512K32 SRAM:



- 1. Lead finish (A,C, or X) must be specified.
  2. If an "X" is specified when ordering, then the part marking will match the lead finish and will be either "A" (solder) or "C" (gold).
- 3. Prototype flow per UTMC Manufacturing Flows Document. Tested at 25°C only. Lead finish is GOLD ONLY. Radiation neither tested nor guaranteed.
- 4. Military Temperature Range flow per UTMC Manufacturing Flows Document. Devices are tested at -55°C, room temp, and 125°C. Radiation neither tested nor guaranteed.

#### 512K x 32 SRAM: SMD



- 1.Lead finish (A,C, or X) must be specified.
- 2.If an "X" is specified when ordering, part marking will match the lead finish and will be either "A" (solder) or "C" (gold).
- 3.Total dose radiation must be specified when ordering. QML Q and QML V not available without radiation hardening.

## NOTES

COLORADO
Toll Free: 800-645-89

Toll Free: 800-645-8862 Fax: 719-594-8468

SE AND MID-ATLANTIC

Tel: 321-951-4164 Fax: 321-951-4254 INTERNATIONAL

Tel: 805-778-9229 Fax: 805-778-1980

WEST COAST

Tel: 949-362-2260 Fax: 949-362-2266 NORTHEAST

Tel: 603-888-3975 Fax: 603-888-4585

CENTRAL

Tel: 719-594-8017 Fax: 719-594-8468

www.aeroflex.com info-ams@aeroflex.com

Aeroflex UTMC Microelectronic Systems Inc. (Aeroflex) reserves the right to make changes to any products and services herein at any time without notice. Consult Aeroflex or an authorized sales representative to verify that the information in this data sheet is current before using this product. Aeroflex does not assume any responsibility or liability arising out of the application or use of any product or service described herein, except as expressly agreed to in writing by Aeroflex; nor does the purchase, lease, or use of a product or service from Aeroflex convey a license under any patent rights, copyrights, trademark rights, or any other of the intellectual rights of Aeroflex or of third parties.









Our passion for performance is defined by three attributes represented by these three icons: solution-minded, performance-driven and customer-focused