

TSC375 Shift Register • 4-Bit

#### Features

- 3.5 WORST CASE NOISE IMMUNITY
- SERIAL IN, SERIAL OUT, PARALLEL IN, PARALLEL OUT MODES
- FULL SYNCHRONOUS OPERATION OF ALL DATA INPUTS
- JK FIRST STAGE INPUTS AND Q AND Q LAST STAGE OUTPUTS FOR EASY CASCADE OPERATION
- OVERRIDING ASYNCHRONOUS COMMON RESET
- BUFFERED CLOCK INPUT ONLY 1 UNIT LOAD (UL)

#### Logic Diagram

#### 3MHz TYPICAL SHIFT RATE

 CAN BE USED AS FOUR INDEPENDENT "D" CLOCKED FLIP-FLOPS

### **General Description**

The 375 4-bit shift register is a universal shift register and storage element. It can be used with either serial or parellel inputs and either serial or parallel outputs. For increased flexibility, both parallels entry enable and master reset pins are provided. To facilitate serial entry and easy cascading to longer word lengths, J and  $\overline{K}$  inputs have been provided as well as Q3 and  $\overline{Q}$ 3 outputs.



## **Equivalent Circuits**







1

# **Truth Tables**

|                | PE | Po | P1  | P <sub>2</sub> | P3 | J        | ĸ                | MR |
|----------------|----|----|-----|----------------|----|----------|------------------|----|
| SERIAL ENTRY   | 1  | x  | x   | x              | x  | See II a | Tables<br>nd III | 1  |
| PARALLEL ENTRY | 0  | S  | e T | able           | 1  | x        | x                | 1  |

NOTE: X = Don't Care

| TABLE I        | D - INPUT | OUTPUT Q AT tn+1    |
|----------------|-----------|---------------------|
| PARALLEL       |           | (Q0, Q1, Q2, or Q3) |
| ENTRY          | 0         | 0                   |
| PE = 0, MR = 1 | 1         | 1                   |

NOTE: (n + 1) indicates output state after next clock transition,

### Specifications

| ICC (worst case)     | 48 mA @ | 13V, 64 | mA @ 16V |
|----------------------|---------|---------|----------|
| tPD                  | 550 ns  | 600 ns  | 600 ns   |
| I/O Function for tpD | CP+Q-   | CP+Q+   | MR-Q-    |

NOTE: tpD is guaranteed at VCC  $\pm$  1 V and across the applicable temp range with the output loaded with 3 unit loads.

See page 12 for electrical summary data.

## Switching Time Waveforms

Clock to Output Delays and Clock Pulse Width.





Master Reset Pulse Width, Master Reset to Output Delay and Master Reset to Clock Recovery Time.



OTHER CONDITIONS: PE .L Po = P1 = P2 = P3 = H

NOTE: The shaded areas indicate when the input is permitted to change for predictable output performance.



| TABLE II       | J | κ | Q <sub>0</sub> at t <sub>n+1</sub> |
|----------------|---|---|------------------------------------|
| SERIAL ENTRY   | 0 | 0 | 0                                  |
| PE - 1, MR - 1 | 0 | 1 | Qg at tn (no change)               |
|                | 1 | 0 | Qo at th (toggles)                 |
|                | 1 | 1 | 1                                  |

1

|                           | 1 | 0               | Qo at th (toggles)                 |
|---------------------------|---|-----------------|------------------------------------|
|                           | 1 | 1               | 1                                  |
| TABLE III<br>SERIAL ENTRY |   | and R<br>NECTED | Q <sub>0</sub> at t <sub>n+1</sub> |
| PE - 1, MR - 1            |   | 0               | 0                                  |

#### Switching Time Waveforms (contd.) TIMING REQUIREMENTS

The following timing requirements apply acres the applicable temperature range and VCC spread:

| CLOCK PULSE WIDTH tpw (CP)        |  |
|-----------------------------------|--|
| DATA INPUT SETUP TIME ts (DATA)   |  |
| DATA INPUT RELEASE TIME tr (DATA) |  |
| PE INPUT SETUP TIME ts (PE)       |  |
| PE INPUT RELEASE TIME tr (PE)     |  |
| MR PULSE WIDTH tpw (MR)           |  |
| MR RECOVERY TIME trec (MR)        |  |

500 rs min. 210 ns min. 0 ns min. 250 ns min. 0 ns min. 300 ns min. 220 ns min.

SETUP TIME is the minimum time required for the logic level to be present at the logic input prior to the clock transition from LOW to HIGH in order for the flip-flops to respond.

RELEASE TIME is the minimum time that the logic level is required to be present at the logic input after the clock transition from LOW to HIGH in order for the flip-flops to respond.

RECOVERY TIME is defined as the minimum time required between the end of the Reset pulse and the clock transition from LOW to HIGH in order to recognize and transfer HIGH data to the Q outputs.

### Loading Table

| PINS                    | FUNCTION        | LOADING |
|-------------------------|-----------------|---------|
| J, K, Po. P1,<br>P2, P3 | Data Inputs     | 1 UL    |
| MR 12, F3               | -               |         |
|                         | Master Reset    | 1 UL    |
| PE                      | Parallel Enable | 1 UL    |
| CP<br>Q0, Q1, Q2,       | Clock           | 100     |
| Q3, Q3                  | All Outputs     | 3 UL    |

## Typical Performance Characteristics



# Typical Applications

The HiNIL 375 4-bit shift register is a universal shift register/ storage register. It consists of four master-slave type D flipflops and some gating circuits to make the device more flexible. The flip-flops are designed so that they will only change on a low-to-high transition of the clock signal. The D inputs of the flip-flops can be logically connected in one of two ways, determined by the state of the PE input. When PE is low, the inputs are controlled by the state of Po, P1, P2, and P3 inputs. Thus with PE low, the flip-flops are loaded directly through the paraIlel inputs. When PE is high, the D inputs of stages Q1, Q2, and Q3 are connected to the outputs of Q0, Q1, and Q2 respectively. The input of Qo is connected through suitable gating to provide JR. Thus with PE high, the 375 operates as a shift right shift register. The MR input resets all flip-flops regardless of the clock and other input states. By wiring J and K together this set of inputs becomes a type D input for easy serial input. For similar reasons, a complementary output has been provided on the last flip-flop.



This register uses the  $\overline{\text{PE}}$  pin to select a left shift or a right shift mode. If this input is high, the normal shift-right operation is performed. If  $\overline{\text{PE}}$  is low, the JK inputs are overriden and the

flip-flops are loaded (through the parallel inputs) by the outputs of the following flip-flop, which corresponds to a shift-left operation.

#### SEVEN BIT PARALLEL TO SERIAL CONVERTER



This circuit operates with a continuous logic low on the P<sub>D</sub> input. Thus when the flip-flops are loaded through the parallel inputs, at least one of them will be in the low state and the output of the 322 will be forced high. This disables  $\overline{PE}$  so further inputs will be through the serial JK inputs. Since both of these inputs are high, each clock pulse will load a logic ONE into the front end of the register. Thus the information

previously loaded in the flip-flops will be shifted out, bit-by-bit, until the "0" bit loaded through  $P_0$  reaches  $O_2$ . The last bit of data is now at  $O_3$  (and hence the entire seven-bit word has been shifted out), and the 322 is now in a logic ZERO state. The next clock pulse will thus load another seven-bit word into the parallel inputs and the cycle will begin again.