# **SIRENZA** MICRODEVICES Product Description

Sirenza Microdevices' SGA-8543Z is a high performance Silicon Germanium Heterostructure Bipolar Transistor (SiGe HBT) designed for operation from DC to 3.5 GHz. The SGA-8543Z is optimized for 3.3V operation but can be biased at 2.7V for low-voltage battery operated systems. The device provides low NF and excellent linearity at a low cost. It can be operated over a wide range of currents depending on the power and linearity requirements.

The matte tin finish on Sirenza's lead-free "Z" package is applied using a post annealing process to mitigate tin whisker formation and is RoHS compliant per EU Directive 2002/95. The package body is manufactured with green molding compounds that contain no antimony trioxide or halogenated fire retardants.



## Preliminary

## SGA-8543Z (P6)

RoHS Compliant & Green Package

High IP3, Medium Power Discrete SiGe Transistor



## **Product Features**

- DC-3.5 GHz Operation
- Lead Free, RoHS Compliant & Green Package
- 1.5 dB NF<sub>MIN</sub> @ 2.44 GHz
- 15.6 dB Gmax @ 2.44 GHz
- P<sub>1dB</sub> = +20.6 dBm @ 2.44 GHz
- OIP<sub>3</sub> = +34.6 dBm @ 2.44 GHz
- Low Cost, High Performance, Versatility

## **Applications**

- Analog and Digital Wireless Systems
- 3G, Cellular, PCS, RFID
- Fixed Wireless, Pager Systems
- PA stage for Medium Power Applications
- AN-079 contains detailed application circuits

| Symbol           | Parameters                                                               | Units                     | Frequency                       | Min.           | Тур.              | Max. |
|------------------|--------------------------------------------------------------------------|---------------------------|---------------------------------|----------------|-------------------|------|
| G <sub>MAX</sub> | Maximun Available Gain                                                   | dB                        | 880 MHz                         |                | 22.9              |      |
| OMAX             | $Z_S = Z_S^*, Z_L = Z_L^*$                                               | uВ                        | 2440 MHz                        |                | 15                |      |
| S <sub>21</sub>  | Insertion Gain <sup>[1]</sup>                                            | dB                        | 880 MHz                         |                | 18                |      |
| G                | Power Gain <sup>[2]</sup>                                                | dB                        | 880 MHz                         |                | 19                |      |
| 9                | $Z_S = Z_{SOPT}, Z_L = Z_{LOPT}$                                         | uв                        | 2440 MHz                        |                | 14                |      |
| $P_{1dB}$        | Output Power at 1dB Compression [2]                                      | dBm                       | 880 MHz                         |                | 20                |      |
|                  | $Z_{S}=Z_{SOPT}, Z_{L}=Z_{LOPT}$                                         | ubiii                     | 2440 MHz                        |                | 20.6              |      |
| OIP <sub>3</sub> | Output Third Order Intercept Point <sup>[2]</sup>                        | dBm                       | 880 MHz                         |                | 33.4              |      |
|                  | Z <sub>S</sub> =Z <sub>SOPT</sub> , Z <sub>L</sub> =Z <sub>LOPT</sub>    | ubiii                     | 2440 MHz                        |                | 34.6              |      |
| NF               | Noise Figure <sup>[2]</sup>                                              | dB                        | 880 MHz                         |                | 3.1               |      |
| INF              | Z <sub>S</sub> =Z <sub>SOPT</sub> , Z <sub>L</sub> =Z <sub>LOPT</sub>    | uВ                        | 2440 MHz                        |                | 2.4               |      |
| NFmin            | Minimum Noise Figure with I <sub>CE</sub> = 25mA                         | dB                        | 880 MHz                         |                | 1.0               |      |
|                  | $Z_{S} = \Gamma_{OPT}, Z_{L} = Z_{L}^{*}$                                | uБ                        | 2440 MHz                        |                | 1.5               |      |
| h <sub>FE</sub>  | DC Current Gain                                                          |                           |                                 | 120            | 180               | 300  |
| $BV_{CEO}$       | Collector - Emitter Breakdown Voltage                                    | V                         |                                 | 5.7            | 6                 |      |
| Rth, j-l         | Thermal Resistance (Junction - lead)                                     | °C/W                      |                                 |                | 151               |      |
| $V_{CE}$         | Device Operating Voltage (collector- emitter)                            | V                         |                                 |                |                   | 3.8  |
| I <sub>CE</sub>  | Device Operating Current (collector - emitter)                           | mA                        |                                 |                |                   | 95   |
| t Condition      | <b>:</b> $V_{CE} = 3.3V$ , $I_{CE} = 86$ mA Typ. (unless noted otherwise | e), T <sub>L</sub> = 25°C | OIP <sub>3</sub> Tone Spacing = | = 1MHz, Pout   | per tone = 5 dB   | m    |
|                  | [1] 100% production tested using 50 ohm contact b                        | oard (no match            | ing circuitry) [2               | ] Data with Ap | plication Circuit |      |

The information provided herein is believed to be reliable at press time. Sirenza Microdevices assumes no responsibility for inaccuracies or omissions. Sirenza Microdevices assumes no responsibility for the use of this information, and all such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. Sirenza Microdevices does not authorize or warrant any Sirenza Microdevices product for use in life-support devices and/or systems. Copyright 2005 Sirenza Microdevices, Inc.. All worldwide rights reserved.

303 S. Technology Ct. Broomfield, CO 80021

EDS-102583 Rev B



#### Preliminary SGA-8543Z Medium Power SiGe Discrete Transistor

#### Absolute Maximum Ratings

| Parameter                                                                                                                                                                                                | Absolute Limit |  |  |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--|--|--|--|--|
| Max Device Current (I <sub>CE</sub> )                                                                                                                                                                    | 105 mA         |  |  |  |  |  |
| Max Device Voltage ( $V_{CE}$ )                                                                                                                                                                          | 4.5 V          |  |  |  |  |  |
| Max. RF Input Power* (See Note)                                                                                                                                                                          | +18 dBm        |  |  |  |  |  |
| Max. Dissipated Power                                                                                                                                                                                    | See Graph      |  |  |  |  |  |
| Max. Junction Temp. (T <sub>J</sub> )                                                                                                                                                                    | +150°C         |  |  |  |  |  |
| Operating Temp. Range $(T_L)$                                                                                                                                                                            | See Graph      |  |  |  |  |  |
| Max. Storage Temp.                                                                                                                                                                                       | +150°C         |  |  |  |  |  |
| *Note: Load condition 1, Z <sub>L</sub> = 50 Ohms<br>Load condition 2, ZL = 10:1 VSWR                                                                                                                    |                |  |  |  |  |  |
| Operation of this device beyond any one of these limits may cause<br>permanent damage. For reliable continuous operation, the device<br>voltage and current must not exceed the maximum operating values |                |  |  |  |  |  |

specified in the table on page one.

Bias Conditions should also satisfy the following expression:  $I_D V_D < (T_J - T_L) / R_{TH}, j-I$  $T_L = T_{LEAD}$ 



| Reliability & Qualification Information                |          |  |  |  |  |
|--------------------------------------------------------|----------|--|--|--|--|
| Parameter                                              | Rating   |  |  |  |  |
| ESD Rating - Human Body Model (HBM)                    | Class 1B |  |  |  |  |
| Moisture Sensitivity Level                             | MSL 1    |  |  |  |  |
| This product qualification report can be downloaded at |          |  |  |  |  |

www.sirenza.com



## **Caution: ESD sensitive**

Appropriate precautions in handling, packaging and testing devices must be observed.

## Typical performance - Engineering Application Circuits (See AN-079)

| Freq<br>(MHz) | V <sub>CE</sub><br>(V)  | I <sub>CE</sub><br>(mA) | P <sub>1dB</sub><br>(dBm) | OIP <sub>3</sub><br>(dBm) | Gain<br>(dB)            | S11<br>(dB)  | S22<br>(dB)     | NF<br>(dB)  | Ζ <sub>SOPT</sub><br>(Ω) | Z <sub>LOPT</sub><br>(Ω) |
|---------------|-------------------------|-------------------------|---------------------------|---------------------------|-------------------------|--------------|-----------------|-------------|--------------------------|--------------------------|
| 880           | 3.3                     | 86                      | 20.0                      | 33.4                      | 19.0                    | -15.0        | -11.0           | 3.1         | 22.7 - j2.5              | 32.5 + j11.9             |
| 2440          | 3.3                     | 86                      | 20.6                      | 34.6                      | 14.0                    | -16.0        | -22.0           | 2.4         | 9.3 - j9.9               | 21.4 + j1.9              |
| Test Conditi  | ons: V <sub>S</sub> = 5 | iV I                    | <sub>s</sub> = 96mA Typ.  |                           | OIP <sub>3</sub> Tone S | Spacing = 1M | Hz, Pout per te | one = 5 dBm | TL = 25°C                |                          |

Data above represents typical performance of the application circuits noted in Application Note AN-079. Refer to the application note for additional RF data, PCB layouts, and BOMs for each application circuit. The application note also includes biasing instructions and other key issues to be considered. For the latest application notes please visit our site at www.sirenza.com or call your local sales representative.



303 S. Technology Ct. Broomfield, CO 80021 http://www.sirenza.com EDS-102583 Rev B





### **Typical Performance - De-embedded S-parameters**

Note: S-parameters are de-embedded to the device leads with  $Z_s = Z_L = 50\Omega$ . The device was mounted on Sirenza's recommended evaluation board. De-embedded S-parameters can be downloaded from our website (www.sirenza.com)





#### Preliminary SGA-8543Z Medium Power SiGe Discrete Transistor

## **Pin Description**

| Pin # | Function | Description                                                                                                 |
|-------|----------|-------------------------------------------------------------------------------------------------------------|
| 1     | RF IN    | RF input / Base Bias. External DC blocking<br>capacitor required                                            |
| 2     |          | Connection to ground. Use via holes to reduce lead inductance. Place via holes as close to lead as possible |
| 3     | RF OUT   | RF Out / Collector bias. External DC<br>blocking capacitor required                                         |
| 4     | GND      | Same as pin 2                                                                                               |

#### Part Number Ordering Information

| Part Number | Reel Size | Devices / Reel |
|-------------|-----------|----------------|
| SGA-8543Z   | 7"        | 3000           |

#### **Suggested Pad Layout**



Use multiple plated-through vias holes located close to the package pins to ensure a good RF ground connection to a continuous groundplane on the backside of the board.

#### **Package Dimension**



303 S. Technology Ct. Broomfield, CO 80021 Phone: (800) SMI-MMIC

http://www.sirenza.com EDS-102583 Rev B

