

| REVISION NUMBER: REV A               | PAGES: Page 1 of 18                              |
|--------------------------------------|--------------------------------------------------|
| DATE: 09/26/05                       |                                                  |
| PI30<br>Contact Image<br>Preliminary | 042A<br>e Sensor Chip<br><sup>,</sup> Data Sheet |
|                                      |                                                  |

# PI3042A 400DPI CIS Sensor Chip Engineering Data Sheet

# **Description:**

Peripheral Imaging Corporation PI3042A CIS, Contact Image Sensor is a 400 dot per inch (dpi) resolution, linear array image sensor chip. The sensor chip is processed using PIC's proprietary CMOS Image Sensor Technology. Designed for cascading multiple chips in a series, the image sensor chips, using chip-on-board process, are bonded end-to-end on a printed circuit board (PCB). This bonding process allows users to produce variable CIS module lengths in increments of chip array lengths. Hence, the wide variety of image reading widths can easily be applied to the numerous document scanners, found in facsimile, as well as, the narrow width scanners, such as, those found in check readers, lotto tickets, entrance gate tickets and other office automation equipment which requires a wide variety of scanning widths.

Figure 1 is a block diagram of the imaging sensor chip. Each sensor chip consists of 128 detector elements, their associated multiplexing switches, buffers, and a chip selector. The detectors element-to-element spacing is approximately 62.5  $\mu$ m. The size of each chip without scribe lines is 8080  $\mu$ m by 385  $\mu$ m. Each sensor chip has 7 bonding pads. The pad symbols and functions are described in Table 1.





| SYMBOL | FUNCTION                                                          |
|--------|-------------------------------------------------------------------|
| SP     | Start Pulse: Input clock to start the line scan.                  |
| CP     | Clock Pulse: Input clock to clock of the Shift Register.          |
| VDD    | Positive Supply: +5 volt supply connected to substrate.           |
| DGND   | Digital Ground: Connection topside common                         |
| IOUT   | Signal Current Output: Output for video signal current            |
| AGND   | Analog Ground: Connection topside common                          |
| EOS    | End of Scan Pulse: Output from the shift register at end of scan. |
|        | Table 1. Pad Symbols and Functions                                |

Page 2 of 18 Date: 09/23/05

# **Bonding Pad Outputs Locations and Die Dimensions**

Figure 2 shows image sensor's die dimension and the bonding pad locations for PI3042A Sensor Chip. The location is referenced to the lower left corner of the die.



Figure 2. Bonding Pad and Chip Layout

Page 3 of 18 Date: 09/23/05

# Preliminary PI3042A datasheet Wafer Scribe Lines Bordering The Die

Figure 3 shows the wafer scribe lines bordering the PI3042A Sensor Chip. The wafer thickness is 350 µm.



Figure 3. Wafer Scribe Lines

Page 4 of 18 Date: 09/23/05

# **Output Circuit Of The Image Sensor**

The video signal from each photo-site is connected to a common video line on the sensor. Each photo-site is composed of a phototransistor with a series MOS switch connecting its emitter to a common video line. The video line is connected to the pad labeled IOUT. The photo-sites are readout upon the closure of the MOS switch, which is sequentially switched on and off by its internal scanning shift register, see Figure 1, PI3042A Block Diagram. For the clock & timing operation of the image sensor see Figure 7. Timing Diagram Of The PI3042A Sensor. The photo-sensing element is the base of the phototransistor where it detects and converts the light energy to proportional charges and stores them in its base and collector capacitance. When the MOS switch is activated, the emitter is connected to the video line and acts as source follower, producing an impulse current proportional to the stored charges in the base. This current is a discrete-time analog signal output called the video pixel. The charges in the video pixel are proportional to the light energy impinging in the neighborhood of its photosites. Figure 4, Video Pixel Output Structures, show a output structure of four photo-sites out of 128. The multiplexing MOS switch in each photo-site terminates into the output pad, IOUT, through a common video line. As the shift register sequentially accesses each photo-site the charges of the video pixel is sent to the IOUT where they are processed with an external signal conversion circuit. See the follow section, Signal Conversion Circuit.





# **Signal Conversion Circuit**

Figure 5, <u>Video Output Test and Application Circuit</u> is an example of the charge conversion that is used in the CIS modules. It is usually bonded on the same PCB on which the image sensors are bonded. In applications where cost is an important factor, this simple circuit provides the cleanest technique in processing the video output. It integrates all the currents from each pixel element onto a capacitor, CAP. It, also, sums the switch edge's energy along with the signal current pulses, hence minimizes the switching patterns on the video pixels. The summed charges stored on the CAP, produce a pixel voltage. Its voltage amplitude is proportional to the charge from the current pulse and the value of the CAP.



Figure 5. Video Output Circuit & Application Circuit

Since switching energies are high frequencies components, they tend to integrate to a 0 value and the remainder adds a constant value to off-set the dark level. After the pixel is integrated, the CAP is reset to zero volts by activating the shunt switch, SW, that connects the video line to ground prior to accessing the following pixel element. As it is seen, depicting a typical pixel voltage waveform, in Figure 6, <u>Single Pixel Output Voltage</u>, the shunt time is controlled with CP. Simultaneous to SW activation, the pixel element storage is, also, reset to the dark reference level, hence initializing the pixel for its integration process cycle. The signal pixels Vp(n) is referenced to its Dark Level as it is seen in Figure 6.



## **Two Test Setups For Specifications And Performance**

**First Setup:** The standard specifications are the image sensor tests that are performed on the wafer probe machine where each device on the wafer are tested in production. However, the data in these measurements are measured with a clock frequency at a fixed 500 KHz. Since the pixel rate is equal to the clock rate, the pixel rate is also at 500KHz. The specification under the section <u>Electro-Optical</u> <u>Characteristics ( $25^{\circ}$  C)</u> is the wafer probe specifications, Table 2.

Page 6 of 18 Date: 09/23/05

**Second Setup:** The CIS modules made with these devices operate in excess of 5.0 MHz. Accordingly the wafer probe specifications are supplemented with high frequency clocking performance using an A6 length modules PCB board.

# **Electro-Optical Characteristics (25° C)**

The electro-optical characteristics of PI3042A imaging sensor chip are listed in Table 2. This is the wafer probe specification used to tests the each die at  $25^{\circ}$  C.

| Parameters                    | Symbols              | Typical    | Units    | Notes                                                    |
|-------------------------------|----------------------|------------|----------|----------------------------------------------------------|
| Number of Photo-elements      |                      | 128        | elements |                                                          |
| Pixel-to-pixel spacing        |                      | ~62.5      | μm       |                                                          |
| Line scanning rate            | Tint <sup>(1)</sup>  | 128/Fclk   | µs/line  |                                                          |
| Clock frequency               | Fclk <sup>(2)</sup>  | 500        | KHz      | See note 2 for higher<br>clock speed.<br>(maximum 5 MHz) |
| Output voltage                | Vpavg <sup>(3)</sup> | 1.8 ± 0.35 | V        |                                                          |
| Output voltage non-uniformity | Up <sup>(4)</sup>    | 7.5        | %        |                                                          |
| Dark output voltage           | Vd <sup>(5)</sup>    | <100       | mV       |                                                          |
| Dark output non-uniformity    | Ud <sup>(6)</sup>    | <100       | mV       |                                                          |
| Adjacent Pixel non-uniformity | Upadj <sup>(7)</sup> | <7.5       | %        |                                                          |
| Chip-to-chip non-uniformity   | Ucc <sup>(8)</sup>   | 7.5        | %        |                                                          |

#### Table 2. Electro-Optical Characteristic

- Notes: (1) Tint stands for the line scanning rate or the integration time. It is determined by the time interval between two start pulses, where the start pulses start the line-scan process, as soon as, CP, module clock, acquires it and shifts it into the internal shift register. The minimum integration time in a scan is determined by the number of pixels in the scan divided by the clock frequency. In a CIS module it is the number of sensors times the number of pixel in the sensor, all over the clock frequency. This time is especially set for the wafer prober in order to calibrate the Vpavg, see note (3).
  - (2) Fclk is the device's clock, CP, frequency and it is, also, equal to the pixel rate. In the wafer test Fclk is set to 500 KHz. However, PIC (recently acquired by AMIS) has been successfully mass-producing high frequency CIS modules, using only the wafer test to qualify them. Hence, the device, tested on an A6 size module's PCB board at their standard high speed, is specified.
  - (3) Vpavg = Vp(n)/Npixels (average level in one line scan). Where Vp(n) is the amplitude of n<sup>th</sup> pixel in the sensor chip and Npixels is the total number of pixels in sensor chip. Vpavg is converted from impulse current video pixel into a voltage output. See Figure 4, <u>Video Pixel</u> <u>Output Structure</u> in section <u>Output Circuit Of The Image Sensor</u> and Figure 5, <u>Video Output Test and Application Circuit</u> in section <u>Signal Conversion Circuit</u> on page 6 and 7. Vpavg is calibrated for each image sensor type because of probe card variations, as well as, the interfacing circuits to the wafer probe machine.

- Up is the uniformity specification, measured under a uniform exposing light exposure. Up = [Vp(max) - Vpavg] / Vpavg x 100% or [Vpavg - Vp(min)] / Vpavg} x 100%, whichever is greater.
  - Where Vp(max) is the maximum pixel output voltage in the light. Vp(min) is the minimum pixel output voltage in the light. The pixel Vp(n) is one n<sup>th</sup> pixel in Npixels in the sensor.
- (5) Vd = Vp(n)/Npixels. Where Vp(n) is the pixels signal amplitude of the n<sup>th</sup> pixel of the sensor. Dark is where light is off, leaving the image surface unexposed.
- (6) Ud = Vdmax Vdmin.
- (7) Upadj = MAX[  $|(Vp(n) Vp(n+I)| / Vp(n)) \ge 100\%$ . Upadj is the nonuniformity in percentage. It is the amplitude difference between two neighboring pixels.
- (8) Ucc is the uniformity specifications, measured among the good die on the wafer. Under uniform light exposure the sensors are measured and calculated with following algorithm: Vpavg of all the good dies on the wafer are averaged and assigned VGpavg. Then the die with maximum Vpavg is assigned Vpavg(max), and the one with minimum Vpavg is assigned Vpavg(min). Then UCC = {[Vpavg(max)-Vpavg(min)]/VGpavg}x100.

# Measuring The Device's High Frequency Performances

The PI3042A devices were tested on an A6 length standard CIS module's PCB. Thirteen sensors bonded on the PCB board along with its support circuits, such as, clock buffer circuits, the shunt switch, SW, and its amplifier. The board's video line capacitance, input capacitance of SW and input capacitance of the amplifier become part of the CAP. The A6 PCB was selected because together with the shunt switch, SW, and with its amplifier input, the video line had a typical value of ~100pf including its stray from its PCB copper traces. Another reason for this selection is that the PI3042A wafer probe tests of these devices are similarly setup using this method.

By removing RIN, the amplifier gain was set to one. Then with the total value of CAP at ~100pf the Video Pixels Voltage amplitude gives a measure of the approximate Pixel charge. Note the amplifier is a 1:1 buffer amplifier that serves to isolate the video line from the measuring instruments. Further note that when the modules are produced, RIN is in the circuit as variable resistor. Then, in production of the CIS modules, the video output amplitude, Vpavg, can be adjusted to the module's specified level. This factory adjust is required because the exposure is fixed (Exposure = Light Power X Time). Example, the module's light power is fixed and integrations time, Tint, is fixed. Note Tint is fixed in accordance to users requirement, or specified for factory adjust the voltage amplitude to the specified level, RIN is used.

Since the sensor response vary as a function of color, the PI3042A is measured with a Yellow-Green LED light source, as well as, the Red (660 nm) LED light source. The light sources were selected because historically, these LED light bars were used in the CIS industry and accepted in the low-cost CIS markets. Today, the users are turning towards the Light Guides or Light Pipes as the costs have been reducing and the image sensor's technology continually improves. Yet, in low-cost applications and, especially in mid-size volume production, the light bars and the older image sensors persistently continues to be in demand by the scanning industry.

The high frequency performance specifications are graphical curves showing the video output, Vpavg, response to its applied light exposure. Although four exposure response graphs serve as good design reference for the designer who have prior knowledge of the image power that will be exposing image sensors, this is not always the case, example in designing and producing a CIS module. So to this end, the A6 PCB board, used to characterize the light exposure to video response specification, is enclosed in its A6 module housing and measured for its standard CIS parameters. These modules were fabricated exactly as their production counter part except that the gain of the amplifier is set one. The measurements were conducted with two different LED bars, one Yellow-Green and the other Red.

# Video Output Response Under Exposure

The four video signal output as function of light exposure are given in Graphs, A, B, C and D. The measurements are conducted in Black Box that enclosed the light source, the PCB and the instrument to measure the light power. The LED source mounted at the top radiated its light energy directly on the image sensor of the A6 PCB that is lying flat at the bottom of box. The video output was measured at the amplifier output of the A6 PCB. The PCB setup condition is described under the section, <u>Measuring The Device's High Frequency Performance</u>. Note the gain of the amplifier is set to one. Also the clock duty cycle is set to 25% for the 2.0 MHz clock frequency and set to 50% for the 5.0 MHz.



Graph A. A typical Video Output a as function of Light Exposure Illuminated with a RED 660 nm LED Source with the PI3042A clocked at 2.0 MHz



Graph B. A typical Video Output a as function of Light Exposure Illuminated with a Y-G LED Source with the PI3042A clocked at 2.0 MHz



Graph C. A typical Video Output a as function of Light Exposure Illuminated with a RED 660 nm LED Source with the PI3042A clocked at 5.0 MHz

Page 10 of 18 Date: 09/23/05



Graph D. A typical Video Output a as function of Light Exposure Illuminated with a Y-G LED Source with the PI3042A clocked at 5.0 MHz

| RED 660 LED Bar, A6 PCB In A6 Module Housing, At 2.0 MHz CLOCK |                      |         |         |                                                            |  |
|----------------------------------------------------------------|----------------------|---------|---------|------------------------------------------------------------|--|
| Parameters                                                     | Symbols              | Typical | Units   | Remarks                                                    |  |
| Line scanning rate                                             | Tint <sup>(1)</sup>  | 835     | μs/line | 13 dies in the scan.<br>see note 1. (Bottom of<br>Table 6) |  |
| Clock frequency                                                | Fclk <sup>(2)</sup>  | 2       | MHz     |                                                            |  |
| Output voltage                                                 | Vpavg <sup>(3)</sup> | 1.0     | V       | Amplifier Gain = 1.0,<br>see note 3                        |  |
| Output voltage non-uniformity                                  | Up <sup>(4)</sup>    | ± 20    | %       | LED bar non-<br>uniformity, see note 4.                    |  |
| Dark output voltage                                            | Vd <sup>(5)</sup>    | <15     | mV      |                                                            |  |
| Dark output non-uniformity                                     | Ud <sup>(6)</sup>    | <15     | mV      |                                                            |  |
| Adjacent Pixel non-uniformity                                  | Upadj <sup>(7)</sup> | <20     | %       |                                                            |  |
| LED Bar Input Voltage                                          | VLED <sup>(8)</sup>  | 5.0     | V       | LED Power Varies greatly. See note 8.                      |  |
| LED Bar Input Current                                          | ILED <sup>(8)</sup>  | 90      | mA      | LED Power Varies greatly. See note 8.                      |  |

## A6 Module with PI3042A High Frequency Specifications

#### Table 3. Electro-Optical Characteristic at High Frequency

| RED 660 LED Bar, A6 PCB In A6 Module Housing, At 5.0 MHz CLOCK |                      |         |         |                             |  |
|----------------------------------------------------------------|----------------------|---------|---------|-----------------------------|--|
| Parameters                                                     | Symbols              | Typical | Units   | Remarks                     |  |
| Line scanning rate                                             | Tint <sup>(1)</sup>  | 334     | µs/line | 13 dies in the scan. see    |  |
|                                                                |                      |         |         | note 1. (Bottom of Table 6) |  |
| Clock frequency                                                | Fclk (2)             | 5       | MHz     |                             |  |
| Output voltage                                                 | Vpavg <sup>(3)</sup> | 0.5     | V       | Amplifier Gain = 1.0, see   |  |
|                                                                |                      |         |         | note 3                      |  |
| Output voltage non-uniformity                                  | Up <sup>(4)</sup>    | 20      | %       | LED bar non-uniformity,     |  |
|                                                                |                      |         |         | see note 4.                 |  |
| Dark output voltage                                            | Vd (5)               | <180    | mV      |                             |  |
| Dark output non-uniformity                                     | Ud <sup>(6)</sup>    | <80     | mV      |                             |  |
| Adjacent Pixel non-uniformity                                  | Upadj <sup>(7)</sup> | <20     | %       |                             |  |
| LED Bar Input Voltage                                          | VLED <sup>(8)</sup>  | 5.0     | V       | LED Power Varies greatly.   |  |
|                                                                |                      |         |         | See note 8.                 |  |
| LED Bar Input Current                                          | ILED <sup>(8)</sup>  | 90      | mA      | LED Power Varies greatly.   |  |
|                                                                |                      |         |         | See note 8.                 |  |

#### Table 4. Electro-Optical Characteristic At High Frequency

| Y-G LED Bar, A6 PCB In A6 Module Housing, At 2.0 MHz CLOCK |                      |         |         |                             |  |
|------------------------------------------------------------|----------------------|---------|---------|-----------------------------|--|
| Parameters                                                 | Symbols              | Typical | Units   | Remarks                     |  |
| Line scanning rate                                         | Tint <sup>(1)</sup>  | 835     | µs/line | 13 dies in the scan. see    |  |
|                                                            |                      |         | -       | note 1. (Bottom of Table 6) |  |
| Clock frequency                                            | Fclk (2)             | 2       | MHz     |                             |  |
| Output voltage                                             | Vpavg <sup>(3)</sup> | 0.4     | V       | Amplifier Gain = 1.0, see   |  |
|                                                            |                      |         |         | note 3                      |  |
| Output voltage non-uniformity                              | Up <sup>(4)</sup>    | 20      | %       | LED bar non-uniformity,     |  |
|                                                            |                      |         |         | see note 4.                 |  |
| Dark output voltage                                        | Vd <sup>(5)</sup>    | <15     | mV      |                             |  |
| Dark output non-uniformity                                 | Ud <sup>(6)</sup>    | <15     | mV      |                             |  |
| Adjacent Pixel non-uniformity                              | Upadj <sup>(7)</sup> | <20     | %       |                             |  |
| LED Bar Input Voltage                                      | VLED <sup>(8)</sup>  | 5.0     | V       | LED Power Varies greatly.   |  |
|                                                            |                      |         |         | See note 8.                 |  |
| LED Bar Input Current                                      | ILED <sup>(8)</sup>  | 380     | mA      | LED Power Varies greatly.   |  |
|                                                            |                      |         |         | See note 8.                 |  |

# Table 5. Electro-Optical Characteristic At High Frequency

| Y-G LED Bar, A6 PCB In A6 Module Housing, At 5.0 MHz CLOCK |                                          |     |         |                                                         |  |
|------------------------------------------------------------|------------------------------------------|-----|---------|---------------------------------------------------------|--|
| Parameters                                                 | Parameters Symbols Typical Units Remarks |     |         |                                                         |  |
| Line scanning rate                                         | Tint <sup>(1)</sup>                      | 334 | µs/line | 13 dies in the scan. see<br>note 1. (Bottom of Table 6) |  |

Page 12 of 18 Date: 09/23/05

| Clock frequency               | Fclk (2)             | 5    | MHz |                                     |
|-------------------------------|----------------------|------|-----|-------------------------------------|
| Output voltage                | Vpavg <sup>(3)</sup> | 0.2  | V   | Amplifier Gain = 1.0, see<br>note 3 |
| Output voltage non-uniformity | Up <sup>(4)</sup>    | 25   | %   | LED bar non-uniformity, see note 4. |
| Dark output voltage           | Vd (5)               | <160 | mV  |                                     |
| Dark output non-uniformity    | Ud <sup>(6)</sup>    | <60  | mV  |                                     |
| Adjacent Pixel non-uniformity | Upadj <sup>(7)</sup> | <20  | %   |                                     |
| LED Bar Input Voltage         | VLED <sup>(8)</sup>  | 5.0  | V   | LED Power Varies greatly.           |
|                               |                      |      |     | See note 8.                         |
| LED Bar Input Current         | ILED <sup>(8)</sup>  | 380  | mA  | LED Power Varies greatly.           |
|                               |                      |      |     | See note 8.                         |

#### Table 6. Electro-Optical Characteristic At High Frequency

- Notes: (1) Note 1 under Table 2, <u>Electro-Optical Characteristic</u> is valid definition, except that in the A6 modules has 13 sensors sequentially cascaded, hence, Tint = (13X128)/Fclk for the minimum integration time.
  - (2) Fclk is the module's clock, CP, frequency and equal to the pixel rate. Also, the clock duty cycle is set to 25% for the 2.0 MHz clock frequency and set to 50% for the 5.0 MHz.
  - (3) Vpavg = Vp(n)/Npixels (average level in one line scan). Where Vp(n) is the amplitude of n<sup>th</sup> pixel in one line scan of the modules. Npixels is the total number of pixels in the module, i.e., 13 die x 128 pixels. The amplitude of Vpavg is adjusted with RIN (which installed in the production module) on all of CIS modules because of variations caused by the LED light sources. The low-cost production LED's light power are known to vary as much as ± 30%.
  - Up is the uniformity specification, measured under a uniform exposing light exposure. Up = [Vp(max) Vpavg] / Vpavg x 100% or [Vpavg Vp(min)] / Vpavg} x 100%, whichever is greater.

Where Vp(max) is the maximum pixel output voltage in the light. Vp(min) is the minimum pixel output voltage in the light. The pixel Vp(n) is one n<sup>th</sup> pixel in Npixels in the sensor.

In applying the Up definition, Npixels must change. It must include 13 sensors, or 13x128 pixels.

Additionally, because the low-cost LED power variation can be high as  $\pm$  30%, the non-uniformities may varies as much as  $\pm$  30%. Hence the uniformities are worst because of the LED Bar CIS modules.

- (5) Vd = Vp(n)/Npixels. Where Vp(n) is the pixels signal amplitude of the n<sup>th</sup> pixel of the sensor. Dark is where light is off, leaving the image surface unexposed.
- (6) Ud = Vdmax Vdmin.
- (7) Upadj = MAX[  $| (Vp(n) Vp(n+l) | / Vp(n)) \ge 100\%$ . Upadj is the nonuniformity in percentage. It is the amplitude difference between two neighboring pixels.
- (8) The low-cost LED light powers are widely specified, worst case as high as  $\pm$  30%, hense, the requirement for the Vpavg Gain Control and the wide Up specifications.

# **Sensor's Operational Specifications**

# Absolute Maximum Ratings:

| Parameters                     | Symbol | Maximum Rating | Units |
|--------------------------------|--------|----------------|-------|
| Power Supply Voltage           | VDD    | 10             | Volts |
| Power Supply Current           | IDD    | <2.0           | ma    |
| Input clock pulse (high level) | Vih    | Vdd + 0.5      | Volts |
| Input clock pulse (low level)  | Vil    | -0.25          | Volts |
| Operating Temperature          | Тор    | 0 to 50        | С°    |
| Operating Humidity             | Нор    | 10 to 85       | RH %  |
| Storage Temperature            | Tstg   | -25 to 75      | С°    |
| Storage Humidity               | Hstg   | 10 to 90       | RH %  |

Table 7. Absolute Maximum Ratings

# **Recommended Operating Conditions at Room Temperature**

| Parameters                          | Symbol              | Min. | Typical   | Max. | Units |
|-------------------------------------|---------------------|------|-----------|------|-------|
| Power Supply                        | VDD                 | 4.5  | 5.0       | 5.5  | Volts |
| Input clock pulses high level       | Vih <sup>(1)</sup>  | 3.0  | 5.0       | VDD  | Volts |
| Input clock pulse low level         | Vil <sup>(1)</sup>  | 0    | 0         | 0.8  | Volts |
| Operating high level exposed output | IOUT <sup>(2)</sup> |      | See note. |      |       |
| Clock Frequency                     | Fclk (3)            | 0.1  | 2.0       | 5.0  | MHz   |
| Clock pulse duty cycle              | Duty <sup>(4)</sup> |      | 25        |      | %     |
| Clock pulse high durations          | tw                  |      | 0.125     |      | sec   |
| Integration time                    | Tint                |      | 0.864     | 10   | ms    |
| Operating Temperature               | Тор                 |      | 25        | 50   | O°    |

#### Table 8. Recommended Operating Condition At Room Temperature

- Note (1) Applies to both CP and SP.
  - (2) The output is a current that is proportional to the charges, which are integrated on the phototransistor's base via photon-to-electron conversion. For its conversion to voltage pixels see Figure 4, <u>Video Pixel Output Structure</u> in section <u>Output Circuit Of The Image Sensor</u>.
  - (3) Although the clock frequency, Fclk, will operate the device at less than 100KHz, it is recommended that the device be operated above 500KHz to avoid complication of leakage current build-up. In applications using long CIS module length, such as an array of image sensor > 27, increases the readout time, i.e., increases Tint, hence, leakage current build-up occurs.
  - (4) The clock duty cycle typically is normally set to 25 %. However, it can operate with duty cycle as large as 50 %, which will allow more reset time at the expense of video pixel readout time. At clock frequencies approaching 5.0 MHz it is recommended to use 50% duty cycle to allow more time for the signal pixel to integrate and settle.

# Switching Characteristics @ 25° C.

The timing relationships of the video output voltage and its two input clocks the start pulse, SP, and the shift register clock, CP, along with the shift register EOS output clock are shown in Figure 7, <u>Timing Diagram Of The PI3042A Sensor</u>. The switch timing specification for the symbols on the timing diagram is given in Table 5, <u>Timing Symbol's Definition</u> below the timing diagram. The digital clocks' levels are +5 Volts CMOS compatible. The video, IOUT, is specified in Figure 4, <u>Video Pixel Output</u> in section <u>Output Circuit Of The Image Sensor</u>.



Figure 7. Timing Diagram Of The PI3042A Sensor

| Item                                  | Symbol | Minimum | Mean | Maximum | Units |
|---------------------------------------|--------|---------|------|---------|-------|
| Clock cycle time                      | to     | 200     |      | 10000   | ns    |
| Clock pulse width <sup>(1)</sup>      | tw     | 50      |      |         | ns    |
| Clock duty cycle                      |        | 25      | 50   | 75      | %     |
| Data setup time                       | tds    | 20      |      |         | ns    |
| Data hold time                        | tdh    | 20      |      |         | ns    |
| Prohibit crossing time <sup>(2)</sup> | tprh   |         | 20   |         | ns    |
| EOS rise delay                        | terdl  |         | 60   |         | ns    |
| EOS fall delay                        | tefdl  |         | 70   |         | ns    |
| Signal delay time <sup>(3)</sup>      | tdl    |         | 20   |         | ns    |
| Signal settling time <sup>(3)</sup>   | ts/h   |         | 120  |         | ns    |

 Table 9. Timing Symbol's Definition

Page 15 of 18 Date: 09/23/05

- Notes (1) The clock pulse width, tw, varies with frequency, as well as, the duty cycle.
  - (2) Prohibit crossing time is to insure that no two start pulses are locked into the shift register for any single scan time. Since the start pulse is entered into the shift register during its active high level when the CP clock edges falls, the active high of the start pulse is permitted only during one falling, CP, clock edges for any given scan. Otherwise, multiple start pulses will load into the shift register.
    - (3) Pixel delay times and settling time depend on the output amplifier, which is employed. These values, tdl and ts/h, are measured with the amplifier see in Figure 8. <u>Typical A6 CIS Module Circuit</u> using the PI3042A sensors. Note, the impulse signal current out of the device has pulse width ~ 30 ns. Hence, the faster the amplifier with a faster settling time will yield a signal video pulse with faster rise and settle times.

#### Typical A6 CIS Module Circuit

See Figure 8. <u>Typical A6 CIS Module Circuit</u> using the PI3042A sensors. The circuit is provided as reference to illustrate the interconnection of the PI3042A for a serially cascaded line of image sensors. It is a typical A6 size CIS module produced by PIC. It provides the first time user with additional insight for designing a CIS module and supplements the circuit descriptions given in the section, <u>Signal</u> <u>Conversion Circuit</u>.

The difference is in the arrangement of the two shunt switches, U3D, and U3A. U3D is a counterpart to SW in Figure 5. <u>Video Output Test and Application Circuit</u>. A DC restoration capacitor, C20, with value of 500pf added between the shunts switch. The first, U3D, clamps the video line to ground to reset the image sensors. Simultaneously the second, U3A, clamps the node between C15 and amplifier input to an output reference bias voltage that is on the node between R4 and R9. These resistors are voltage divider that sets the DC operating level of the amplifier's output by applying same bias voltage to both inputs of the amplifier

(See next page for the Typical A6 CIS Module Circuit.)

#### PI3042A Preliminary



Figure 8. Typical A6 CIS Module Circuit

Page 17 of 18 Date: 09/23/05

Preliminary PI3042A datasheet

Page 18 of 18 Date: 09/23/05

<sup>©</sup> **2005 Peripheral Imaging Corporation**. Printed in USA. All rights reserved. Specifications are subject to change without notice. Contents may not be reproduced in whole or in part without the express prior written permission of Peripheral Imaging Corporation. Information furnished herein is believed to be accurate and reliable. However, no responsibility is assumed by Peripheral Imaging Corporation for its use nor for any infringement of patents or other rights granted by implication or otherwise under any patent or patent rights of Peripheral Imaging Corporation.