# 288Mb SIO REDUCED LATENCY (RLDRAM II) # MT49H16M18C MT49H32M9C #### **Features** - 288Mb - 400 MHz DDR operation (800 Mb/s/pin data rate) - Organization - 16 Meg x 18, 32 Meg x 9 Separate I/O - 8 banks - · Cyclic bank switching for maximum bandwidth - Reduced cycle time (20ns at 400 MHz) - Nonmultiplexed addresses (address multiplexing option available) - SRAM-type interface - Read latency (RL), row cycle time, and burst sequence length - Balanced READ and WRITE latencies in order to optimize data bus utilization - Data mask for WRITE commands - Differential input clocks (CK, CK#) - Differential input data clocks (DKx, DKx#) - On-chip DLL generates CK edge-aligned data and output data clock signals - Data valid signal (QVLD) - 32ms refresh (8K refresh for each bank; 64k refresh command must be issued in total each 32ms) - 144-ball FBGA package - HSTL I/O (1.5V or 1.8V nominal) - $25\Omega$ – $60\Omega$ matched impedance outputs - 2.5V VEXT, 1.8V VDD, 1.5V or 1.8V VDDQ I/O - On-die termination (ODT) RTT **Marking Options** Clock Cycle Timing 2.5ns (400 MHz) -25 3.3ns (300 MHz) -33 5ns (200 MHz) -5 Configuration MT49H16M18CFM 16 Meg x 18 32 Meg x 9 MT49H32M9CFM Package 144-ball FBGA FM BM (lead-free)<sup>1</sup> (11mm x 18.5mm) NOTE: 1. Contact Micron for availability of lead-free Figure 1: 144-Ball FBGA **Table 1: Valid Part Numbers** | PART NUMBER | DESCRIPTION | |------------------|-----------------------| | MT49H16M18CFM-xx | 16 Meg x 18 RLDRAM II | | MT49H32M9CFM-xx | 32 Meg x 9 RLDRAM II | # **Table of Contents** | Features | 1 | |---------------------------------------------|----| | Options | | | Marking | 1 | | General Description | 5 | | Commands | 10 | | nitializationnitialization | 13 | | Programmable Impedance Output Buffer | 14 | | Clock Considerations | | | Mode Register Set Command (MRS) | 16 | | Configuration Table | | | Nrite Basic Information | 18 | | Read Basic Information | | | Fiming Parameters | 22 | | AUTO REFRESH Command (AREF) | 27 | | On-Die Termination | 28 | | Operation with Multiplexed Addresses | 30 | | Address Mapping | 32 | | Configuration Table | | | Refresh Command in Multiplexed Address Mode | 33 | | EEE 1149.1 Serial Boundary Scan (JTAG) | 35 | | Disabling the JTAG Feature | 35 | | Test Access Port (TAP) | 35 | | Test Clock (TCK) | 35 | | Test Mode Select (TMS) | 35 | | Test Data-In (TDI) | | | Test Data-Out (TDO) | | | Performing a TAP RESET | 35 | | TAP Registers | | | Instruction Register | 36 | | Bypass Register | 36 | | Boundary Scan Register | 36 | | Identification (ID) Register | | | ΓAP Instruction Set | 36 | | Overview | | | EXTEST | 36 | | IDCODE | | | HIGH-Z | 36 | | CLAMP | 37 | | SAMPLE/PRELOAD | | | BYPASS | | | Reserved | | | Absolute Maximum Ratings* | | | Data Sheet Designation | | # **List of Figures** | Figure 1: | 144-Ball FBGA | | |------------|-----------------------------------------------------------------------------------------|----| | Figure 2: | Functional Block Diagram – 16 Meg x 18 | .6 | | Figure 3: | 16 Meg x 18 Ball Assignment (Top View) 144-Ball FBGA | .7 | | Figure 4: | 32 Meg x 9 Ball Assignment (Top View) 144-Ball FBGA | .8 | | Figure 5: | Clock/Input Data Clock Command/Address Timings | 13 | | Figure 6: | Power-Up Sequence | 13 | | Figure 7: | Clock Input | 15 | | Figure 8: | Mode Register Set Timing | 16 | | Figure 9: | Mode Register Set | | | Figure 10: | Mode Register Bit Map | | | Figure 11: | WRITE Command | | | Figure 12: | Basic WRITE Burst/DM Timing | 18 | | Figure 13: | Write Burst Basic Sequence: BL = 2, RL = 4, WL = 5, Configuration 1 | | | Figure 14: | Write Burst Basic Sequence: BL = 4, RL = 4, WL = 5, Configuration 1 | 19 | | Figure 15: | WRITE Followed By READ: BL = 2, RL = 4, WL = 5, Configuration 1 | 20 | | Figure 16: | WRITE Followed By READ: BL = 4, RL = 4, WL = 5, Configuration 1 | | | Figure 17: | READ Command | 21 | | Figure 18: | Basic READ Burst Timing | | | Figure 19: | READ Burst: BL = 2, RL = 4, Configuration 1 | | | Figure 20: | READ Burst: BL = 4, RL = 4, Configuration 1 | 23 | | Figure 21: | READ Followed by WRITE, BL = 2, RL = 4, WL = 5, Configuration 1 | | | Figure 22: | READ followed by WRITE, BL = 4, RL = 4, WL = 5, Configuration 1 | 24 | | Figure 23: | READ/WRITE Interleave: BL = 4, <sup>t</sup> RC = 4, WL = 5, Configuration 1 | 25 | | Figure 24: | READ/WRITE Interleave: BL = 4, <sup>t</sup> RC = 6, WL = 7, Configuration 2 | 25 | | Figure 25: | READ/WRITE Interleave: BL = 4, <sup>t</sup> RC = 8, WL = 9, Configuration 3 | 26 | | Figure 26: | AUTO REFRESH Command | | | Figure 27: | AUTO REFRESH Cycle | 27 | | Figure 28: | On-Die Termination-Equivalent Circuit | | | Figure 29: | READ Burst with ODT: BL = 2, Configuration 1 | | | Figure 30: | READ NOP READ with ODT: BL = 2, Configuration 1 | 29 | | Figure 31: | READ NOP NOP READ with ODT: BL = 2, Configuration 1 | 29 | | Figure 32: | Command Description in Multiplexed Address Mode | 30 | | Figure 33: | Mode Register Set Command in Multiplexed Address Mode | 31 | | Figure 34: | Power-Up Sequence in Multiplexed Address Mode | | | Figure 35: | Burst Refresh Operation | | | Figure 36: | WRITE Burst Basic Sequence: BL = 4, with Multiplexed Addresses, Configuration 1, WL = 6 | 34 | | Figure 37: | READ Burst Basic Sequence: BL = 4, with Multiplexed Addresses, Configuration 1, RL = 5 | | | Figure 38: | TAP Controller State Diagram | | | Figure 39: | TAP Controller Block Diagram | 35 | | Figure 40: | TAP Timing | 37 | | Figure 41: | Output Test Conditions | | | Figure 42: | Input Waveform | 42 | | Figure 43: | 144-Ball FBGA | 44 | ### **List of Tables** | Table 1: | Valid Part Numbers | 1 | |-----------|------------------------------------------------------------|----| | Table 2: | Ball Descriptions | 9 | | Table 3: | Address Widths at Different Burst Lengths | 10 | | Table 4: | Command Table <sup>1</sup> | | | Table 5: | Description of Commands | 11 | | Table 6: | AC Electrical Characteristics | 12 | | Table 7: | Clock Input Operating Conditions | 15 | | Table 8: | RLDRAM Configuration Table | 17 | | Table 9: | On-Die Termination DC Parameters | | | Table 10: | Address Mapping in Multiplexed Address Mode | 32 | | Table 11: | Configuration Table In Multiplexed Address Mode | 33 | | Table 12: | TAP AC Electrical Characteristics and Operating Conditions | 37 | | Table 13: | TAP AC Electrical Characteristics | | | Table 14: | TAP DC Electrical Characteristics and Operating Conditions | 38 | | Table 15: | Identification Register Definitions | 39 | | Table 16: | Scan Register Sizes | 39 | | Table 17: | Instruction Codes | 39 | | Table 18: | Boundary Scan (Exit) Order | 40 | | Table 19: | DC Electrical Characteristics and Operating Conditions | 41 | | Table 20: | AC Electrical Characteristics and Operating Conditions | 42 | | Table 21: | Capacitance | 42 | | Table 22: | IDD Operating Conditions and Maximum Limits | 43 | # **General Description** The Micron® 288Mb reduced latency DRAM (RLDRAM) II is a high-speed memory device designed for high bandwidth communication data storage. Applications include, but are not limited to, transmitting or receiving buffers in telecommunication systems and data or instruction cache applications requiring large amounts of memory. The chip's eightbank architecture is optimized for high speed and achieves a peak bandwidth of 28.8 Gb/s, using two separate 18-bit double data rate (DDR) parts and a maximum system clock of 400 MHz. The DDR separate I/O interface transfers two 18- or 9-bit wide data word per clock cycle at the I/O balls. The read port has dedicated data outputs to support READ operations, while the write port has dedicated input balls to support WRITE operations. Output data is referenced to the free-running output data clock. This architecture eliminates the need for high-speed bus turnaround. Commands, addresses, and control signals are registered at every positive edge of the differential input clock, while input data is registered at both positive and negative edges of the input data clock(s). Read and write accesses to the RLDRAM are burst-oriented. The burst length is programmable from 2, 4, or 8 by setting the mode register. The device is supplied with 2.5V and 1.8V for the core and 1.5V or 1.8V for the output drivers. Bank-scheduled refresh is supported with row address generated internally. A standard FBGA 144-ball package is used to enable ultra high-speed data transfer rates and a simple upgrade path from former products. A0-A19<sup>1, 2</sup>, B0, B1, B2 Column Address **Row Address** Column Address Refresh Buffer Counter **Buffer** Counter Row Decoder Row Decoder **Row Decoder** Row Decoder Memory Array Bus Memory Array Memory Array Memory Array Sense Amp and Data Sense Amp and Data Sense Amp and Data Sense Amp and Data Column Decoder Column Decoder Column Decoder Column Decoder Bank 0 Bank 1 Bank 2 Bank 3 Row Decoder Row Decoder **Row Decoder** Row Decoder Memory Array Memory Array Memory Array Memory Array Sense Amp and Data Sense Amp and Data Sense Amp and Data Sense Amp and Data Column Decoder Column Decoder Column Decoder Bank 4 Bank 5 Bank 6 Bank 7 Output Data Valid Output Data Clock **Input Buffers Output Buffers** Control Logic and Timing Generator Figure 2: Functional Block Diagram - 16 Meg x 18 #### NOTE: 1. When the BL = 8 setting is used, A18 and A19 are "Don't Care." QK[1:0], QK#[1:0] 2. When BL = 4 setting is used, A19 is "Don't Care." QVLD D0-D17 Q0-Q17 # Figure 3: 16 Meg x 18 Ball Assignment (Top View) 144-Ball FBGA | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | |---|--------------------|-----------------|------|------|---|---|---|---|------|------|-----|--------------------| | Α | VREF | Vss | VEXT | Vss | | | | | Vss | VEXT | TMS | TCK | | В | Vdd | D4 | Q4 | VssQ | | | | | VssQ | Q0 | D0 | VDD | | С | VTT | D5 | Q5 | VddQ | | | | | VddQ | Q1 | D1 | VTT | | D | (A22) <sup>1</sup> | D6 | Q6 | VssQ | | | | | VssQ | QK0# | QK0 | Vss | | E | (A21) <sup>2</sup> | D7 | Q7 | VDDQ | | | | | VDDQ | Q2 | D2 | (A20) <sup>2</sup> | | F | A5 | D8 | Q8 | VssQ | | | | | VssQ | Q3 | D3 | QVLD | | G | A8 | A6 | A7 | VDD | | | | | VDD | A2 | A1 | A0 | | Н | B2 | A9 | Vss | Vss | | | | | Vss | Vss | A4 | A3 | | J | NF <sup>3</sup> | NF <sup>3</sup> | VDD | VDD | | | | | VDD | VDD | В0 | CK | | K | DK | DK# | Vdd | VDD | | | | | VDD | VDD | B1 | CK# | | L | REF# | CS# | Vss | Vss | | | | | Vss | Vss | A14 | A13 | | M | WE# | A16 | A17 | VDD | | | | | Vdd | A12 | A11 | A10 | | N | A18 | D14 | Q14 | VssQ | | | | | VssQ | Q9 | D9 | A19 | | P | A15 | D15 | Q15 | VddQ | | | | | VddQ | Q10 | D10 | DM | | R | Vss | QK1 | QK1# | VssQ | | | | | VssQ | Q11 | D11 | Vss | | T | VTT | D16 | Q16 | VddQ | | | | | VddQ | Q12 | D12 | VTT | | U | Vdd | D17 | Q17 | VssQ | | | | | VssQ | Q13 | D13 | VDD | | V | VREF | ZQ | VEXT | Vss | | | | | Vss | VEXT | TDO | TDI | - 1. Reserved for future use. This may optionally be connected to GND. - 2. Reserved for future use. This signal is internally connected and has parasitic characteristics of an address input signal. This may optionally be connected to GND. - 3. No Function. This signal is internally connected and has parasitic characteristics of a clock input signal. # Figure 4: 32 Meg x 9 Ball Assignment (Top View) 144-Ball FBGA | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | |---|--------------------|------------------|------------------|------|---|---|---|---|------|------|-----|------| | Α | VREF | Vss | VEXT | Vss | | | | | Vss | VEXT | TMS | TCK | | В | VDD | DNU <sup>4</sup> | DNU <sup>4</sup> | VssQ | | | | | VssQ | Q0 | D0 | VDD | | С | VTT | DNU <sup>4</sup> | DNU <sup>4</sup> | VDDQ | | | | | VDDQ | Q1 | D1 | VTT | | D | (A22) <sup>1</sup> | DNU <sup>4</sup> | DNU <sup>4</sup> | VssQ | | | | | VssQ | QK0# | QK0 | Vss | | E | (A21) <sup>2</sup> | DNU <sup>4</sup> | DNU <sup>4</sup> | VDDQ | | | | | VDDQ | Q2 | D2 | A20 | | F | A5 | DNU <sup>4</sup> | DNU <sup>4</sup> | VssQ | | | | | VssQ | Q3 | D3 | QVLD | | G | A8 | A6 | A7 | VDD | | | | | VDD | A2 | A1 | A0 | | Н | B2 | A9 | Vss | Vss | | | | | Vss | Vss | A4 | A3 | | J | NF <sup>3</sup> | NF <sup>3</sup> | VDD | VDD | | | | | VDD | VDD | В0 | CK | | K | DK | DK# | Vdd | Vdd | | | | | VDD | Vdd | B1 | CK# | | L | REF# | CS# | Vss | Vss | | | | | Vss | Vss | A14 | A13 | | M | WE# | A16 | A17 | VDD | | | | | VDD | A12 | A11 | A10 | | N | A18 | DNU <sup>4</sup> | DNU <sup>4</sup> | VssQ | | | | | VssQ | Q4 | D4 | A19 | | Р | A15 | DNU <sup>4</sup> | DNU <sup>4</sup> | VDDQ | | | | | VDDQ | Q5 | D5 | DM | | R | Vss | DNU <sup>4</sup> | DNU <sup>4</sup> | VssQ | | | | | VssQ | Q6 | D6 | Vss | | Т | VTT | DNU <sup>4</sup> | DNU <sup>4</sup> | VDDQ | | | | | VDDQ | Q7 | D7 | VTT | | U | VDD | DNU <sup>4</sup> | DNU <sup>4</sup> | VssQ | | | | | VssQ | Q8 | D8 | VDD | | V | VREF | ZQ | VEXT | Vss | | | | | Vss | VEXT | TDO | TDI | - 1. Reserved for future use. This signal is not connected. - 2. Reserved for future use. This signal is internally connected and has parasitic characteristics of an address input signal. - 3. No Function. This signal is internally connected and has parasitic characteristics of a clock input signal. - 4. Do not use. This signal is internally connected and has parasitic characteristics of a I/O. This may optionally be connected to GND. # **Table 2: Ball Descriptions** | SYMBOL | TYPE | DESCRIPTION | |------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CK, CK# | Input | Input Clock: CK and CK# are differential clock inputs. Addresses and commands are latched on the rising edge of CK. CK# is ideally 180 degrees out of phase with CK. | | CS# | Input | Chip Select: CS# enables the command decoder when LOW and disables it when HIGH. When the command decoder is disabled, new commands are ignored, but internal operations continue. | | WE#, REF# | Input | Command Inputs: Sampled at the positive edge of CK, WE#, and REF# define (together with CS#) the command to be executed. | | A[0:20] | Input | Address Inputs: A[0:20] define the row and column addresses for READ and WRITE operations. During a MODE REGISTER SET, the address inputs define the register settings. They are sampled at the rising edge of CK. In the x18 configuration, A[20] is reserved for address expansion. These expansion addresses can be treated as address inputs, but they do not affect the operation of the device. | | A21 | - | Reserved for future use. This signal is internally connected and can be treated as an address input. | | A22 | _ | Reserved for future use. This signal is not connected and may be connected to ground. | | DKx, DKx# | Input | Input Data Clock: DKx and DKx# are the differential input data clocks. All input data is referenced to both edges of DK. DK# is ideally 180 degrees out of phase with DK. D0–D17 are referenced to DK0 and DK0#. | | DM | Input | Input Data Mask: The DM signal is the input mask signal for WRITE data. Input data is masked when DM is sampled HIGH, along with the WRITE input data. DM is sampled on both edges of DK. | | BA[0:2] | Input | Bank Address Inputs: Select to which internal bank a command is being applied. | | D0-D17 | Input | Data Input: The D signals form the 18-bit input data bus. During WRITE commands, the data is referenced to both edges of DK. | | Q0–Q17 | Output | Data Output: The Q signals form the 18-bit output data bus. During READ commands, the data is referenced to both edges of QK. | | QKx, QKx# | Output | Output Data Clocks: QKx and QKx# are opposite polarity, output data clocks. During READs, they are free running and edge-aligned with data output from the RLDRAM. QKx# is ideally 180 degrees out of phase with QKx. QK0 and QK0# are aligned with Q0-Q8 and QK1 and QK1# are aligned with Q9-Q17. Consult the RLDRAM II Design Guide for more details. | | QVLD | Output | Data Valid: The QVLD indicates valid output data. QVLD is edge-aligned with QKx and QKx#. | | TMS<br>TDI | Input | IEEE 1149.1 Test Inputs: These balls may be left as No Connects if the JTAG function is not used in the circuit | | TCK | Input | IEEE 1149.1 Clock Input: This ball must be tied to Vss if the JTAG function is not used in the circuit. | | TDO | Output | IEEE 1149.1 Test Output: JTAG output. | | ZQ | Input/Output | External Impedance $[25\Omega-60\Omega]$ : This signal is used to tune the device outputs to the system data bus impedance. Q output impedance is set to 0.2 x RQ, where RQ is a resistor from this signal to ground. Connecting ZQ to GND invokes the minimum impedance mode. Connecting ZQ to VDD invokes the maximum impedance mode. Refer to Figure 10 on page 16 to activate this function. | | VREF | Input | Input Reference Voltage: Nominally VDDQ/2. Provides a reference voltage for the input buffers. | | VEXT | Supply | Power Supply: 2.5V nominal. See Table 19, DC Electrical Characteristics and Operating Conditions, on page 41 for range. | | VDD | Supply | Power Supply: 1.8V nominal. See Table 19, DC Electrical Characteristics and Operating Conditions, on page 41 for range. | # **Table 2: Ball Descriptions (continued)** | SYMBOL | TYPE | DESCRIPTION | |--------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VDDQ | Supply | DQ Power Supply: Nominally, 1.5V or 1.8V. Isolated on the device for improved noise immunity. See Table 19: "DC Electrical Characteristics and Operating Conditions" on page 41 for range. | | Vss | Supply | Ground. | | VssQ | Supply | DQ Ground: Isolated on the device for improved noise immunity. | | VTT | Supply | Power Supply: Isolated Termination Supply. Nominally, VDDQ/2. See Table 19, DC Electrical Characteristics and Operating Conditions, on page 41 for range. | | NF | - | No Function: These balls may be connected to ground. | | DNU | _ | Do Not Use: These balls may be connected to ground. | #### **Commands** According to the functional signal description, the following command sequences are possible. All input states or sequences not shown are illegal or reserved. All command and address inputs must meet setup and hold times around the rising edge of CK. Table 3: Address Widths at Different Burst Lengths | | CONFIGURATION | | | | | | |--------------|---------------|------|--|--|--|--| | BURST LENGTH | x18 | х9 | | | | | | BL = 2 | 19:0 | 20:0 | | | | | | BL = 4 | 18:0 | 19:0 | | | | | | BL = 8 | 17:0 | 18:0 | | | | | **Table 4:** Command Table 1 | OPERATION | CODE | CS# | WE# | REF# | A(20:0) | B(2:0) | NOTES | |------------------------------|-----------|-----|-----|------|---------|--------|-------| | Device DESELECT/No Operation | DESEL/NOP | Н | Х | Х | Х | Х | | | MRS: Mode Register Set | MRS | L | L | L | OPCODE | Х | 2 | | READ | READ | L | Н | Н | Α | BA | 3 | | WRITE | WRITE | L | L | Н | Α | BA | 3 | | AUTO REFRESH | AREF | L | Н | L | Х | BA | | - 1. X represents a "Don't Care"; H represents a logic HIGH; L represents a logic LOW; A represents a valid address; and BA represents a valid bank address. - 2. Only A[17:0] are used for the MRS command. - 3. See Table 3 above. # **Table 5: Description of Commands** | COMMAND | DESCRIPTION | |------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DESEL/NOP <sup>1</sup> | The NOP command is used to perform a no operation to the RLDRAM, which essentially deselects the chip. Use the NOP command to prevent unwanted commands from being registered during idle or wait states. Operations already in progress are not affected. Output values depend on command history. | | MRS | The mode register is set via the address inputs A(17:0). See Figure 10 on page 16 for further information. The MRS command can only be issued when all banks are idle and no bursts are in progress. | | READ | The READ command is used to initiate a burst read access to a bank. The value on the BA(2:0) inputs selects the bank, and the address provided on inputs A(20:0) selects the data location within the bank. | | WRITE | The WRITE command is used to initiate a burst write access to a bank. The value on the BA(2:0) inputs selects the bank, and the address provided on inputs A(20:0) selects the data location within the bank. Input data appearing on the DS is written to the memory array subject to the DM input logic level appearing coincident with the data. If the DM signal is registered LOW, the corresponding data will be written to memory. If the DM signal is registered HIGH, the corresponding data inputs will be ignored (i.e., this part of the data word will not be written). | | AREF | The AREF is used during normal operation of the RLDRAM to refresh the memory content of a bank. The command is nonpersistent, so it must be issued each time a refresh is required. The value on the BA(2:0) inputs selects the bank. The refresh address is generated by an internal refresh controller, effectively making each address bit a "Don't Care" during the AREF command. The RLDRAM requires 64K cycles at an average periodic interval of 0.49µs² (MAX). To improve efficiency, eight AREF commands (one for each bank) can be posted to the RLDRAM at periodic intervals of 3.9µs³. | - 1. When the chip is deselected, internal NOP commands are generated and no commands are accepted. - 2. Actual refresh is $32ms/8K/8 = 0.488\mu s$ . - 3. Actual refresh is $32ms/8k = 3.90\mu s$ . ## **Table 6: AC Electrical Characteristics** Note 1 | | | -2 | 25 | -33 | | -5 | | | | |---------------------------------------------|-----------------------------------------|-------|------|-------|------|------|------|------------------|-------| | DESCRIPTION | SYMBOL | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | NOTES | | Clock | | | | | | | | | | | Clock cycle time | <sup>t</sup> CK, <sup>t</sup> DK | 2.5 | 5.7 | 3.3 | 5.7 | 5.0 | 5.7 | ns | | | System frequency | fCK, fDK | 175 | 400 | 175 | 300 | 175 | 200 | MHz | | | Clock phase jitter | <sup>t</sup> CKvar | | 0.15 | | 0.20 | | 0.25 | ns | 2 | | Clock HIGH time | <sup>t</sup> CKH, <sup>t</sup> DKH | 0.45 | 0.55 | 0.45 | 0.55 | 0.45 | 0.55 | <sup>t</sup> CK | | | Clock LOW time | <sup>t</sup> CKL, <sup>t</sup> DKL | 0.45 | 0.55 | 0.45 | 0.55 | 0.45 | 0.55 | <sup>t</sup> CK | | | Clock to input data clock | <sup>t</sup> CKDK | -0.3 | 0.5 | -0.3 | 1.0 | -0.3 | 1.5 | ns | | | Mode register set cycle time to any command | <sup>t</sup> MRSC | 6 | | 6 | | 6 | | <sup>t</sup> CK | | | Setup Times | | | • | • | • | | | • | • | | Address/command and input setup time | <sup>t</sup> AS/ <sup>t</sup> CS | 0.4 | | 0.5 | | 0.8 | | ns | | | Data-in and data mask to DK setup time | <sup>t</sup> DS | 0.25 | | 0.3 | | 0.4 | | ns | | | Hold Times | 1 | | | | • | | | | I. | | Address/command and input hold time | <sup>t</sup> AH/ <sup>t</sup> CH | 0.4 | | 0.5 | | 0.8 | | ns | | | Data-in and data mask to DK hold time | <sup>t</sup> DH | 0.25 | | 0.3 | | 0.4 | | ns | | | Data and Data Strobe | | | • | • | • | | | • | | | Output data clock HIGH time | <sup>t</sup> QKH | 0.9 | 1.1 | 0.9 | 1.1 | 0.9 | 1.1 | <sup>t</sup> CKH | | | Output data clock LOW time | <sup>t</sup> QKL | 0.9 | 1.1 | 0.9 | 1.1 | 0.9 | 1.1 | <sup>t</sup> CKL | | | QK edge to clock edge skew | <sup>t</sup> CKQK | -0.25 | 0.25 | -0.3 | 0.3 | -0.5 | 0.5 | ns | | | QK edge to output data edge | <sup>t</sup> QKQ0,<br><sup>t</sup> QKQ1 | -0.2 | 0.2 | -0.25 | 0.25 | -0.3 | 0.3 | ns | 3 | | QK edge to any output data edge | <sup>t</sup> QKQ | -0.3 | 0.3 | -0.35 | 0.35 | -0.4 | 0.4 | ns | 4 | | QK edge to QVLD | <sup>t</sup> QKVLD | -0.3 | 0.3 | -0.35 | 0.35 | -0.4 | 0.4 | ns | | - 1. All timing parameters are measured relative to the crossing point of CK/CK#, DK/DK# and to the crossing point with VREF of the command, address, and data signals. - 2. Clock phase jitter is the variance from clock rising edge to the next expected clock rising edge. - 3. <sup>t</sup>QKQ0 is referenced to Q0–Q8 in x18. - <sup>t</sup>QKQ1 is referenced to Q9–Q17 in x18. - 4. <sup>t</sup>QKQ takes into account the skew between any QKx and any Q. # Figure 5: Clock/Input Data Clock Command/Address Timings #### **Initialization** The RLDRAM must be powered up and initialized in a predefined manner. Operational procedures other than those specified may result in undefined operations or permanent damage to the device. The following sequence is used for power-up: - 1. Apply power (VEXT, VDD, VDDQ, VREF, VTT) and start clock as soon as the supply voltages are stable. Apply VDD and VEXT before or at the same time as VDDQ. Apply VDDQ before or at the same time as VREF and VTT. Although there is no timing relation between VEXT and VDD, the chip starts the power-up sequence only after both voltages are at their nominal levels. The pad supply must not be applied before the core supplies. Maintain all remaining balls in NOP conditions. - 2. Maintain stable conditions for 200µs (MIN). - 3. Issue three MRS commands: two dummies plus one valid MRS. - tMRSC after the valid MRS, issue eight Auto Refresh commands, one on each bank and separated by 2,048 cycles. Initial bank refresh order does not matter. - 5. After <sup>t</sup>RC, the chip is ready for normal operation. Figure 6: Power-Up Sequence # Programmable Impedance Output Buffer The RLDRAM II is equipped with programmable impedance output buffers. This allows a user to match the driver impedance to the system. To adjust the impedance, an external precision resistor (RQ) is connected between the ZQ ball and Vss. The value of the resistor must be five times the desired impedance. For example, a $300\Omega$ resistor is required for an output impedance of $60\Omega$ To ensure that output impedance is one fifth the value of RQ (within 15 percent), the range of RQ is $125\Omega$ to $300\Omega$ Output impedance updates may be required because, over time, variations may occur in supply voltage and temperature. The device samples the value of RQ. An impedance update is transparent to the system and does not affect device operation. All data sheet timing and current specifications are met during an update. #### **Clock Considerations** The RLDRAM II utilizes internal delay-locked loops for maximum output, data valid windows. It can be placed into a stopped-clock state to minimize power with a modest restart time of 1,024 cycles. # **Table 7: Clock Input Operating Conditions** Notes 1-8 | PARAMETER/CONDITION | SYMBOL | MIN | MAX | UNITS | NOTES | |------------------------------------------------|---------|---------------|---------------|-------|-------| | Clock Input Voltage Level; CK and CK# | VIN(DC) | -0.3 | VDDQ + 0.3 | V | | | Clock Input Differential Voltage; CK and CK# | VID(DC) | 0.2 | VDDQ + 0.6 | V | 9 | | Clock Input Differential Voltage; CK and CK# | Vid(ac) | 0.4 | VDDQ + 0.6 | V | 9 | | Clock Input Crossing Point Voltage; CK and CK# | Vix(AC) | VDDQ/2 - 0.15 | VDDQ/2 + 0.15 | V | 10 | Figure 7: Clock Input - 1. DKx and DKx# have the same requirements as CK and CK#. - 2. All voltages referenced to Vss. - 3. Tests for AC timing, IDD, and electrical AC and DC characteristics may be conducted at nominal reference/supply voltage levels, but the related specifications and device operations are tested for the full voltage range specified. - 4. Outputs (except for IDD measurements) measured with equivalent load. - 5. AC timing and IDD tests may use a VIL-to-VIH swing of up to 1.5V in the test environment, but input timing is still referenced to VREF (or to the crossing point for CK/CK#), and parameter specifications are tested for the specified AC input levels under normal use conditions. The minimum slew rate for the input signals used to test the device is 2 V/ns in the range between VIL(AC) and VIH(AC). - 6. The AC and DC input level specifications are as defined in the HSTL Standard (i.e., the receiver will effectively switch as a result of the signal crossing the AC input level, and will remain in that state as long as the signal does not ring back above [below] the DC input LOW [HIGH] level). - 7. The CK/CK# input reference level (for timing referenced to CK/CK#) is the point at which CK and CK# cross. The input reference level for signals other than CK/CK# is VREF. - 8. CK and CK# input slew rate must be $\geq$ 2 V/ns ( $\geq$ 4 V/ns if measured differentially). - 9. VID is the magnitude of the difference between the input level on CK and the input level on CK#. - 10. The value of VIX is expected to equal VDDQ/2 of the transmitting device and must track variations in the DC level of the same. - 11. CK and CK# must cross within this region. - 12. CK and CK# must meet at least VID(DC) MIN when static and centered around VDDQ/2. - 13. Minimum peak-to-peak swing. # **Mode Register Set Command (MRS)** The mode register stores the data for controlling the operating modes of the memory. It programs the RLDRAM configuration, burst length, test mode, and I/O options. During a MRS command, the address inputs A(17:0) are sampled and stored in the mode register. <sup>t</sup>MRSC must be met before any command can be issued to the RLDRAM. The mode register may be set at any time during device operation. However, any pending operations are not guaranteed to successfully complete. See the RLDRAM II design guide for more details. **Figure 8: Mode Register Set Timing** Figure 9: Mode Register Set NOTE: MRS: MRS command and AC: any command. NOTE: COD: code to be loaded into the register. ### Figure 10: Mode Register Bit Map - 1. Bits A(17:10) *must* be set to zero. - 2. BL = 8 is not available for configuration 1. - 3. ±15% temperature variation. # **Configuration Table** Table 8 shows, for different operating frequencies, the different RLDRAM configurations that can be programmed into the mode register. The READ and WRITE latency (<sup>t</sup>RL and <sup>t</sup>WL) values along with the row cycle times (<sup>t</sup>RC) are shown in clock cycles as well as in nanoseconds. The shaded areas correspond to configurations that are not allowed. **Table 8: RLDRAM Configuration Table** | | | | CONFIGURATION | 1 | | |-----------|-----------------|----------------|---------------|------|--------| | FREQUENCY | SYMBOL | 1 <sup>1</sup> | 2 | 3 | UNIT | | | <sup>t</sup> RC | 4 | 6 | 8 | cycles | | | <sup>t</sup> RL | 4 | 6 | 8 | cycles | | | <sup>t</sup> WL | 5 | 7 | 9 | cycles | | 400 MHz | <sup>t</sup> RC | | | 20.0 | ns | | | <sup>t</sup> RL | | | 20.0 | ns | | | <sup>t</sup> WL | | | 22.5 | ns | | 300 MHz | <sup>t</sup> RC | | 20.0 | 26.7 | ns | | | <sup>t</sup> RL | | 20.0 | 26.7 | ns | | | <sup>t</sup> WL | | 23.3 | 30.0 | ns | | 200 MHz | <sup>t</sup> RC | 20.0 | 30.0 | 40.0 | ns | | | <sup>t</sup> RL | 20.0 | 30.0 | 40.0 | ns | | | <sup>t</sup> WL | 25.0 | 35.0 | 45.0 | ns | #### NOTE: 1. BL = 8 is not available for configuration 1. #### **Write Basic Information** Write accesses are initiated with a WRITE command, as shown in Figure 11. Row and bank addresses are provided together with the WRITE command. During WRITE commands, data will be registered at both edges of DK according to the programmed burst length (BL). A WRITE latency (WL) one cycle longer than the programmed READ latency (RL + 1) is present, with the first valid data registered at the first rising DK edge WL cycles after the WRITE command. Any WRITE burst may be followed by a subsequent READ command. Figures 15 and 16 illustrate the timing requirements for a WRITE followed by a READ for bursts of two and four, respectively. Setup and hold times for incoming D relative to the DK edges are specified as <sup>t</sup>DS and <sup>t</sup>DH. The input data is masked if the corresponding DM signal is HIGH. The setup and hold times for data mask are also <sup>t</sup>DS and <sup>t</sup>DH. **Figure 11: WRITE Command** NOTE: A: address; BA: bank address. Figure 12: Basic WRITE Burst/DM Timing # **Timing Parameters** | | | -25 | | -33 | | - | | | |-----------------|---|------|-----|-----|-----|-----|-----|-------| | SYMBO | L | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> DS | | 0.25 | | 0.3 | | 0.4 | | ns | | <sup>t</sup> DH | | 0.25 | | 0.3 | | 0.4 | | ns | | | -25 | | -3 | 3 | - | | | |-------------------|------|-----|------|-----|------|-----|-------| | SYMBOL | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> CKDK | -0.3 | 0.5 | -0.3 | 1.0 | -0.3 | 1.5 | ns | Figure 13: Write Burst Basic Sequence: BL = 2, RL = 4, WL = 5, Configuration 1 Figure 14: Write Burst Basic Sequence: BL = 4, RL = 4, WL = 5, Configuration 1 #### NOTE: 1. A/BAx: Address A of bank x WR: WRITE command Dxy: Data y to bank x RC: Row cycle time WL: WRITE latency 2. Any free bank may be used in any given CMD. The sequence shown is only one example of a bank sequence. Figure 15: WRITE Followed By READ: BL = 2, RL = 4, WL = 5, Configuration 1 Figure 16: WRITE Followed By READ: BL = 4, RL = 4, WL = 5, Configuration 1 NOTE: A/BAx: Address A of bank x WR: WRITE Dxy: Data y to bank x WL: WRITE latency RD: READ Qxy: Data y from bank x RL: READ latency #### **Read Basic Information** Read accesses are initiated with a READ command, as shown in Figure 17. Row and bank addresses are provided with the READ command. During READ bursts, the memory device drives the read data edge-aligned with the QK signal. After a programmable read latency, data is available at the outputs. The data valid signal indicates that valid data will be present in the next half clock cycle. The skew between QK and the crossing point of CK is specified as <sup>t</sup>CKQK. <sup>t</sup>QKQ0 is the skew between QK0 and the last valid data edge considered over all the data generated at the Q signals. <sup>t</sup>QKQ1 is the skew between QK1 and the last valid data edge considered over all the data generated at the Q signals. <sup>t</sup>QKQx is derived at each QKx clock edge and is not cumulative over time. <sup>t</sup>QKQ is the maximum of <sup>t</sup>QKQ0 and <sup>t</sup>QKQ1. After completion of a burst, assuming no other commands have been initiated, output data (Q) will go High-Z. Back-to-back READ commands are possible, producing a continuous flow of output data. The data valid window is derived from each QK transition and is defined as: MIN ( ${}^{t}QKH$ , ${}^{t}QKL$ ) - 2( ${}^{t}QKQ$ [MAX]). Any READ burst may be followed by a subsequent WRITE command. Figures 21 and 22 illustrate the timing requirements for a READ followed by a WRITE. # Figure 17: READ Command NOTE: A: address; BA: bank address. # Figure 18: Basic READ Burst Timing # **Timing Parameters** | | -25 | | -33 | | - | | | |-------------------|-------|------|-------|------|------|------|-----------------| | SYMBOL | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> CK | 2.5 | 5.7 | 3.3 | 5.7 | 5.0 | 5.7 | ns | | <sup>t</sup> CKH | 0.45 | 0.55 | 0.45 | 0.55 | 0.45 | 0.55 | <sup>t</sup> CK | | <sup>t</sup> CKL | 0.45 | 0.55 | 0.45 | 0.55 | 0.45 | 0.55 | <sup>t</sup> CK | | <sup>t</sup> CKQK | -0.25 | 0.25 | -0.3 | 0.3 | -0.5 | 0.5 | ns | | <sup>t</sup> QKQ | -0.3 | 0.3 | -0.35 | 0.35 | -0.4 | 0.4 | ns | | | -2 | 25 | -3 | 3 | - | | | |-----------------------------------------|------|-----|-------|------|------|-----|------------------| | SYMBOL | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> QKQ0,<br><sup>t</sup> QKQ1 | -0.2 | 0.2 | -0.25 | 0.25 | -0.3 | 0.3 | ns | | <sup>t</sup> QKVLD | -0.3 | 0.3 | -0.35 | 0.35 | -0.4 | 0.4 | ns | | <sup>t</sup> QKH | 0.9 | 1.1 | 0.9 | 1.1 | 0.9 | 1.1 | <sup>t</sup> CKH | | <sup>t</sup> QKL | 0.9 | 1.1 | 0.9 | 1.1 | 0.9 | 1.1 | <sup>t</sup> CKL | - 1. Minimum data valid window can be expressed as MIN (<sup>t</sup>QKH, <sup>t</sup>QKL) 2 x <sup>t</sup>QKQx (MAX). - 2. <sup>t</sup>QKQ0 is referenced to Q0–Q8 in x18. - <sup>t</sup>QKQ1 is referenced to Q9-Q17 in x18. - 3. <sup>t</sup>QKQ takes into account the skew between any QKx and any Q. Figure 19: READ Burst: BL = 2, RL = 4, Configuration 1 Figure 20: READ Burst: BL = 4, RL = 4, Configuration 1 NOTE: A/BAx: Address A of bank x RD: READ Dxy: Data y to bank x RC: Row cycle time RL: READ latency Figure 21: READ Followed by WRITE, BL = 2, RL = 4, WL = 5, Configuration 1 Figure 22: READ followed by WRITE, BL = 4, RL = 4, WL = 5, Configuration 1 NOTE: A/BAx: Address A of bank x WR: WRITE command Dxy: Data y to bank x WL: WRITE latency RD: READ command Qxy: Data y from bank x RL: READ latency Figure 23: READ/WRITE Interleave: BL = 4, <sup>t</sup>RC = 4, WL = 5, Configuration 1 Figure 24: READ/WRITE Interleave: BL = 4, <sup>t</sup>RC = 6, WL = 7, Configuration 2 DON'T CARE UNDEFINED NOTE: A/BAx: Address A of bank x WR: WRITE command Dxy: Data y to bank x WL: WRITE latency RD: READ command Qxy: Data y from bank x RL: READ latency <sup>t</sup>RC: Row cycle time # Figure 25: READ/WRITE Interleave: BL = 4, <sup>t</sup>RC = 8, WL = 9, Configuration 3 #### NOTE: A/BAx: Address A of bank x WR: WRITE command Dxy: Data y to bank x WL: WRITE latency RD: READ command Qxy: Data y from bank x RL: READ latency <sup>t</sup>RC: Row cycle time # **AUTO REFRESH Command (AREF)** AREF is used to perform a refresh cycle on one row in a specific bank. The row addresses are generated by an internal refresh counter for each bank; external address balls are "Don't Care." The delay between the AREF command and a subsequent command to the same bank must be at least <sup>t</sup>RC. Within a period of 32ms (<sup>t</sup>REF), the entire memory must be refreshed. Figure 27 illustrates an example of a continuous refresh sequence. Other refresh strategies, such as burst refresh, are also possible. # Figure 26: AUTO REFRESH Command NOTE: BA: Bank address. Figure 27: AUTO REFRESH Cycle - ACx: Any command on bank x ARFx: Auto Refresh bank x ACy: Any command on different bank - 2. <sup>t</sup>RC is configuration-dependent. Refer to Table 8, RLDRAM Configuration Table, on page 17. #### **On-Die Termination** On-die termination (ODT) is enabled by setting A9 to "1" during an MRS command. With ODT on, all the DQs and DM are terminated to VTT with a resistance RTT. The command, address, and clock signals are not terminated. Figure 28 below shows the equivalent circuit of a Q driver with ODT. ODTs are dynamically switched off during READ commands and are designed to be off prior to the RLDRAM driving the bus. Similarly, ODTs are designed to switch on after the RLDRAM has issued the last piece of data. ODT at the D inputs and DM are always on. Table 9: On-Die Termination DC Parameters | DESCRIPTION | SYM | MIN | MAX | UNITS | NOTES | |------------------------|-----|----------------|----------------|-------|-------| | Termination<br>Voltage | VTT | 0.95 x<br>VREF | 1.05 x<br>VREF | V | 1, 2 | | On-Die<br>Termination | RTT | 135 | 165 | Ω | 3 | #### NOTE: - 1. All voltages referenced to Vss (GND). - 2. VTT is expected to be set equal to VREF and must track variations in the DC level of VREF. - 3. The RTT value is measured at $70^{\circ}$ C T<sub>C</sub>. Figure 28: On-Die Termination-Equivalent Circuit Figure 29: READ Burst with ODT: BL = 2, Configuration 1 NOTE: A/BAx: address A of bank x RD: READ Qxy: Data y to bank x RL: READ latency Figure 30: READ NOP READ with ODT: BL = 2, Configuration 1 Figure 31: READ NOP NOP READ with ODT: BL = 2, Configuration 1 NOTE: A/BAx: address A of bank x RD: READ Qxy:Data y to bank x RL: READ latency ### **Operation with Multiplexed Addresses** In multiplexed address mode, the address can be provided to the RLDRAM in two parts that are latched into the memory with two consecutive rising clock edges. This provides the advantage that a maximum SP of 11 address balls are required to control the RLDRAM, reducing the number of balls on the controller side. The bank addresses are delivered to the RLDRAM at the same time as the write command and the first address part, Ax. This option is available by setting bit A5 to "1" in the mode register. Once this bit is set, the READ, WRITE, and MRS commands follow the format described in Figure 32. See Figure 34 on page 31 for the power-up sequence. Figure 32: Command Description in Multiplexed Address Mode - 1. Ax, Ay: Address BA: Bank Address - 2. The minimum setup and hold times of the two address parts are defined <sup>t</sup>AS and <sup>t</sup>AH. # Figure 33: Mode Register Set Command in Multiplexed Address Mode The addresses A0, A3, A4, A5, A8, and A9 must be set as follows in order to activate the mode register in the multiplexed address mode. #### NOTE: - 1. Bits A(17:10) must be set to zero. - 2. BL = 8 is not available for configuration 1. - 3. ±15% temperature variation. # Figure 34: Power-Up Sequence in Multiplexed Address Mode The following sequence must be respected in order to power up the RLDRAM in the multiplexed address mode. - 1. Address A5 must be set HIGH (muxed address mode setting when RLDRAM is in normal mode of operation). - 2. Address A5 must be set HIGH (muxed address mode setting when RLDRAM is already in muxed address mode). # **Address Mapping** The address mapping is described in Table 10 as a function of data width and burst length. # **Table 10: Address Mapping in Multiplexed Address Mode** Note 1 | | | | | | | | Al | DDRESS | ES | | | | | |---------------|-----------------|------|-----------------|----|----|-----------------|----|--------|-----|-----|-----|-----|-----| | DATA<br>WIDTH | BURST<br>LENGTH | BALL | A0 <sup>2</sup> | А3 | A4 | A5 <sup>3</sup> | A8 | A9 | A10 | A13 | A14 | A17 | A18 | | x18 | BL = 2 | Ax | A0 | A3 | A4 | A5 | A8 | A9 | A10 | A13 | A14 | A17 | A18 | | | | Ay | Х | A1 | A2 | Х | A6 | A7 | A19 | A11 | A12 | A16 | A15 | | | BL = 4 | Ax | A0 | A3 | A4 | A5 | A8 | A9 | A10 | A13 | A14 | A17 | A18 | | | | Ay | Х | A1 | A2 | Х | A6 | A7 | Х | A11 | A12 | A16 | A15 | | | BL = 8 | Ax | A0 | A3 | A4 | A5 | A8 | A9 | A10 | A13 | A14 | A17 | Х | | | | Ay | Х | A1 | A2 | Х | A6 | A7 | Х | A11 | A12 | A16 | A15 | | x9 | BL = 2 | Ax | A0 | A3 | A4 | A5 | A8 | A9 | A10 | A13 | A14 | A17 | A18 | | | | Ay | A20 | A1 | A2 | Х | A6 | A7 | A19 | A11 | A12 | A16 | A15 | | | BL = 4 | Ax | A0 | A3 | A4 | A5 | A8 | A9 | A10 | A13 | A14 | A17 | A18 | | | | Ау | Х | A1 | A2 | Х | A6 | A7 | A19 | A11 | A12 | A16 | A15 | | | BL = 8 | Ax | A0 | A3 | A4 | A5 | A8 | A9 | A10 | A13 | A14 | A17 | A18 | | | | Ay | Х | A1 | A2 | Х | A6 | A7 | Х | A11 | A12 | A16 | A15 | - 1. X means "Don't Care." - 2. Reserved for A20 expansion in multiplexed mode. - 3. Reserved for A21 expansion in multiplexed mode. ### **Configuration Table** In this mode, the READ and WRITE latencies are increased by one clock cycle. The RLDRAM cycle time remains the same, as described in Table 11. **Table 11: Configuration Table In Multiplexed Address Mode** | CONFIGURATION | | | | | | |---------------|-----------------|----------------|------|------|--------| | FREQUENCY | SYMBOL | 1 <sup>1</sup> | 2 | 3 | UNIT | | | <sup>t</sup> RC | 4 | 6 | 8 | cycles | | | <sup>t</sup> RL | 5 | 7 | 9 | cycles | | | <sup>t</sup> WL | 6 | 8 | 10 | cycles | | 400 MHz | <sup>t</sup> RC | | | 20.0 | ns | | | <sup>t</sup> RL | | | 22.5 | ns | | | <sup>t</sup> WL | | | 25.0 | ns | | 300 MHz | <sup>t</sup> RC | | 20.0 | 26.7 | ns | | | <sup>t</sup> RL | | 23.3 | 30.0 | ns | | | <sup>t</sup> WL | | 26.7 | 33.3 | ns | | 200 MHz | <sup>t</sup> RC | 20.0 | 30.0 | 40.0 | ns | | | <sup>t</sup> RL | 25.0 | 35.0 | 45.0 | ns | | | <sup>t</sup> WL | 35.0 | 40.0 | 50.0 | ns | NOTE: # Refresh Command in Multiplexed Address Mode Similar to other commands, the refresh command is executed on the next rising clock edge when in the multiplexed address mode. However, since only bank address is required for AREF, the next command can be applied on the following clock. The operation of the AREF command and any other command is represented in Figure 35. **Figure 35: Burst Refresh Operation** NOTE: AREF: AUTO REFRESH AC: Any command Ax: First part Ax of address Ay: Second part Ay of address BAk: Bank k; k is chosen so that <sup>t</sup>RC is met <sup>1.</sup> BL = 8 is not available for configuration 1. Figure 36: WRITE Burst Basic Sequence: BL = 4, with Multiplexed Addresses, Configuration 1, WL = 6 Figure 37: READ Burst Basic Sequence: BL = 4, with Multiplexed Addresses, Configuration 1, RL = 5 #### NOTE: Ax/BAk: Address Ax of bank k Ay: Address Ay of bank k WR: WRITE Djk: Data k to bank j WL: WRITE latency Qjk: Data k to bank j **RD: READ** RL: READ Latency # **IEEE 1149.1 Serial Boundary Scan (JTAG)** RLDRAM incorporates a serial boundary scan test access port (TAP). This port operates in accordance with IEEE Standard 1149.1-2001. The TAP operates using logic levels associated with the VDDQ supply. RLDRAM contains a TAP controller, instruction register, boundary scan register, bypass register, and ID register. ### **Disabling the JTAG Feature** It is possible to operate RLDRAM without using the JTAG feature. To disable the TAP controller, TCK must be tied LOW (Vss) to prevent clocking of the device. TDI and TMS are internally pulled up and may be unconnected. They may alternately be connected to VDD through a pull-up resistor. TDO should be left unconnected. Upon power-up, the device will come up in a reset state, which will not interfere with the operation of the device. # Test Access Port (TAP) Test Clock (TCK) The test clock is used only with the TAP controller. All inputs are captured on the rising edge of TCK. All outputs are driven from the falling edge of TCK. ## Test Mode Select (TMS) The TMS input is used to give commands to the TAP controller and is sampled on the rising edge of TCK. It is allowable to leave this ball unconnected if the TAP is not used. The ball is pulled up internally, resulting in a logic HIGH level. ## Test Data-In (TDI) The TDI ball is used to serially input information into the registers and can be connected to the input of any of the registers. The register between TDI and TDO is chosen by the instruction that is loaded into the TAP instruction register. For information on loading the instruction register, see Figure 38. TDI is internally pulled up and can be unconnected if the TAP is unused in an application. TDI is connected to the most significant bit (MSB) of any register (see Figure 39). #### Test Data-Out (TDO) The TDO output ball is used to serially clock dataout from the registers. The output is active depending upon the current state of the TAP state machine (see Figure 38). The output changes on the falling edge of TCK. TDO is connected to the least significant bit (LSB) of any register (see Figure 39). Figure 38: TAP Controller State Diagram Figure 39: TAP Controller Block Diagram NOTE: x = 112 for all configurations. # Performing a TAP RESET A reset is performed by forcing TMS HIGH (VDD) for five rising edges of TCK. This RESET does not affect the operation of the RLDRAM and may be performed while the RLDRAM is operating. At power-up, the TAP is reset internally to ensure that TDO comes up in a High-Z state. # TAP Registers Registers are connected between the TDI and TDO balls and allow data to be scanned into and out of the RLDRAM test circuitry. Only one register can be selected at a time through the instruction register. Data is serially loaded into the TDI ball on the rising edge of TCK. Data is output on the TDO ball on the falling edge of TCK. # **Instruction Register** Eight-bit instructions can be serially loaded into the instruction register. This register is loaded when it is placed between the TDI and TDO ball, as shown in Figure 39. Upon power-up, the instruction register is loaded with the IDCODE instruction. It is also loaded with the IDCODE instruction if the controller is placed in a reset state as described in the previous section. When the TAP controller is in the Capture-IR state, the two least significant bits are loaded with a binary "01" pattern to allow for fault isolation of the board-level serial test data path. # **Bypass Register** To save time when serially shifting data through registers, it is sometimes advantageous to skip certain chips. The bypass register is a single-bit register that can be placed between the TDI and TDO balls. This allows data to be shifted through the RLDRAM with minimal delay. The bypass register is set LOW (VSS) when the BYPASS instruction is executed. # **Boundary Scan Register** The boundary scan register is connected to all the input and bidirectional balls on the RLDRAM. Several balls are also included in the scan register to reserved balls. The RLDRAM has a 113-bit register. The boundary scan register is loaded with the contents of the RAM I/O ring when the TAP controller is in the Capture-DR state and is then placed between the TDI and TDO balls when the controller is moved to the Shift-DR state. The Boundary Scan Order tables (see page 40) show the order in which the bits are connected. Each bit corresponds to one of the balls on the RLDRAM package. The MSB of the register is connected to TDI, and the LSB is connected to TDO. # Identification (ID) Register The ID register is loaded with a vendor-specific, 32-bit code during the Capture-DR state when the IDCODE command is loaded in the instruction regis- ter. The IDCODE is hardwired into the RLDRAM and can be shifted out when the TAP controller is in the Shift-DR state. The ID register has a vendor code and other information described in the Identification Register Definitions table. # **TAP Instruction Set Overview** Many different instructions (28) are possible with the eight-bit instruction register. All used combinations are listed in Table 17, Instruction Codes, on page 39. These six instructions are described in detail below. The remaining instructions are reserved and should not be used. The TAP controller used in this RLDRAM is fully compliant to the 1149.1 convention. Instructions are loaded into the TAP controller during the Shift-IR state when the instruction register is placed between TDI and TDO. During this state, instructions are shifted through the instruction register through the TDI and TDO balls. To execute the instruction once it is shifted in, the TAP controller needs to be moved into the Update-IR state. #### **EXTEST** The EXTEST instruction allows circuitry external to the component package to be tested. Boundary-scan register cells at output balls are used to apply a test vector, while those at input balls capture test results. Typically, the first test vector to be applied using the EXTEST instruction will be shifted into the boundary scan register using the PRELOAD instruction. Thus, during the Update-IR state of EXTEST, the output driver is turned on and the PRELOAD data is driven onto the output balls. #### **IDCODE** The IDCODE instruction causes a vendor-specific, 32-bit code to be loaded into the instruction register. It also places the instruction register between the TDI and TDO balls and allows the IDCODE to be shifted out of the device when the TAP controller enters the Shift-DR state. The IDCODE instruction is loaded into the instruction register upon power-up or whenever the TAP controller is given a test logic reset state. #### HIGH-Z The High-Z instruction causes the boundary scan register to be connected between the TDI and TDO. This places all RLDRAM outputs into a High-Z state. #### **CLAMP** When the CLAMP instruction is loaded into the instruction register, the data driven by the output balls are determined from the values held in the boundary scan register. #### SAMPLE/PRELOAD When the SAMPLE/PRELOAD instruction is loaded into the instruction register and the TAP controller is in the Capture-DR state, a snapshot of data on the inputs and bidirectional balls is captured in the boundary scan register. The user must be aware that the TAP controller clock can only operate at a frequency up to 50 MHz, while the RLDRAM clock operates significantly faster. Because there is a large difference between the clock frequencies, it is possible that during the Capture-DR state, an input or output will undergo a transition. The TAP may then try to capture a signal while in transition (metastable state). This will not harm the device, but there is no guarantee as to the value that will be captured. Repeatable results may not be possible. To ensure that the boundary scan register will capture the correct value of a signal, the RLDRAM signal must be stabilized long enough to meet the TAP controller's capture setup plus hold time (tCS plus tCH). The RLDRAM clock input might not be captured correctly if there is no way in a design to stop (or slow) the clock during a SAMPLE/PRELOAD instruction. If this is an issue, it is still possible to capture all other signals and simply ignore the value of the CK and CK# captured in the boundary scan register. Once the data is captured, it is possible to shift out the data by putting the TAP into the Shift-DR state. This places the boundary scan register between the TDI and TDO balls. #### **BYPASS** When the BYPASS instruction is loaded in the instruction register and the TAP is placed in a Shift-DR state, the bypass register is placed between TDI and TDO. The advantage of the BYPASS instruction is that it shortens the boundary scan path when multiple devices are connected together on a board. #### Reserved These instructions are not implemented but are reserved for future use. Do not use these instructions. # **Figure 40: TAP Timing** **Table 12: TAP AC Electrical Characteristics and Operating Conditions** $+0^{\circ}C = TC = +95^{\circ}C$ ; +1.7V = VDD = +1.9V, unless otherwise noted | DESCRIPTION | CONDITIONS | SYMBOL | MIN | MAX | UNITS | NOTES | |------------------------------|------------|--------|------------|------------|-------|-------| | Input HIGH (Logic 1) Voltage | | Vih | VREF + 0.3 | VDD + 0.3 | V | 1, 2 | | Input LOW (Logic 0) Voltage | | VIL | VssQ - 0.3 | VREF - 0.3 | V | 1, 2 | # **Table 13: TAP AC Electrical Characteristics** Note 1; +0°C $\leq$ T<sub>C</sub> $\leq$ +95°C; $+1.7V \leq$ VDD $\leq$ +1.9V | DESCRIPTION | SYMBOL | MIN | MAX | UNITS | |-------------------------|-------------------|-----|-----|-------| | Clock | | | • | | | Clock cycle time | <sup>t</sup> THTH | 20 | | ns | | Clock frequency | fTF | | 50 | MHz | | Clock HIGH time | <sup>t</sup> THTL | 10 | | ns | | Clock LOW time | <sup>t</sup> TLTH | 10 | | ns | | Output Times | | | 1 | 1 | | TCK LOW to TDO unknown | <sup>t</sup> TLOX | 0 | | ns | | TCK LOW to TDO valid | <sup>t</sup> TLOV | | 10 | ns | | TDI valid to TCK HIGH | <sup>t</sup> DVTH | 5 | | ns | | TCK HIGH to TDI invalid | <sup>t</sup> THDX | 5 | | ns | | Setup Times | <u> </u> | | 1 | 1 | | TMS setup | <sup>t</sup> MVTH | 5 | | ns | | Capture setup | <sup>t</sup> CS | 5 | | ns | | Hold Times | , | | • | | | TMS hold | <sup>t</sup> THMX | 5 | | ns | | Capture hold | <sup>t</sup> CH | 5 | | ns | #### NOTE: # **Table 14: TAP DC Electrical Characteristics and Operating Conditions** $+0^{\circ}\text{C} \le \text{T}_{\text{C}} \le +95^{\circ}\text{C}$ ; $+1.7\text{V} \le \text{V}_{\text{DD}} \le +1.9\text{V}$ , unless otherwise noted | DESCRIPTION | CONDITIONS | SYMBOL | MIN | MAX | UNITS | NOTES | |------------------------------|-----------------------------------------|--------|-------------|-------------|-------|-------| | Input High (Logic 1) Voltage | | VIH | VREF + 0.15 | VDD + 0.3 | V | 1, 2 | | Input Low (Logic 0) Voltage | | VIL | VssQ - 0.3 | VREF - 0.15 | V | 1, 2 | | Input Leakage Current | $0V \leq V \text{IN} \leq V \text{DD}$ | ILı | -5.0 | 5.0 | μΑ | | | Output Leakage Current | Output disabled, | ILo | -5.0 | 5.0 | μΑ | | | | $0V \leq V \text{IN} \leq V \text{DDQ}$ | | | | | | | Output Low Voltage | IoLC = 100μA | Vol1 | | 0.2 | V | 1 | | Output Low Voltage | IOLT = 2mA | Vol2 | | 0.4 | V | 1 | | Output High Voltage | Іонс = 100µА | Vон1 | VDDQ - 0.2 | | V | 1 | | Output High Voltage | Iонт = 2mA | Voн2 | VDDQ - 0.4 | | V | 1 | #### NOTE: - 1. All voltages referenced to Vss (GND). - 2. Overshoot: VIH(AC) $\leq$ VDD + 0.7V for t $\leq$ <sup>t</sup>CK/2. Undershoot: $VIL(AC) \ge -0.5V$ for $t \le {}^tCK/2$ . During normal operation, VDDQ must not exceed VDD. <sup>1. &</sup>lt;sup>t</sup>CS and <sup>t</sup>CH refer to the setup and hold time requirements of latching data from the boundary scan register. # **Table 15: Identification Register Definitions** | INSTRUCTION FIELD | ALL DEVICES | DESCRIPTION | |---------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------| | Revision Number<br>(31:28) | abcd | ab = die revision<br>cd = 10 for x36, 01 for x18, 00 for x9. | | Device ID<br>(27:12) | 00jkidef10100111 | def = 000 for 288M, 001 for 576M, 010 for 1G.<br>i = 0 for common I/O, 1 for separate I/O.<br>jk = 00 for RLDRAM, 01 for RLDRAM II. | | Micron JEDEC ID<br>Code (11:1) | 00000101100 | Allows unique identification of RLDRAM vendor. | | ID Register Presence<br>Indicator (0) | 1 | Indicates the presence of an ID register. | # **Table 16: Scan Register Sizes** | REGISTER NAME | BIT SIZE | |---------------|----------| | Instruction | 8 | | Bypass | 1 | | ID | 32 | | Boundary Scan | 113 | ### **Table 17: Instruction Codes** | INSTRUCTION | CODE | DESCRIPTION | |----------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | Extest | 0000 0000 | Captures I/O ring contents. Places the boundary scan register between TDI and TDO. This operation does not affect RLDRAM operations. | | ID Code | 0010 0001 | Loads the ID register with the vendor ID code and places the register between TDI and TDO. This operation does not affect RLDRAM operations. | | Sample/Preload | 0000 0101 | Captures I/O ring contents. Places the boundary scan register between TDI and TDO. | | Clamp | 0000 0111 | Selects the bypass register to be connected between TDI and TDO. Data driven by output balls are determined from values held in the boundary scan register. | | High-Z | 0000 0011 | Selects the bypass register to be connected between TDI and TDO. All outputs are forced into high impedance state. | | Bypass | 1111 1111 | Places the bypass register between TDI and TDO. This operation does not affect RLDRAM operations. | **Table 18: Boundary Scan (Exit) Order** | BIT# | FBGA BALL | BIT# | FBGA BALL | BIT# | FBGA BALL | |------|-----------|------|-----------|------|-----------| | 1 | K1 | 39 | R11 | 77 | C11 | | 2 | K2 | 40 | R11 | 78 | C11 | | 3 | L2 | 41 | P11 | 79 | C10 | | 4 | L1 | 42 | P11 | 80 | C10 | | 5 | M1 | 43 | P10 | 81 | B11 | | 6 | M3 | 44 | P10 | 82 | B11 | | 7 | M2 | 45 | N11 | 83 | B10 | | 8 | N1 | 46 | N11 | 84 | B10 | | 9 | P1 | 47 | N10 | 85 | B3 | | 10 | N3 | 48 | N10 | 86 | B3 | | 11 | N3 | 49 | P12 | 87 | B2 | | 12 | N2 | 50 | N12 | 88 | B2 | | 13 | N2 | 51 | M11 | 89 | C3 | | 14 | P3 | 52 | M10 | 90 | C3 | | 15 | P3 | 53 | M12 | 91 | C2 | | 16 | P2 | 54 | L12 | 92 | C2 | | 17 | P2 | 55 | L11 | 93 | D3 | | 18 | R2 | 56 | K11 | 94 | D3 | | 19 | R3 | 57 | K12 | 95 | D2 | | 20 | T2 | 58 | J12 | 96 | D2 | | 21 | T2 | 59 | J11 | 97 | E2 | | 22 | T3 | 60 | H11 | 98 | E2 | | 23 | T3 | 61 | H12 | 99 | E3 | | 24 | U2 | 62 | G12 | 100 | E3 | | 25 | U2 | 63 | G10 | 101 | F2 | | 26 | U3 | 64 | G11 | 102 | F2 | | 27 | U3 | 65 | E12 | 103 | F3 | | 28 | V2 | 66 | F12 | 104 | F3 | | 29 | U10 | 67 | F10 | 105 | E1 | | 30 | U10 | 68 | F10 | 106 | F1 | | 31 | U11 | 69 | F11 | 107 | G2 | | 32 | U11 | 70 | F11 | 108 | G3 | | 33 | T10 | 71 | E10 | 109 | G1 | | 34 | T10 | 72 | E10 | 110 | H1 | | 35 | T11 | 73 | E11 | 111 | H2 | | 36 | T11 | 74 | E11 | 112 | J2 | | 37 | R10 | 75 | D11 | 113 | J1 | | 38 | R10 | 76 | D10 | _ | _ | #### NOTE: 1. Any unused balls that are in the order will read as the logic level applied to the ball site. If left floating, a value of "0" is returned. # **Absolute Maximum Ratings\*** | Absolute Maxillalli Nati | 1193 | |--------------------------|------------------------| | Storage Temperature | 55°C to +150°C | | I/O Voltage | -0.3V to $VDDQ + 0.3V$ | | Voltage on VEXT Supply | | | Relative to Vss | 0.3V to +2.8V | | Voltage on VDD Supply | | | Relative to Vss | 0.3V to +2.1V | | Voltage on VDDQ Supply | | | Relative to Vss | 0.3V to +2.1V | | Junction Temperature** | 110°C | | | | \*Stresses greater than those listed may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. \*\*Junction temperature depends upon package type, cycle time, loading, ambient temperature, and airflow. # **Table 19: DC Electrical Characteristics and Operating Conditions** (+0°C $\leq$ T<sub>C</sub> $\leq$ +95°C; +1.7V $\leq$ VDD $\leq$ +1.9V, unless otherwise noted) | DESCRIPTION | CONDITIONS | SYMBOL | MIN | MAX | UNITS | NOTES | |-------------------------------|-----------------------|--------|------------------------------------------|-----------------------------|-------|----------| | Supply Voltage | | VEXT | 2.38 | 2.63 | V | 1 | | Supply Voltage | | VDD | 1.7 | 1.9 | V | 1, 4 | | Isolated Output Buffer Supply | | VDDQ | 1.4 | Vdd | V | 1, 4, 5 | | Reference Voltage | | VREF | 0.49 x VDDQ | 0.51 x VDDQ | V | 1–3, 8 | | Termination Voltage | | VTT | 0.95 x Vref | 1.05 x VREF | V | 9, 10 | | Input High (Logic 1) Voltage | | Vih | VREF + 0.1 | VDDQ + 0.3 | V | 1, 4 | | Input Low (Logic 0) Voltage | | VIL | VssQ - 0.3 | VREF - 0.1 | V | 1, 4 | | Output High Current | Voh = VddQ/2 | Іон | (V <sub>DD</sub> Q/2) /<br>(1.15 x RQ/5) | (VDDQ/2) /<br>(0.85 x RQ/5) | mA | 6, 7, 11 | | Output Low Current | Vol = VDDQ/2 | IOL | (V <sub>DD</sub> Q/2) /<br>(1.15 x RQ/5) | (VDDQ/2) /<br>(0.85 x RQ/5) | mA | 6, 7, 11 | | Clock Input Leakage Current | $0V \le VIN \le VDD$ | ILC | -5 | 5 | μΑ | | | Input Leakage Current | $0V \le VIN \le VDD$ | ILI | -5 | 5 | μΑ | | | Output Leakage Current | $0V \le VIN \le VDDQ$ | ILO | -5 | 5 | μΑ | | | Reference Voltage Current | | IREF | -5 | 5 | μΑ | | - 1. All voltages referenced to Vss (GND). - 2. Typically the value of VREF is expect to be 0.5 x VDDQ of the transmitting device. VREF is expected to track variations in VDDO. - 3. Peak-to-peak AC noise on VREF must not exceed ±2% VREF(dc). - 4. Overshoot: $VIH(AC) \le VDD + 0.7V$ for $t \le {}^tCK/2$ . - Undershoot: $VIL(AC) \ge -0.5V$ for $t \le {}^{t}CK/2$ . - During normal operation, VDDQ must not exceed VDD. - Control input signals may not have pulse widths less than <sup>t</sup>CK/2 or operate at frequencies exceeding <sup>t</sup>CK (MAX). - 5. VDDQ can be set to a nominal 1.5V + 0.1V or 1.8V + 0.1V supply - 6. ІОН and IOL are defined as absolute values and are measured at VDDQ/2. ІОН flows from the device, IOL flows into the device. - 7. If MRS bit A8 is 0, use RQ = $250\Omega$ in the equation in lieu of presence of an external impedance matched resistor. - 8. VREF is expected to equal VDDQ/2 of the transmitting device and to track variations in the DC level of the same. Peak-to-peak noise (non-common mode) on VREF may not exceed ±2% of the DC value. Thus, from VDDQ/2, VREF is allowed ±2% VDDQ/2 for DC error and an additional ±2% VDDQ/2 for AC noise. This measurement is to be taken at the nearest VREF bypass capacitor. - 9. VTT is expected to be set equal to VREF and must track variations in the DC level of VREF. - 10. On-die termination may be selected using mode register bit 9 (see Figure 10 on page 16). A resistance RTT from each data input signal to the nearest VTT can be enabled. RTT = $150\Omega$ (± 10%) at $70^{\circ}$ C T<sub>C</sub>. - 11. For Vol and Voh, refer to the Spice Model fro the RLDRAM II Command Driver. # **Table 20: AC Electrical Characteristics and Operating Conditions** $+0^{\circ}C \le T_C \le +95^{\circ}C$ ; $+1.7V \le VDD \le +1.9V$ , unless otherwise noted | DESCRIPTION | CONDITIONS | SYMBOL | MIN | MAX | UNITS | |------------------------------|------------------------|--------|------------|------------|-------| | Input High (Logic 1) Voltage | Matched Impedance Mode | Vih | VREF + 0.2 | VDDQ + 0.3 | V | | Input Low (Logic 0) Voltage | Matched Impedance Mode | VIL | VssQ - 0.3 | VREF - 0.2 | V | # **Table 21: Capacitance** | DESCRIPTION | CONDITIONS | SYMBOL | MIN | MAX | UNITS | |------------------------------------|--------------------------|--------|-----|-----|-------| | Address/Control Input Capacitance | $T_A = 25$ °C; f = 1 MHz | Cı | 1.5 | 2.5 | pF | | Input/Output Capacitance (D and Q) | | Co | 3.5 | 5.0 | pF | | Clock Capacitance | | Сск | 2.0 | 3.0 | pF | **Figure 41: Output Test Conditions** **Figure 42: Input Waveform** # **Table 22: IDD Operating Conditions and Maximum Limits** $+0^{\circ}\text{C} \le \text{Tc} \le +95^{\circ}\text{C}$ ; $+1.7\text{V} \le \text{VDD} \le +1.9\text{V}$ , unless otherwise note. | | | | MAX | | | | |------------------|-----------------------------------------------------------------------------------------------------|--------------|-----|-----|-----|------| | DESCRIPTION | CONDITIONS | SYMBOL | -25 | -33 | -5 | UNIT | | Standby | <sup>t</sup> CK = Idle | ISB1 (VDD) | 48 | 48 | 48 | mA | | Current | All banks idle, no inputs toggling | ISB1 (VEXT) | 26 | 26 | 26 | | | Active Standby | <sup>t</sup> CK = MIN, CS# = 1 | ISB2 (VDD) | 288 | 288 | 288 | mA | | Current | No commands, address/data change up to once every four clock cycles | ISB2 (VEXT) | 26 | 26 | 26 | | | Incremental | BL = 2, <sup>t</sup> CK = MIN, <sup>t</sup> RC = MIN, | IDD1 (VDD) | 348 | 305 | 255 | mA | | Current | 1 bank active, half address changes<br>once per <sup>t</sup> RC, read followed by write<br>sequence | IDD1 (VEXT) | 41 | 36 | 36 | | | Incremental | BL = 4, <sup>t</sup> CK = MIN, <sup>t</sup> RC = MIN, | IDD2 (VDD) | 352 | 319 | 269 | mA | | Current | 1 bank active, half address changes<br>once per <sup>t</sup> RC, read followed by write<br>sequence | IDD2 (VEXT) | 48 | 42 | 42 | _ | | Incremental | BL = 8, <sup>t</sup> CK = MIN, <sup>t</sup> RC = MIN, | IDD3 (VDD) | 408 | 368 | 286 | mA | | Current | 1 bank active, half address changes<br>once per <sup>t</sup> RC, read followed by write<br>sequence | IDD3 (VEXT) | 55 | 48 | 48 | | | Burst | <sup>t</sup> CK = MIN, <sup>t</sup> RC = MIN | IREF1 (VDD) | 680 | 530 | 367 | mA | | Refresh Current | Cyclic bank refresh, data inputs are switching | IREF1 (VEXT) | 133 | 111 | 105 | | | Distributed | <sup>t</sup> CK = MIN, <sup>t</sup> RC = MIN | IREF2 (VDD) | 325 | 267 | 221 | mA | | Refresh Current | Single bank refresh, half address/data toggle | IREF2 (VEXT) | 48 | 42 | 42 | | | Operating Supply | BL = 2, <sup>t</sup> CK = MIN, <sup>t</sup> RC = MIN, cyclic bank | IDD2w (VDD) | 970 | 819 | 597 | mA | | Current Example | access, half of address bits change every clock cycle, continuous data | IDD2w (VEXT) | 100 | 90 | 69 | | | Operating Supply | BL = 4, <sup>t</sup> CK = MIN, <sup>t</sup> RC = MIN, cyclic bank | Idd4w (Vdd) | 779 | 609 | 439 | mA | | Current Example | access, half of address bits change every two clock cycles, continuous data | IDD4w (VEXT) | 65 | 55 | 44 | | | Operating Supply | BL = 8, <sup>t</sup> CK = MIN, <sup>t</sup> RC = MIN, cyclic bank | IDD8w (VDD) | 668 | 525 | 364 | mA | | Current Example | access, half of address bits change every four clock cycles, continuous data | IDD8w (VEXT) | 60 | 51 | 40 | | ### Figure 43: 144-Ball FBGA #### NOTE: 1. All dimensions in millimeters. ## **Data Sheet Designation** **No Marking:** This data sheet contains minimum and maximum limits specified over the complete power supply and temperature range for production devices. Although considered final, these specifications are subject to change, as further product development and data characterization sometimes occur. 8000 S. Federal Way, P.O. Box 6, Boise, ID 83707-0006, Tel: 208-368-3900 E-mail: prodmktg@micron.com, Internet: http://www.micron.com, Customer Comment Line: 800-932-4992 Micron, the M logo, and the Micron logo are trademarks and/or service marks of Micron Technology, Inc. RLDRAM is a trademark of Infineon Technologies AG in various countries, and is used by Micron under license from Infineon. All other trademarks are the property of their respective owners.