## 128-Channel Organic EL Driver with Built-in RAM

## GENERAL DESCRIPTION

The ML9352 is an LSI for dot matrix graphic organic EL devices carrying out bit map display. This LSI can drive a dot matrix graphic organic EL display panel under the control of microcomputer. Since all the functions necessary for driving a bit map type organic EL device are incorporated in a single chip, using the ML9352 makes it possible to realize a bit map type dot matrix graphic organic EL display system with only a few chips.
Since the bit map method in which one bit of display RAM data turns ON or OFF one dot in the display panel, it is possible to carry out displays with a high degree of freedom such as Chinese character displays, etc. With one chip, it is possible to construct a graphic display system with a maximum of $128 \times 32$ dots.
Since the organic EL drive voltage of the ML9352 can range as high as 30 V , the ML9352 is suited to drive on-vehicle panels that require high luminance and panels used in audio equipment.

## FEATURES

- Direct display of the RAM data using the bit map method

Display RAM data " 1 "... Dot is displayed
Display RAM data " 0 " ... Dot is not displayed

- Display RAM capacity

ML9352: $32 \times 128=4096$ dots

- Organic EL Drive circuits

33 cathode outputs, 128 anode outputs

- Microcomputer interface: Can select an 8-bit parallel or serial interface
- Built-in oscillator circuit (Internal oscillator circuit/external clock input selectable)
- A variety of commands

Read/write of display data, display ON/OFF, normal/reverse display, all dots ON, write address setting, scroll start line setting, fixed display line number setting, anode pulse width adjustment, etc.

- Power supply voltage

Logic power supply: $\mathrm{V}_{\mathrm{DDA}}=\mathrm{V}_{\mathrm{DDL}}=2.7$ to 5.5 V
Organic EL Drive voltage: $\mathrm{V}_{\text {DISPS }}=18$ to $30 \mathrm{~V}, \mathrm{~V}_{\text {DISPC }}=18$ to 30 V

- Package: Bare chip


## BLOCK DIAGRAM



## PIN DESCRIPTION

$\left.\begin{array}{c|c|c|c|l}\hline \text { Function } & \text { Pin name } & \begin{array}{c}\text { Number } \\ \text { of pins }\end{array} & \text { I/O } & \\ \hline \text { D0 to D7 } & 8 & \text { I/O } & \begin{array}{l}\text { Description }\end{array} \\ \hline \text { This is an 8-bit bi-directional data bus that can be connected to an } \\ \text { 8-bit or 16-bit standard MPU data bus. When a serial interface is } \\ \text { selected (P/S = "H"): } \\ \text { D7: Serial data input pin (SI) } \\ \text { D6: Serial clock input pin (SCL) } \\ \text { In this case, D0 to D5 will be in the Hi-Z state. D0 to D7 will all be in } \\ \text { the Hi-Z state when the chip select is in the inactive state. }\end{array}\right]$

| Function | Pin name | Number <br> of pins | I/O | Description |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

[^0]| Function | Pin name | Number of pins | I/O | Description |
| :---: | :---: | :---: | :---: | :---: |
| Organic EL drive output | $\begin{aligned} & \text { SEG0 to } \\ & \text { SEG127 } \end{aligned}$ | 128 | O | Anode driver output pins |
|  | COM0 to COM31 | 32 | O | Output pins for the cathode driver outputs for dot display |
|  | COMS1 | 1 | 0 | Output pins for the cathode driver outputs for static display |
| Test pin | TEST0 | 1 | I | These pins are used to test the IC chip. Leave these pins open during normal operation. |
|  | TEST1 | 1 | 1 |  |
|  | TEST2 | 1 | I |  |
|  | TEST3 | 1 | 1 | Input pin to control the TEST5 pin (internally regulated voltage monitor pin). TEST3 has a pull-down resistor. When TEST3 is "H", it outputs an internally regulated voltage (Vreg), and when "L" it will go into the $\mathrm{Hi}-\mathrm{Z}$ state. |
|  | TEST4 | 1 | 1 | This pin is used to test the IC chip. Leave this pin open during normal operation. |
|  | TEST5 | 1 | 0 | Internally regulated voltage monitor pin |
|  | TEST6 | 1 | 0 | This pin is used to test the IC chip. Leave this pin open during normal operation. |

## FUNCTIONAL DESCRIPTION

## MPU Interface

- Selection of interface type

The ML9352 carries out data transfer using either the 8-bit bi-directional data bus ( D 7 to D 0 ) or the serial data input line (SI). Either the 8 -bit parallel data input or serial data input can be selected as shown in Table 1 by setting the $\overline{\mathrm{P}} / \mathrm{S}$ pin to the " H " or the "L" level.

Table 1

| $\overline{\mathrm{P}} / \mathrm{S}$ | $\overline{\mathrm{CS} 1}$ | CS 2 | A0 | $\overline{\mathrm{RD}}$ | $\overline{\mathrm{WR}}$ | C 86 | D 7 | D 6 | D 5 to D0 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{L}:$ Parallel input | $\overline{\mathrm{CS} 1}$ | CS 2 | A 0 | $\overline{\mathrm{RD}}$ | $\overline{\mathrm{WR}}$ | C 86 | D 7 | D 6 | D 5 to D 0 |
| $\mathrm{H}:$ Serial input | $\overline{\mathrm{CS} 1}$ | CS 2 | A0 | - | - | - | SI | SCL | $(\mathrm{HZ})$ |

A dash (-) indicates that the pin can be tied to the "H" or the "L" level.

- Parallel interface

When the parallel interface is selected, ( $\overline{\mathrm{P}} / \mathrm{S}=$ "L"), it is possible to connect this LSI directly to the MPU bus of either an 80 -series MPU or a 68 -series MPU as shown in Table 2 depending on whether the pin C86 is set to " H " or "L".

Table 2

| C86 | Type | $\overline{\mathrm{CS1}}$ | CS2 | A0 | $\overline{\mathrm{RD}}$ | $\overline{\mathrm{WR}}$ | D 7 to D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| H | H: 68-Series MPU bus | $\overline{\mathrm{CS1}}$ | CS 2 | A 0 | E | $\mathrm{R} / \overline{\mathrm{W}}$ | D 7 to D0 |
| L | L: 80-Series MPU bus | $\overline{\mathrm{CS1}}$ | CS 2 | A 0 | $\overline{\mathrm{RD}}$ | $\overline{\mathrm{WR}}$ | D 7 to D0 |

The data bus signals are identified as shown in Table 3 below depending on the combination of the signals A0, $\overline{\mathrm{RD}}(\mathrm{E})$, and $\overline{\mathrm{WR}}(\mathrm{R} / \overline{\mathrm{W}})$ of Table 2.

Table 3

|  | Common | 68-Series | 80-Series |  |
| :--- | :---: | :---: | :---: | :---: |
|  | A 0 | $\mathrm{R} / \overline{\mathrm{W}}$ | $\overline{\mathrm{RD}}$ | $\overline{\mathrm{WR}}$ |
| Display data read | 1 | 1 | 0 | 1 |
| Display data write | 1 | 0 | 1 | 0 |
| Status read | 0 | 1 | 0 | 1 |
| Control data write (command) | 0 | 0 | 1 | 0 |

## Serial Interface

When the serial interface is selected ( $\overline{\mathrm{P}} / \mathrm{S}=$ " H "), the serial data input (SI) and the serial clock input (SCL) can be accepted if the chip is in the active state ( $\overline{\mathrm{CS} 1}=$ "L" and CS2 $=$ "H"). The serial interface consists of an 8-bit shift register and a 3-bit counter. The serial data is read in from the serial data input pin in the sequence D7, D6, ... , D0 at the rising edge of the serial clock input, and is converted into the 8 -bit paralled data at the rising edge of the 8th serial clock pulse and processed further. The identification of whether the serial data is display data or command is judged based on the A0 input, and the data is treated as display data when A0 is " H " and as command when A 0 is "L". The A 0 input is read in and identified at the rising edge of the $(8 \times \mathrm{n})$ th serial clock pulse after the chip has become active. Figure 1 shows the signal chart of the serial interface. (When the chip is not active, the shift register and the counter are reset to their initial states. No data read out is possible in the case of the serial interface. It is necessary to take sufficient care about wiring termination reflection and external noise in the case of the SCL signal. We recommend verification of operation in an actual unit.)


Figure 1

## - Chip select

The ML9352 has the two chip select pins $\overline{\mathrm{CS1}}$ and CS2, and the MPU interface or the serial interface is enabled only when $\overline{\mathrm{CS}}=$ "L" and CS2 $=$ "H". When the chip select signals are in the inactive state, the D0 to D7 lines will be in the high impedance state and the inputs $A 0, \overline{R D}$, and WR will not be effective. When the serial interface has been selected, the shift register and the counter are reset.

- Accessing the display data RAM and the internal registers

Accessing the ML9352 from the MPU side requires merely that the cycle time ( $\mathrm{t}_{\mathrm{CYC}}$ ) be satisfied, and high speed data transfer without requiring any wait time is possible. Also, during the data transfer with the MPU, the ML9352 carries out a type of pipeline processing between LSIs via a bus holder associated with the internal data bus. For example, when the MPU writes data in the display data RAM, the data is temporarily stored in the bus holder, and is then written into the display data RAM before the next data read cycle. When the MPU reads out data in the display data RAM, read data is held in the bus holder during the first data read cycle (dummy) and is read out on the system bus from the bus holder during the next data read cycle. There is a restriction on the read sequence of the display data RAM, which is that the read instruction immediately after setting the address does not read out the data of that address, but that data is output as the data of the address specified during the second data read sequence, and hence care should be taken about this during reading. Therefore, always one dummy read is necessary immediately after setting the address or after a write cycle. This relationship is shown in Figures 2(a) and 2(b).

- Data write


Figure 2(a)

- Data read


Figure 2(b)

- Busy flag

The busy flag being " 1 " indicates that the ML9352 is carrying out internal operations, and hence no instruction other than a status read instruction is accepted during this period. The busy flag is output at pin D7 when a status read instruction is executed. If the cycle time $\left(\mathrm{t}_{\mathrm{CYC}}\right)$ is established, there is no need to check this flag before issuing every command and hence the processing performance of the MPU can be increased greatly.

## Display data RAM

## - Display data RAM

This is the RAM storing the dot data for display and has an organization of $32 \times 128$ bits. It is possible to access any required bit by specifying the write address and the column address. Since the display data D7 to D0 from the MPU corresponds to the organic EL display in the direction of the common lines as shown in Figure 3. Also, since the display data RAM read/write from the MPU side is carried out via an I/O buffer, it is done independent of the signal read operation for the organic EL drive. Consequently, the display is not affected by flickering, etc., even when the display data RAM is accessed asynchronously during the organic EL display operation.

| D0 | 0111-- 0 |
| :---: | :---: |
| D1 | 1000-- 0 |
| D2 | 0000-- 0 |
| D3 | 0111-- 0 |
| D4 | 1000 - |

Display data RAM


Organic EL Display

Figure 3

- Write address circuit

The write address of the display data RAM is specified using the write address set command as shown in Figures 4-1 to 4-10. Write display data in units of 8 bits in the direction of the common lines, starting at the specified write address.

- Column address circuit

The column address of the display data RAM is specified using the column address set command as shown in Figures 4-1 to $4-10$. Since the specified column address is incremented (by +1 ) every time a display data read/write command is issued, the MPU can access the display data continuously. Further, the incrementing of the column address is stopped at the column address of 7FH. Since the column address and the write address are independent of each other, it is necessary, for example, to specify separately the new write address and the new column address when changing from column 7 FH of write address 07 H to column 00 H of write address 08 H . Also, as is shown in Table 4, it is possible to reverse the correspondence relationship between the display data RAM column address and the SEG output using the ADC command (the anode driver direction select command). This reduces the IC placement restrictions at the time of assembling organic EL modules.

Table 4

|  | SEG Output |  |
| :---: | :---: | :---: |
| ADC | SEG0 $\quad$ SEG127 |  |
| D0 $=" 0 "$ | $0(\mathrm{H}) \rightarrow$ Column Address $\rightarrow 7 \mathrm{~F}(\mathrm{H})$ |  |
| D0 $=" 1 "$ | $7 \mathrm{~F}(\mathrm{H}) \leftarrow$ Column Address $\leftarrow 0(\mathrm{H})$ |  |

- Line address circuit

The line address circuit is used for specifying the line address corresponding to the COM output when displaying the contents of the display data RAM as is shown in Figures 4-1 to 4-10. The address line is specified depending on whether or not a fixed display line is set.
The display area when a fixed display line is not set is equivalent to the number of display lines that are specified to the increment direction of the line address from the specified scroll start address.
When the line address exceeds 1 FH , it returns to 00 H .
It is possible to carry out screen scrolling and page changing by changing the line address using the scroll start line address set command.
The display area when a fixed display line is specified is equivalent to the number of lines which are calculated by subtracting the number of fixed display lines from the number of display lines that are specified to the increment direction of the line address from the scroll start line address.
When the line address exceeds 1 FH , it returns to the address next to the fixed display line specified.
It is possible to carry out screen scrolling except the fixed display line by changing the line address using the scroll start line address set command.

- Display data latch circuit

The display data latch circuit is a latch for temporarily storing the data from the display data RAM before being output to the organic EL drive circuits. Since the commands for selecting normal/reverse display and turning the display ON/OFF control the data in this latch, the data in the display data RAM will not be changed.

## Oscillator circuit

This is an RC oscillator that generates the display clock. The oscillator circuit is effective only when CLS = "L". The oscillations will be stopped when CLS $=$ " H ", and the display clock has to be input to the CL pin. The oscillations will also be stopped during the power save mode.


- Number of display lines: 32 lines
- Number of fixed display lines: None
- Scroll start line address: 00 H

Figure 4-1


- Number of display lines: 32 lines
- Number of fixed display lines: None
- Scroll start line address: 11 H

Figure 4-2



Normal Reverse
Common output state

- Number of display lines: 32 lines
- Number of fixed display lines: 00 H to 07 H
- Scroll start line address: 11 H

Figure 4-3


- Number of display lines: 32 lines
- Number of fixed display lines: 00 H to 07 H
- Scroll start line address: 06H

Figure 4-4



Normal Reverse
Common output state


- Number of display lines: 10 lines
- Number of fixed display lines: None
- Scroll start line address: 11 H

Figure 4-5


- Number of display lines: 20 lines
- Number of fixed display lines: None
- Scroll start line address: 11 H

Figure 4-6


- Number of display lines: 18 lines
- Number of fixed display lines: 00 H to 07 H
- Scroll start line address: 11 H

Figure 4-7


- Number of display lines: 18 lines
- Number of fixed display lines: 00 H to 07 H
- Scroll start line address: 1 CH

Figure 4-8


- Number of display lines: 18 lines
- Number of fixed display lines: 00 H to 07 H
- Scroll start line address: 06H

Figure 4-9


- Number of display lines: 10 lines
- Number of fixed display lines: 00 H to 0 FH
- Scroll start line address: 10 H

Figure 4-10

## Display timing generator circuit

This circuit generates the timing signals for the line address circuit and the display data latch circuit from the display clock. The display data is latched in the display data latch circuit and is output to the anode driver output pin in synchronization with the display clock. The read out of the display data to the organic EL drive circuits is completely independent of the display data RAM access from the MPU. As a result, there is no bad influence such as flickering on the display even when the display data RAM is accessed asynchronously during the organic EL display. Also, the internal cathode timing is generated by this circuit from the display clock.

## Common output state selection circuit (see Table 5)

Since the COM output scanning directions can be set using the common output scan direction select command in the ML9352, it is possible to reduce the IC placement restrictions at the time of assembling organic EL modules.

Table 5

| State | COM Scanning direction |
| :--- | :---: |
| Normal Display | COM0 $\rightarrow$ COM31 |
| Reverse Display | COM31 $\rightarrow$ COM0 |
| * When the number of display lines is 32. |  |

* When the number of display lines is 32 .


## Organic EL Drive circuits

The anode driver circuit employs the constant current system and the cathode driver circuit employs the push-pull system. The anode output current is set by the voltage applied to $\mathrm{V}_{\mathrm{EL}}$ pin, or output voltage of the built-in voltage regulator, and the external resistors connected to the $\mathrm{R}_{\mathrm{EL} 1}$ and $\mathrm{R}_{\mathrm{EL} 2}$ pins.

$$
\mathrm{I}_{\mathrm{ELA}}=\mathrm{V}_{\mathrm{EL}} / \mathrm{R}_{\mathrm{EL}}
$$

(Here, $\mathrm{I}_{\mathrm{ELA}}$ : Anode output current; $\mathrm{V}_{\mathrm{EL}}$ : Voltage applied to $\mathrm{V}_{\mathrm{EL}}$ pin or the output voltage of built-in voltage regulator; and $\mathrm{R}_{\mathrm{EL}}$ : External resistors connected to the $\mathrm{R}_{\mathrm{EL} 1}$ and $\mathrm{R}_{\mathrm{EL} 2}$ pins.)
Selection between the voltage applied to the $\mathrm{V}_{\mathrm{EL}}$ pin and the output voltage of built-in voltage regulator is by the EL ${ }_{\text {SEL }}$ pin. Similarly, selection of $\mathrm{R}_{\mathrm{EL} 1}$ pin or $\mathrm{R}_{\mathrm{EL} 2}$ pin is by the external resistor switching command for adjusting anode output current.
When in the power save mode, all operations of the built-in voltage regulator and the organic EL drive circuits are stopped. And the anode and cathode drivers' outputs go to the $\mathrm{V}_{\mathrm{SS}}$ level.

- Organic EL Driver Waveform
[Command Setting Conditions]

Anode driver system set:
Cathode driver system set 1
Cathode driver system set 2:
$\begin{array}{lrl}\text { Anode pulse width adjustment: } & \text { Set to } 235 / 256 \\ \text { Reverse voltage pulse width adjustment: } & \text { Set to } 14 / 256\end{array}$

Set the non-display anode output status to low.
Set the cathode output status during discharge period to low.
Set the output status, other than during discharge period of non-selected cathode output, to high.

Applied reverse voltage setting: Set the reverse voltage to be applied.
Static on/off:
Set to static ON


- Cathode Waveform

- Reset circuit

This LSI goes into the initialized condition when the $\overline{\operatorname{RES}}$ input goes to the "L" level. The initialized condition consists of the following conditions.
(1) Display OFF
(2) Normal display mode
(3) ADC Select: Forward (ADC command D0 = "L")
(4) The registers and data in the serial interface are cleared.
(5) Read-modify-write: OFF
(6) Scroll start line is set to line 1.
(7) The column address is address 0 .
(8) The write address is 00 H .
(9) Common output state: Normal
(10) A fixed display line is not set.
(11) The number of display lines is 32 .
(12) The anode pulse width adjustment is $0 / 256$.
(13) The reverse voltage pulse width adjustment is $16 / 256$.
(14) Applied reverse voltage setting OFF
(15) The cathode drive system is set to "Low during discharge" and "High during other than discharge in non-selection mode".
(16) The anode drive system is set to "Low during display OFF".
(17) The anode output current adjusting external resistor is $\mathrm{R}_{\mathrm{EL} 1}$.
(18) Static OFF.

On the other hand, when the reset command is used, only the conditions (5) to (18) above are set.
As is shown in the "MPU Interface (example for reference)", the $\overline{\operatorname{RES}}$ pin is connected to the Reset pin of the MPU and the initialization of this LSI is made simultaneously with the resetting of the MPU. This LSI always has to be reset using the $\overline{\mathrm{RES}}$ pin at the time the power is switched ON. Also, excessive current can flow through this LSI when the control signal from the MPU is in the Hi-Z state. It is necessary to take measures to ensure that the control signal from the MPU does not go into the Hi-Z state after the power has been switched ON. During the period when $\overline{\mathrm{RES}}=$ "L", although the oscillator circuit is operating, the display timing generator would have stopped and the CL pin would have been tied to the " H " level. There is no effect on the pins D0 to D7.

## COMMANDS

## MPU Interface

| MPU | Read mode | Write mode |
| :---: | :---: | :---: |
| $80-$ Series | Pin $\overline{\mathrm{RD}}=$ "L" | Pin $\overline{W R}=$ " L " |
| 68 -Series | Pin $\mathrm{R} \overline{\mathrm{W}}=$ "H" | Pin $\mathrm{R} \overline{\mathrm{W}}=$ "L" |
|  | Pin $\mathrm{E}=$ "H" | Pin $\mathrm{E}=$ "H" |

In the case of the 80 -series MPU interface, a command is started by inputting a Low pulse on the $\overline{\mathrm{RD}}$ pin or the $\overline{\mathrm{WR}}$ pin.
In the case of the 68 -series MPU interface, a command is started by inputting a High pulse on the E pin.

## Description of commands

- Display ON/OFF (Write)

This is the command for controlling the turning on or off the organic EL panel. The organic EL display is turned on when a " 1 " is written in bit D0 and is turned off when a " 0 " is written in this bit. While the organic EL panel is turned off, the anode and cathode drivers output the $\mathrm{V}_{\text {SS }}$ level.

|  | A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Display ON | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 1 |
| Display OFF | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 0 |

- Display line number (2-byte command)

This command specifies the number of lines to be displayed on the organic EL panel. This command is used together with a pair of the display line number set mode command and the display line number register set command. Be sure to use these two paired commands sequentially.

- Display line number set mode (Write)

The display line number register set command is enabled by inputting this command. When the display line number set mode is set, commands other than the display line number register set command cannot be used. This status is released when display line number data is set to the register with the display line number register set command.

| No. of display lines | A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 32 lines | 0 | 1 | 1 | 0 | 1 | 0 | $*$ | $*$ | $*$ |
| Determined by display <br> line register data | 0 | 1 | 1 | 0 | 1 | 1 | $*$ | $*$ | $*$ |

Note: When the number of display lines is set to $32(D 3=0)$, the display line number register set command is disabled.

- Display line number register set (Write)

The number of lines to be displayed on the organic EL panel can be selected by setting 6-bit data to the display line number register with this command. The cathode output pins are fixed to a " H " level except for the outputs that correspond to the selected lines.
The display line number set mode is released when the display line number register is set by inputting this command.

| No. of display lines | A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 0 | ${ }^{*}$ | ${ }^{*}$ | 0 | 0 | 0 | 0 | 0 | 0 |
| 2 | 0 | $*$ | $*$ | 0 | 0 | 0 | 0 | 0 | 1 |
| $\vdots$ | $\vdots$ | $\vdots$ | $\vdots$ | $\vdots$ | $\vdots$ | $\vdots$ | $\vdots$ | $\vdots$ | $\vdots$ |
| 31 | 0 | $*$ | $*$ | 1 | 1 | 1 | 1 | 1 | 0 |
| 32 | 0 | $*$ | $*$ | 1 | 1 | 1 | 1 | 1 | 1 |

- Fixed display line number (2-byte command)

This command is used to specify the number of lines, which are not scrolled on the organic EL panel, on an 8-bit unit basis.
This command is used together with a pair of the fixed display line number set mode command and the fixed display line number register set command.
Be sure to use these two paired commands sequentially.

- Fixed display line number set mode (Write)

The fixed display line number register set command is enabled by inputting this command. When the fixed display line number set mode is set, commands other than the fixed display line number register set command cannot be used.
This status is released when fixed display line number data is set to the register with the fixed display line number register set command.

| No. of fixed display lines | A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| None | 0 | 1 | 0 | 0 | 1 | 0 | $*$ | $*$ | $*$ |
| Determined by fixed <br> display line register data | 0 | 1 | 0 | 0 | 1 | 1 | $*$ | $*$ | $*$ |

Note: When the fixed display line is not set $(\mathrm{D} 3=0)$, the fixed display line number register set command is disabled.

- Fixed display line number register set (Write)

The number of lines not to be scrolled on the organic EL panel can be selected on an 8-bit unit basis by setting 3-bit data to the fixed display line number register with this command.
The fixed display line number set mode is released when the fixed display line number register is set by inputting this command.

| Fixed display line address | A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 00 H to 07 H | 0 | ${ }^{*}$ | ${ }^{*}$ | ${ }^{*}$ | ${ }^{*}$ | ${ }^{*}$ | 0 | 0 | 0 |
| 00 H to 0FH | 0 | ${ }^{*}$ | ${ }^{*}$ | ${ }^{*}$ | ${ }^{*}$ | ${ }^{*}$ | 0 | 0 | 1 |
| 00 H to 17 H | 0 | ${ }^{*}$ | ${ }^{*}$ | ${ }^{*}$ | ${ }^{*}$ | ${ }^{*}$ | 0 | 1 | 0 |
| 00 H to 1 FH | 0 | ${ }^{*}$ | ${ }^{*}$ | ${ }^{*}$ | ${ }^{*}$ | ${ }^{*}$ | 0 | 1 | 1 |

- Scroll start line set (Write)

This command specifies the scroll start line address in the display data RAM.
The scroll start line is specified by using the scroll start line set command. It is possible to scroll the display screen by dynamically changing the address using the scroll start line set command.

| Line address | A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 00 H | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 |
| 01 H | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 |
| 02 H | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 |
| $\vdots$ | $\vdots$ | $\vdots$ | $\vdots$ | $\vdots$ | $\vdots$ | $\vdots$ | $\vdots$ | $\vdots$ | $\vdots$ |
| 1 EH | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 0 |
| 1 FH | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 |

- Write Address Set (2-byte command)

This command specifies the write data of the display data RAM. Since this is a 2-byte command used with a pair of the write address set mode command and the write address register set command, be sure to use these two commands sequentially.
The display data RAM allows access to a desired bit by specifying the write address and the column address.

- Write Address Set Mode (Write)

The write address register set command is enabled by inputting this command.
When once set to the write address set command, commands other than the write address register set command cannot be used. This status is released when the write address data is set by the write address register set command.

| A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | DO |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 1 | 0 | 1 | 1 | $*$ | $*$ | $*$ | $*$ |

- Write address register set (Write)

This command specifies the write address of the display data RAM by setting 6 -bit data to the write address register.
The write address set mode is released when the write address register is set by inputting this command.

| Write address | A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 00 H | 0 | ${ }^{*}$ | ${ }^{*}$ | 0 | 0 | 0 | 0 | 0 | 0 |
| 01 H | 0 | ${ }^{*}$ | ${ }^{*}$ | 0 | 0 | 0 | 0 | 0 | 1 |
| 02 H | 0 | ${ }^{*}$ | ${ }^{*}$ | 0 | 0 | 0 | 0 | 1 | 0 |
| 03 H | 0 | ${ }^{*}$ | ${ }^{*}$ | 0 | 0 | 0 | 0 | 1 | 1 |
| 04 H | 0 | ${ }^{*}$ | ${ }^{*}$ | 0 | 0 | 0 | 1 | 0 | 0 |
| 05 H | 0 | ${ }^{*}$ | ${ }^{*}$ | 0 | 0 | 0 | 1 | 0 | 1 |
| 06 H | 0 | ${ }^{*}$ | ${ }^{*}$ | 0 | 0 | 0 | 1 | 1 | 0 |
| 07 H | 0 | ${ }^{*}$ | ${ }^{*}$ | 0 | 0 | 0 | 1 | 1 | 1 |
| 08 H | 0 | ${ }^{*}$ | ${ }^{*}$ | 0 | 0 | 1 | 0 | 0 | 0 |
| 09 H | 0 | ${ }^{*}$ | ${ }^{*}$ | 0 | 0 | 1 | 0 | 0 | 1 |
| $\vdots$ | $\vdots$ | $\vdots$ | $\vdots$ | $\vdots$ | $\vdots$ | $\vdots$ | $\vdots$ | $\vdots$ | $\vdots$ |
| 1 EH | 0 | ${ }^{*}$ | ${ }^{*}$ | 0 | 1 | 1 | 1 | 1 | 0 |
| 1 FH | 0 | ${ }^{*}$ | ${ }^{*}$ | 0 | 1 | 1 | 1 | 1 | 1 |

- Column address set (Write)

This command specifies the column address of the display data RAM. The column address is specified by successively writing the upper 4 bits and the lower 4 bits. Since the column address is automatically incremented (by +1 ) every time the display data RAM is accessed, the MPU can read or write the display data continuously. The incrementing of the column address is stopped at the address 7FH.

|  | A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Upper bits | 0 | 0 | 0 | 0 | 1 | a7 | a6 | a5 | a4 |
| Lower bits | 0 | 0 | 0 | 0 | 0 | a3 | a2 | a1 | a0 |


| Column address | a7 | a6 | a5 | a4 | a3 | a2 | a1 | a0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 00 H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 01 H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
| 02 H | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 |
| $\vdots$ | $\vdots$ | $\vdots$ | $\vdots$ | $\vdots$ | $\vdots$ | $\vdots$ | $\vdots$ | $\vdots$ |
| 7 EH | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 |
| 7 FH | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

- Status read (Read)

| A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | BUSY | ADC | ON/OFF | RESET | 0 | 0 | 0 | 0 |


| BUSY | When BUSY is ' 1 ', it indicates that the internal operations are being made or the LSI is being reset. Although no command is accepted until BUSY becomes ' 0 ', there is no need to check this bit if the cycle time can be satisfied. |
| :---: | :---: |
| ADC | This bit indicates the relationship between the column address and the segment driver. <br> 0: Reverse (SEG127 $\rightarrow$ SEGO; column address $0 \mathrm{H} \rightarrow 7 \mathrm{FH}$ ) <br> 1: Forward (SEG0 $\rightarrow$ SEG127; column address $\mathrm{OH} \rightarrow 7 \mathrm{FH}$ ) <br> (Opposite to the polarity of the ADC command.) |
| ON/OFF | This bit indicates the ON/OFF state of the display. (Opposite to the polarity of the display ON/OFF command.) <br> 0 : Display ON <br> 1: Display OFF |
| RESET | This bit indicates that the LSI is being reset due to the $\overline{\mathrm{RES}}$ signal or the reset command. <br> 0 : Operating state <br> 1: Being reset |

- Display data write (Write)

This command writes an 8 -bit data at the specified address of the display data RAM. Since the column address is automatically incremented $(b y+1)$ after writing the data, the MPU can write the display data to the display data RAM continuously.

| A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | Write data |  |  |  |  |  |  |  |

- Display data read (Read)

This command read the 8-bit data from the specified address of the display data RAM. Since the column address is automatically incremented $(b y+1)$ after reading the data, the MPU can read display data from the display data RAM continuously. Further, one dummy read operation is necessary immediately after setting the column data. The display data cannot be read out when the serial interface is being used.

| A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | Read data |  |  |  |  |  |  |  |

- ADC Select (segment driver direction select) (Write)

Using this command it is possible to reverse the relationship of correspondence between the column address of the display data RAM and the segment driver output. It is possible to reverse the sequence of the segment driver output pin by the command.

|  | A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Forward | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 |
| Reverse | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 |

- Normal/reverse display mode (Write)

It is possible to toggle the display on and off condition without changing the contents of the display data RAM. In this case, the contents of the display data RAM will be retained.

|  | A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | RAM Data |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Forward | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | Organic EL ON when "H" |
| Reverse | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | Organic EL ON when " $L$ " |

- Display all-ON/OFF (Write)

Using this command, it is possible to forcibly turn ON all the dots in the display irrespective of the contents of the display data RAM. In this case, the contents of the display data RAM will be retained. This command is given priority over the Normal/reverse display mode command.

|  | A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Normal display state | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 |
| All-on display | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 1 |

The power save mode will be entered into when the Display all-ON command is executed in the display OFF condition.

- Read-modify-write (Write)

This command is used in combination with the End command. When this command is issued once, the column address is not changed when the Display data read command is issued, but is incremented (by +1 ) only when the Display data write command is issued. This condition is maintained until the End command is issued. When the End command is issued, the column address is restored to the address that was effective at the time the Read-modify-write command was issued last. Using this function, it is possible to reduce the overhead on the MPU when repeatedly changing the data in special display area such as a blinking cursor.

| A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 |

## - End (Write)

This command releases the read-modify-write mode and restores the column address to the value at the beginning of the read-modify-write mode.

| A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 0 |



- Reset (Write)

This command initializes the scroll start line number, column address, page address, common output state, fixed display line, number of display lines, anode pulse width adjustment, cathode driving, and anode driving, and also releases the read-modify-write mode and the test mode. This command does not affect the contents of the display data RAM.
The reset operation is made after issuing the reset command.
The initialization after switching on the power is carried out by the reset signal input to the $\overline{\mathrm{RES}}$ pin.

| A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 |

- Common output scan direction select (Write)

This command is used for selecting the scanning direction of the COM output pins.

|  | ML9352 | A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Forward | COM0 $\rightarrow$ COM31 | 0 | 1 | 1 | 0 | 0 | 0 | ${ }^{*}$ | ${ }^{*}$ | ${ }^{*}$ |
| Reverse | COM31 $\rightarrow$ COM0 | 0 | 1 | 1 | 0 | 0 | 1 | ${ }^{*}$ | ${ }^{*}$ | ${ }^{*}$ |

*: Invalid bits

- Cathode drive set 1 (Write)

This command is used to select an output state of the cathode drive circuit during discharging.

| Cathode output state | A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Low | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 |
| High | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 1 |

- Cathode drive set 2 (Write)

This command is used to select an output state of the unselected cathode drive circuit during other than discharging.

| Cathode output state | A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| High | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 |
| High impedance | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 1 |

- Anode drive set (Write)

This command is used to select an output state of the anode drive circuit during display-OFF condition.

| Anode output state | A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Low | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 |
| High impedance | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 1 |

- Anode pulse width adjustment (Write)

This command specifies the output pulse width of the anode driver outputs (SEG0 to SEG127). This allows a luminance of the organic EL panel to be set.
This command is used together with a pair of the anode pulse width adjustment set mode command and the anode pulse width adjustment register set command. Be sure to use these paired commands sequentially.

- Anode pulse width adjustment set mode (Write)

The anode pulse width adjustment register set command is enabled by setting this command. When the anode pulse width adjustment set mode is set, commands other than the anode pulse width adjustment register set command cannot be used. This state is released by setting anode pulse width adjustment data to the register.

| A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |

- Anode pulse width adjustment register set (Write)

The duty of anode driver output pulse width is set between $0 / 256$ and $240 / 256$ by setting 8 -bit data to the anode pulse width adjustment register using this command.
If 8-bit data (D7 to D0) is set with F0h to FFh, the output pulse width (duty) becomes 240/256.
When the anode pulse width adjustment register is set by inputting this command, the anode pulse width adjustment set mode is released.

| Output pulse width (Duty) | A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0/256 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1/256 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
| 2/256 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 |
| - | - | - | - | - | - | - | - | - | - |
| 239/256 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 |
| 240/256 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 |
| - | - | - | - | - | - | - | - | - | - |
| 240/256 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

- Reverse voltage pulse width adjustment (Write)

This command specifies the pulse width for the reverse voltage applying duration (applying reverse voltage makes all anode outputs low and all cathode outputs high). This command is used together with a pair of the reverse voltage pulse width adjustment set mode command and the reverse voltage pulse width adjustment register set command. Be sure to use these paired commands sequentially.

- Reverse voltage pulse width adjustment set mode (Write)

The reverse voltage pulse width adjustment register set command is enabled by setting this command. When the reverse voltage pulse width adjustment set mode is set, commands other than the reverse voltage pulse width adjustment register set command cannot be used. This state is released by setting reverse voltage pulse width adjustment data to the register.

| A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 |

- Reverse voltage pulse width adjustment register set (Write)

The pulse width for the reverse voltage applying duration (applying reverse voltage makes all anode outputs low and all cathode outputs high) is set between $0 / 256$ and $16 / 256$ by setting 4 -bit data to the reverse voltage pulse width adjustment register using this command.
When the reverse voltage pulse width adjustment register is set by inputting this command, the reverse voltage pulse width adjustment set mode is released.

| Reverse voltage pulse <br> width | A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $16 / 256$ | 0 | ${ }^{*}$ | ${ }^{*}$ | ${ }^{*}$ | ${ }^{*}$ | 0 | 0 | 0 | 0 |
| $14 / 256$ | 0 | ${ }^{*}$ | ${ }^{*}$ | ${ }^{*}$ | ${ }^{*}$ | 0 | 0 | 0 | 1 |
| $12 / 256$ | 0 | ${ }^{*}$ | ${ }^{*}$ | ${ }^{*}$ | ${ }^{*}$ | 0 | 0 | 1 | 0 |
| $10 / 256$ | 0 | ${ }^{*}$ | ${ }^{*}$ | ${ }^{*}$ | ${ }^{*}$ | 0 | 0 | 1 | 1 |
| $8 / 256$ | 0 | ${ }^{*}$ | ${ }^{*}$ | ${ }^{*}$ | ${ }^{*}$ | 0 | 1 | 0 | 0 |
| $6 / 256$ | 0 | ${ }^{*}$ | ${ }^{*}$ | ${ }^{*}$ | ${ }^{*}$ | 0 | 1 | 0 | 1 |
| $4 / 256$ | 0 | ${ }^{*}$ | ${ }^{*}$ | ${ }^{*}$ | ${ }^{*}$ | 0 | 1 | 1 | 0 |
| $2 / 256$ | 0 | ${ }^{*}$ | ${ }^{*}$ | ${ }^{*}$ | ${ }^{*}$ | 0 | 1 | 1 | 1 |
| $0 / 256$ | 0 | ${ }^{*}$ | ${ }^{*}$ | ${ }^{*}$ | ${ }^{*}$ | 1 | 0 | 0 | 0 |

- Applied reverse voltage setting (Write)

Selects whether to apply the reverse voltage during the discharge interval.
Valid only when, in the cathode drive set 1 , the cathode output status during the discharge interval has been set to low.

| Cathode output state | A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Applied reverse voltage <br> setting off | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 |
| Applied reverse voltage <br> setting on | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 |

- Switching of anode output current adjusting external resistor (Write)

This command selects connection pin $\mathrm{R}_{\mathrm{EL} 1}$ or $\mathrm{R}_{\mathrm{EL} 2}$ of the external resistor for adjusting anode output current.

| Select pin | A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\mathrm{EL} 1}$ | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 0 |
| $\mathrm{R}_{\mathrm{EL} 2}$ | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 |

## - Static ON/OFF (Write)

This is an operation control command of the cathode driver output (COMS1) for static display. When a " 1 " is written in bit D0, COMS1 operates and it is possible to carry out the static display. On the other hand, when a " 0 " is written in bit D0, COMS1 goes high and the static display is turned off.

| Select pin | A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Static ON | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 1 |
| Static OFF | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 |

- Power save (Compound command)

The power save mode is entered when the display all-ON command is executed in the display OFF condition. This mode can greatly reduce the current consumption.
When in the power save mode, the display data and operating mode remain unchanged, and also it is possible to access the display data RAM from the MPU. The power save mode is released by using the display all-OFF command.

- Power save mode

When in the power save mode, all operations of the organic EL driving circuit are stopped. When there is no access from the MPU, the current consumption can be reduced to nearly the static current. The internal circuit conditions in the power save mode are described below.
(1) The oscillation circuit stops.
(2) The voltage regulator stops.
(3) All the organic EL driving circuits stop and the anode and cathode drivers output the $\mathrm{V}_{\text {SS }}$ level.

- NOP (Write)

This is a No Operation command.

| A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 |

## - Test (Write)

This is a command for testing the IC chip. Do not use this command. When the test command is issued by mistake, this state can be released by issuing a NOP command. This command will be ineffective if the TEST0 pin is open or at the "L" level.

| A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 1 | 1 | 1 | 1 | $*$ | ${ }^{*}$ | ${ }^{*}$ | ${ }^{*}$ |

*: Invalid bits

## LIST OF COMMANDS

| No | Operation <br> (ML9352) | Dn |  |  |  |  |  |  |  | A0 | $\overline{\mathrm{RD}}$ | $\overline{W R}$ | Comment |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |  |
| 1 | Display OFF | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | EL display OFF |
|  | Display ON | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | EL display ON |
| 2 | Display line number set | 1 | 1 | 0 | 1 | 0 | * | * | * | 0 | 1 | 0 | 32-line display |
|  |  | 1 | 1 | 0 | 1 | 1 | * | * | * | 0 | 1 | 0 | Sets the number of display lines to the display line number register. |
|  | Display line number register set | * | * | No. of display lines |  |  |  |  |  | 0 | 1 | 0 |  |
| 3 | Fixed display line number | 1 | 0 | 0 | 1 | 0 | * | * | * | 0 | 1 | 0 | Without a fixed display line |
|  |  | 1 | 0 | 0 | 1 | 1 | * | * | * | 0 | 1 | 0 | Sets the number of fixed display lines to the fixed display line number register. |
|  | Fixed display line number register set | * | * | * | * | No. of fixed display lines |  |  |  | 0 | 1 | 0 |  |
| 4 | Scroll start line set | 0 | 1 | Display start line address |  |  |  |  |  | 0 | 1 | 0 | Sets the scroll start line address of the display data RAM. |
| 5 | Write address set mode | 1 | 0 | 1 | 1 | * |  | * |  | 0 | 1 | 0 | Sets the write address of the display data RAM. |
|  | Write address register set | * | * | Write address |  |  |  |  |  | 0 | 1 | 0 |  |
| 6 | Column address set (upper) | 0 | 0 | 0 | 1 | Column address (Upper) |  |  |  | 0 | 1 | 0 | Sets the upper 4 bits of column address of the display data RAM. |
|  | Column address set (lower) | 0 | 0 | 0 | 0 | Column address (Lower) |  |  |  | 0 | 1 | 0 | Sets the lower 4 bits of column address of the display data RAM. |
| 7 | Status read | Status |  |  |  | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Reads the status information using the upper 4 bits. |
| 8 | Display data write | Write data |  |  |  |  |  |  |  | 1 | 1 | 0 | Writes data to the display data RAM. |
| 9 | Display data read | Read data |  |  |  |  |  |  |  | 1 | 0 | 1 | Reads data from the display data RAM. |
| 10 | ADC select forward | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | Correspondence between the display data RAM address and SEG output (Forward) |
|  | ADC select reverse | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | Correspondence between the display data RAM address and SEG output (Reverse) |
| 11 | Normal display | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | EL display normal |
|  | Reverse display | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | EL display reverse |
| 12 | Normal display | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | Normal EL display |
|  | Display all-ON | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | EL display all ON |
| 13 | Read-modify-write | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | Increments the column address (by +1 ) during a write only. |
| 14 | End | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | Releases the read-modify-write state. |
| 15 | Reset | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | Internal reset |
| 16 | Scanning COM outputs in forward direction | 1 | 1 | 0 | 0 | 0 | * | * | * | 0 | 1 | 0 | COM output scanning direction forward |
|  | Scanning COM outputs in reverse direction | 1 | 1 | 0 | 0 | 1 | * | * | * | 0 | 1 | 0 | COM output scanning direction reverse |
| 17 | Cathode drive set 1 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | Cathode driver output "L" level during discharging |
|  |  | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | Cathode driver output "H" level during discharging |



## DESCRIPTION OF COMMANDS

## Examples of settings for the instructions (reference examples)

- Initial setting


Notes: Sections to be referred to
*1: $\quad V_{D D}: V_{D D A}$ and $V_{D D L}$
$V_{\text {DISP: }} V_{\text {DISPS }}$ and $V_{\text {DISPC }}$
$\mathrm{V}_{\text {SS }}$ : $\mathrm{V}_{\text {SSA }}, \mathrm{V}_{\text {SSL }}, \mathrm{V}_{\text {SSS }}$, and $\mathrm{V}_{\text {SSC }}$
*2: Stabilization time of the internal oscillator
*3: Function description "Reset circuit"

- Data display


Notes: Sections to be referred to
*10: Command description "Display start line set"
*11: Command description "Write address set"
*12: Command description "Column address set"
*13: Command description "Display data write"
*14: Command description "Display ON/OFF"

- Power supply OFF


Notes: Sections to be referred to
*15: Command description "Power save"
*16: Do not enter Reset when switching the power supply OFF.
$V_{D D}$ : $V_{D D A}$ and $V_{D D L}$
$V_{\text {DISP: }} V_{\text {DISPS }}$ and $V_{\text {DISPC }}$
$\mathrm{V}_{\mathrm{SS}}$ : $\mathrm{V}_{\mathrm{SSA}}, \mathrm{V}_{\mathrm{SSL}}, \mathrm{V}_{\mathrm{SSS}}$, and $\mathrm{V}_{\mathrm{SSC}}$

- Refresh

To avoid malfunction or erroneous display, it is recommended to use the refresh sequence at regular intervals.


## ABSOLUTE MAXIMUM RATINGS

$V_{s s}=0 \mathrm{~V}$

| Parameter | Symbol | Condition | Rating | Unit | Applicable pins |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Power supply voltage | $V_{D D}$ | $\mathrm{Ta}=25^{\circ} \mathrm{C}$ | -0.3 to +6.5 | V | $\mathrm{V}_{\mathrm{DD}}$, $\mathrm{V}_{\text {SS }}$ |
| EL drive voltage | $\mathrm{V}_{\text {DISP }}$ | $\mathrm{Ta}=25^{\circ} \mathrm{C}$ | -0.3 to +35 | V | $\mathrm{V}_{\text {DISP }}$, $\mathrm{V}_{\text {SS }}$ |
| EL reference voltage | $V_{E L}$ | - | -0.3 to $\mathrm{V}_{\text {DISPS }}$ | V | $\mathrm{V}_{\mathrm{EL}}, \mathrm{V}_{\text {SS }}$ |
| Logic input voltage | $\mathrm{V}_{1}$ | $\mathrm{Ta}=25^{\circ} \mathrm{C}$ | -0.3 to $\mathrm{V}_{\mathrm{DD}}+0.3$ | V | All logic inputs |
| Anode output voltage | $\mathrm{V}_{\text {ELA }}$ | $\mathrm{Ta}=25^{\circ} \mathrm{C}$ | $\begin{gathered} -0.3 \text { to } \\ \mathrm{V}_{\text {DISPS }}+0.3 \end{gathered}$ | V | SEG0 to 127 |
| Cathode output voltage | $V_{\text {ELK }}$ | $\mathrm{Ta}=25^{\circ} \mathrm{C}$ | $\begin{gathered} -0.3 \text { to } \\ \mathrm{V}_{\text {DISPC }+0.3} \end{gathered}$ | V | COM0 to 31, COMS1 |
| Anode output current | IELA | during " L " level output | 0.0 to 30 | mA | SEG0 to 127 |
|  |  | during "H" level output | -1.0 to 0.0 |  |  |
| Cathode output current | Ielk | during "L" level output | 0.0 to 150 | mA | COM0 to 31, COMS1 |
|  |  | during "H" level output | -70 to 0.0 |  |  |
| Storage temperature range | $\mathrm{T}_{\text {stg }}$ | Chip | -55 to +125 | ${ }^{\circ} \mathrm{C}$ | - |

Ta: Ambient temperature
$V_{D D}$ : $V_{D D A}$ and $V_{D D L}$
$V_{\text {DISP: }} V_{\text {DISPS }}$ and $V_{\text {DISPC }}$
$\mathrm{V}_{\mathrm{Ss}}: \mathrm{V}_{\mathrm{SSA}}, \mathrm{V}_{\mathrm{SSL}}, \mathrm{V}_{\mathrm{sss}}$, and $\mathrm{V}_{\mathrm{Ssc}}$

## RECOMMENDED OPERATING CONDITIONS

$\mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V}$

| Parameter | Symbol | Condition | Range | Unit | Applicable pins |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Power supply voltage | $V_{\text {DD }}$ | - | 2.7 to 5.5 | V | $\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\text {SS }}$ |
| EL drive voltage | $\mathrm{V}_{\text {DISP }}$ | - | 18 to 30 | V | $\mathrm{V}_{\text {DISP }}$, $\mathrm{V}_{\text {SS }}$ |
| EL reference voltage | $V_{\text {EL }}$ | - | 4 to $\mathrm{V}_{\text {disps }} / 3$ | V | $\mathrm{V}_{\mathrm{EL}}$, $\mathrm{V}_{\text {SS }}$ |
| Anode output voltage | $\mathrm{V}_{\text {ELA }}$ | - | -0.3 to V ${ }_{\text {DISPS }}-5$ | V | SEG0 to 127 |
| Cathode output voltage | $\mathrm{V}_{\text {ELC }}$ | - | -0.3 to $\mathrm{V}_{\text {DISPC }}$ | V | COM0 to 31, COMS1 |
| "H" anode output current | $\mathrm{I}_{\text {ELA }}$ | - | -0.8 to -0.1 | mA |  |
| "L" anode output current (during charging or discharging of the panel capacitance) | IELA | - | 0 to 20 | mA | SEG0 to 127 |
| " H " cathode output current (during charging or discharging of the panel capacitance) | Ielk | - | -50 to 0 | mA | COM0 to 31, COMS1 |
| "L" cathode output current | IELK | - | 0 to 100 | mA |  |
| Operating temperature range | Tjop | - | -40 to +125 | ${ }^{\circ} \mathrm{C}$ | - |

$V_{D D}$ : $V_{D D A}$ and $V_{D D L}$
$V_{\text {DISP: }}$ V $V_{\text {DISPS }}$ and $V_{\text {DISPC }}$
$\mathrm{V}_{\mathrm{SS}}: \mathrm{V}_{\mathrm{SSA}}, \mathrm{V}_{\mathrm{SSL}}, \mathrm{V}_{\mathrm{SSS}}$, and $\mathrm{V}_{\mathrm{SSC}}$

## ELECTRICAL CHARACTERISTICS

## DC Characteristics

| Parameter | Symbol | Condition | Min. | Typ. | Max. | Unit | Applicable pins |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| " H " input voltage "L" input voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IH}} \\ & \mathrm{~V}_{\mathrm{IL}} \end{aligned}$ | - | $\begin{gathered} 0.8 \times V_{D D} \\ V_{S S} \end{gathered}$ | - | $\begin{gathered} \hline V_{D D} \\ 0.2 \times V_{D D} \end{gathered}$ | V | *1 |
| "H" output voltage <br> "L" output voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{OH}} \\ & \mathrm{~V}_{\mathrm{OL}} \end{aligned}$ | $\begin{aligned} \mathrm{IOH} & =-0.5 \mathrm{~mA} \\ \mathrm{IOL} & =0.5 \mathrm{~mA} \end{aligned}$ | $\begin{gathered} 0.8 \times \mathrm{V}_{\mathrm{DD}} \\ \mathrm{~V}_{\mathrm{SS}} \end{gathered}$ | - | $\begin{gathered} V_{D D} \\ 0.2 \times V_{D D} \end{gathered}$ | V | *2 |
| "H" input current "L" input current | $\begin{aligned} & \hline \mathrm{I}_{\mathrm{H} 1} \\ & \mathrm{I}_{\mathrm{LL}} \end{aligned}$ | $\begin{aligned} & V_{I}=V_{D D} \\ & V_{I}=0 \mathrm{~V} \end{aligned}$ | -10 | - | +10 | $\mu \mathrm{A}$ | $\begin{aligned} & \hline \text { *3 } \\ & \text { *4 } \\ & \hline \end{aligned}$ |
| " H " input current | $\mathrm{I}_{\mathbf{H} \mathbf{H}}$ | $\mathrm{V}_{1}=\mathrm{V}_{\mathrm{DD}}$ | 5 | - | 200 | $\mu \mathrm{A}$ | *5 |
| Anode driver average output current 1 | $-_{\text {ELA }}$ | $\begin{gathered} \mathrm{ELSEL}=" \mathrm{H} " \\ \mathrm{~V}_{\mathrm{EL}}=5 \mathrm{~V} \\ \mathrm{R}_{\mathrm{EL} 2}=7.2 \mathrm{k} \Omega \\ \mathrm{~V}_{\mathrm{OH}}=\mathrm{V}_{\mathrm{DISPS}}-8 \mathrm{~V} \end{gathered}$ | -724 | -694 | -664 | $\mu \mathrm{A}$ | SEG0 to 127 |
| Anode driver output current dispersion within the LSI chip 1 | $\Delta l_{\text {ELA11 }}$ | $\begin{gathered} \mathrm{ELSEL}=\text { "H" } \\ \mathrm{V}_{\mathrm{EL}}=5 \mathrm{~V} \\ \mathrm{R}_{\mathrm{EL} 2}=7.2 \mathrm{k} \Omega \\ \mathrm{~V}_{\mathrm{OH}}=\mathrm{V}_{\mathrm{DISPS}}-8 \mathrm{~V} \end{gathered}$ | -5 | 0 | +5 | \% | SEG0 to 127 |
| Anode driver output current dispersion within 8 contiguous bits 1 | $\Delta \mathrm{l}_{\text {ELA21 }}$ | $\begin{gathered} \mathrm{ELSEL}=\text { "H" } \\ \mathrm{V}_{\mathrm{EL}}=5 \mathrm{~V} \\ \mathrm{R}_{\mathrm{EL} 2}=7.2 \mathrm{k} \Omega \\ \mathrm{~V}_{\mathrm{OH}}=\mathrm{V}_{\mathrm{DISPS}}-8 \mathrm{~V} \\ \hline \end{gathered}$ | -4 | 0 | +4 | \% | SEG0 to 127 |
| Anode driver average output current 2 | $-l_{\text {ELA2 }}$ | $\begin{gathered} \mathrm{ELSEL}=" \mathrm{~L} " \\ \mathrm{R}_{\mathrm{EL} 2}=7.2 \mathrm{k} \Omega \\ \mathrm{~V}_{\mathrm{OH}}=\mathrm{V}_{\mathrm{DISPS}}-8 \mathrm{~V} \\ \hline \end{gathered}$ | -770 | -694 | -617 | $\mu \mathrm{A}$ | SEG0 to 127 |
| Anode driver output current dispersion within the LSI chip 2 | $\Delta l_{\text {ELA12 }}$ | $\begin{gathered} \mathrm{ELSEL}=" \mathrm{~L} \text { " } \\ \mathrm{R}_{\mathrm{EL} 2}=7.2 \mathrm{k} \Omega \\ \mathrm{~V}_{\mathrm{OH}}=\mathrm{V}_{\mathrm{DISPS}}-8 \mathrm{~V} \end{gathered}$ | -5 | 0 | +5 | \% | SEG0 to 127 |
| Anode driver output current dispersion within 8 contiguous bits 2 | $\Delta \mathrm{l}_{\text {ELA22 }}$ | $\begin{gathered} \mathrm{ELSEL}=" \mathrm{~L} " \\ \mathrm{R}_{\mathrm{EL} 2}=7.2 \mathrm{k} \Omega \\ \mathrm{~V}_{\mathrm{OH}}=\mathrm{V}_{\mathrm{DISPS}}-8 \mathrm{~V} \end{gathered}$ | -4 | 0 | +4 | \% | SEG0 to 127 |
| Anode driver average output current 3 | $-l_{\text {ELA }}$ | $\begin{gathered} \mathrm{ELSEL}=" \mathrm{H} " \\ \mathrm{~V}_{\mathrm{EL}}=5 \mathrm{~V} \\ \mathrm{R}_{\mathrm{EL} 1}=24.7 \mathrm{k} \Omega \\ \mathrm{~V}_{\mathrm{OH}}=\mathrm{V}_{\mathrm{DISPS}}-8 \mathrm{~V} \\ \hline \end{gathered}$ | -212 | -202 | -192 | $\mu \mathrm{A}$ | SEG0 to 127 |
| Anode driver output current dispersion within the LSI chip 3 | $\Delta \mathrm{ELLA13}$ | $\begin{gathered} \hline \mathrm{ELSEL}=" \mathrm{H} " \\ \mathrm{~V}_{\mathrm{EL}}=5 \mathrm{~V} \\ \mathrm{R}_{\mathrm{EL} 1}=24.7 \mathrm{k} \Omega \\ \mathrm{~V}_{\mathrm{OH}}=\mathrm{V}_{\mathrm{DISPS}}-8 \mathrm{~V} \\ \hline \end{gathered}$ | -5 | 0 | +5 | \% | SEG0 to 127 |
| Anode driver output current dispersion within 8 contiguous bits 3 | $\Delta \mathrm{l}_{\text {ELA23 }}$ | $\begin{gathered} \mathrm{ELSEL}=" \mathrm{H} " \\ \mathrm{~V}_{\mathrm{EL}}=5 \mathrm{~V} \\ \mathrm{R}_{\mathrm{EL} 1}=24.7 \mathrm{k} \Omega \\ \mathrm{~V}_{\mathrm{OH}}=\mathrm{V}_{\mathrm{DISPS}}-8 \mathrm{~V} \end{gathered}$ | -4 | 0 | +4 | \% | SEG0 to 127 |


| Parameter |  | Symbol | Condition | Min. | Typ. | Max. | Unit | Applicable pins |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Anode driver average output current 4 |  | $-_{\text {ELAA }}$ | $\begin{gathered} \hline E L S E L=" L " \\ R_{\text {EL } 1}=24.7 \mathrm{k} \Omega \\ \mathrm{~V}_{\mathrm{OH}}=\mathrm{V}_{\mathrm{DISPS}}-8 \mathrm{~V} \\ \hline \end{gathered}$ | -224 | -202 | -180 | $\mu \mathrm{A}$ | SEG0 to 127 |
| Anode driver output current dispersion within the LSI chip 4 |  | $\Delta l_{\text {ELA14 }}$ | $\begin{gathered} E L S E L=" L " \\ R_{E L 1}=24.7 \mathrm{k} \Omega \\ \mathrm{~V}_{\mathrm{OH}}=\mathrm{V}_{\mathrm{DISPS}}-8 \mathrm{~V} \end{gathered}$ | -5 | 0 | +5 | \% | SEG0 to 127 |
| Anode driver output current dispersion within 8 contiguous bits 4 |  | $\Delta l_{\text {ELA24 }}$ | $\begin{gathered} \mathrm{ELSEL}=" \mathrm{~L} " \\ \mathrm{R}_{\mathrm{EL} 1}=24.7 \mathrm{k} \Omega \\ \mathrm{~V}_{\mathrm{OH}}=\mathrm{V}_{\mathrm{DISPS}}-8 \mathrm{~V} \end{gathered}$ | -4 | 0 | +4 | \% | SEG0 to 127 |
| Output voltage fluctuation to anode driver output current 1 |  | $\Delta l_{\text {ELA31 }}$ | $\begin{gathered} \mathrm{ELSEL}=\text { " } \mathrm{H} \text { " } \\ \mathrm{V}_{\mathrm{EL}}=5 \mathrm{~V} \\ \mathrm{R}_{\mathrm{EL} 2}=7.2 \mathrm{k} \Omega \\ \mathrm{~V}_{\mathrm{OH}} \leq \mathrm{V}_{\mathrm{DISPS}}-3 \mathrm{~V} \\ \hline \end{gathered}$ | -2.5 | - | - | \%/V | SEG0 to 127 |
| Output voltage fluctuation to anode driver output current 2 |  | $\Delta l_{\text {ELA32 }}$ | $\begin{gathered} \hline \text { ELSEL }=\text { " } \mathrm{H} \text { " } \\ \mathrm{V}_{\mathrm{EL}}=5 \mathrm{~V} \\ \mathrm{R}_{\mathrm{EL} 1}=24.7 \mathrm{k} \Omega \\ \mathrm{~V}_{\mathrm{OH}} \leq \mathrm{V}_{\mathrm{DISPS}}-3 \mathrm{~V} \\ \hline \end{gathered}$ | -2.0 | - | - | \%/V | SEG0 to 127 |
| $V_{\text {DISP }}$ voltage fluctuation to anode driver output current 1 |  | $\Delta l_{\text {ELA41 }}$ | $\begin{gathered} \mathrm{ELSEL}=" \mathrm{H} " \\ \mathrm{~V}_{\mathrm{EL}}=5 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{OH}}=10 \mathrm{~V} \\ \mathrm{R}_{\mathrm{EL} 2}=7.2 \mathrm{k} \Omega \\ \mathrm{~V}_{\mathrm{DISPS}}=18 \text { to } 30 \mathrm{~V} \end{gathered}$ | - | - | +2.0 | \%/V | SEG0 to 127 |
| $V_{\text {DISP }}$ voltage fluctuation to anode driver output current 2 |  | $\Delta l_{\text {ELA42 }}$ | $\begin{gathered} \hline \text { ELSEL }=\text { "H" } \\ \mathrm{V}_{\text {EL }}=5 \mathrm{~V} \\ \mathrm{~V}_{\text {OH }}=10 \mathrm{~V} \\ \mathrm{R}_{\text {EL1 }}=24.7 \mathrm{k} \Omega \\ \mathrm{~V}_{\text {DISPS }}=18 \text { to } 30 \mathrm{~V} \\ \hline \end{gathered}$ | - | - | +2.0 | \%/V | SEG0 to 127 |
| Anode driver " L " output current |  | $\mathrm{I}_{\text {ELAL }}$ | $\begin{gathered} \mathrm{V}_{\text {DISPS }}=18 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{O}}=18 \mathrm{~V} \end{gathered}$ | 20 | - | - | mA | SEG0 to 127 |
| Cathode driver "L" output current |  | lelcl | $\begin{gathered} \mathrm{V}_{\text {DISPC }}=18 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{O}}=1 \mathrm{~V} \end{gathered}$ <br> Only one output is "L" | 100 | - | - | mA | COM0 to 31, COMS1 |
| Cathode driver "H" output current |  | $\mathrm{IELC1H}$ | $\begin{gathered} \mathrm{V}_{\mathrm{DISPC}}=18 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{O}}=0 \mathrm{~V} \end{gathered}$ | -50 | - | - | mA | COM0 to 31, COMS1 |
| Voltage regulator output |  | $\mathrm{V}_{\text {ReG }}$ | - | 4.7 | 5 | 5.3 | V | TEST5 |
| Input pin capacitance |  | $\mathrm{C}_{\text {IN }}$ | $\begin{gathered} \mathrm{Ta}=25^{\circ} \mathrm{C}, \\ \mathrm{f}=1 \mathrm{MHz} \end{gathered}$ | - | 5 | 8 | pF |  |
| Oscillator frequency | Internal oscillation | fosc | - | 3.07 | 4.05 | 5.33 | MHz | *11 |
|  | External input | $\mathrm{f}_{\mathrm{CL}}$ | - | 32 | - | 1000 | kHz | CL*5 |
| Internal oscillator frequency adjustment |  | foscadj | Connect Rosc to $V_{\text {SSL }}$ | -20 | -16 | -12 | \% |  |

*1: A0, D0 to D5, D6 (SCL), D7 (SI), $\overline{\mathrm{RD}}(\mathrm{E}), \overline{\mathrm{WR}}(\mathrm{R} / \overline{\mathrm{W}}), \overline{\mathrm{CS} 1}, \mathrm{CS} 2, \mathrm{CLS}, \mathrm{CL}, \mathrm{C} 86, \overline{\mathrm{P}} / \mathrm{S}, \overline{\mathrm{RES}}, \mathrm{EL}_{\text {SEL }}$
*2: D0 to D7, CL
*3: $\quad A 0, \overline{R D}(E), \overline{W R}(R / \bar{W}), \overline{C S 1}, C S 2, \overline{R E S}$
*4: Applicable to the pins D0 to D5, D6 (SCL), D7 (SI), and CL in the high impedance state.
*5: CLS, C86, $\overline{\text { P/S, EL }}$ SEL
*6: The average of output currents of SEG0 to SEG127
*7: Each output current from SEG0 to SEG127 divided by the average of output currents of SEG0 to SEG127
*8: Each output current from $\mathrm{SEG}_{8 n}$ to $\mathrm{SEG}_{8 n+7}$ divided by the average of output currents of $\mathrm{SEG}_{8 n}$ to $\mathrm{SEG}_{8 n+7}: \mathrm{n}=0$ to 15
*9: $\quad\left\{\left[\left(V_{O}=V_{\text {DISPS }}-8 V\right)-I\left(V_{O}=V_{\text {DISP }}-n V\right)\right]\left[\left(V_{\text {DISPS }}-8 V\right)-\left(V_{\text {DISP }}-n V\right)\right] / I\left(V_{O}=V_{\text {DISPS }}-8 V\right) \times 100\right.$
*10: $\left\{\left[l\left(V_{\text {DISP }}=n \mathrm{~V}\right)-I\left(V_{\text {DISPS }}=18 \mathrm{~V}\right)\right] /(\mathrm{n} V-18 \mathrm{~V})\right\} /\left(\mathrm{V}_{\text {DISPS }}=18 \mathrm{~V}\right) \times 100$
*11: See Table 24 for the relationship between the oscillator frequency and the frame frequency.
$V_{D D}$ : $V_{D D A}$ and $V_{D D L}$
$V_{\text {DISP: }}$ V $V_{\text {DISPS }}$ and $V_{\text {DISPC }}$
$\mathrm{V}_{\mathrm{SS}}: \mathrm{V}_{\mathrm{SSA}}, \mathrm{V}_{\mathrm{SSL}}, \mathrm{V}_{\mathrm{SSS}}$, and $\mathrm{V}_{\mathrm{SSC}}$

Table 24 Relationship among the oscillator frequency ( $f_{o s c}$ ), display clock frequency ( $f_{\mathrm{CL}}$ ), and Organic EL frame frequency ( $\mathrm{f}_{\mathrm{FR}}$ )

| When the internal oscillator is used | No. of display lines | Frame frequency ( Hz ) | Error (Hz) |
| :---: | :---: | :---: | :---: |
|  | 1 | 124.92 | 0.0 |
|  | 2 | 124.92 | 0.0 |
|  | 3 | 124.92 | 0.0 |
|  | 4 | 124.92 | 0.0 |
|  | 5 | 119.92 | -5.08 |
|  | 6 | 124.92 | 0.0 |
|  | 7 | 142.76 | 17.76 |
|  | 8 | 124.92 | 0.0 |
|  | 9 | 133.25 | 8.25 |
|  | 10 | 119.92 | -5.08 |
|  | 11 | 136.27 | 11.27 |
|  | 12 | 124.92 | 0.0 |
|  | 13 | 115.31 | -9.69 |
|  | 14 | 142.76 | 17.76 |
|  | 15 | 133.25 | 8.25 |
|  | 16 | 124.92 | 0.0 |
|  | 17 | 117.57 | -7.43 |
|  | 18 | 133.25 | 8.25 |
|  | 19 | 126.23 | 1.23 |
|  | 20 | 119.92 | -5.08 |
|  | 21 | 114.21 | -10.79 |
|  | 22 | 136.27 | 11.27 |
|  | 23 | 130.35 | 5.35 |
|  | 24 | 124.92 | 0.0 |
|  | 25 | 119.92 | -5.08 |
|  | 26 | 115.31 | -9.69 |
|  | 27 | 111.04 | -13.96 |
|  | 28 | 142.76 | 17.76 |
|  | 29 | 137.84 | 12.84 |
|  | 30 | 133.25 | 8.25 |
|  | 31 | 128.95 | 3.95 |
|  | 32 | 124.92 | 0.0 |

Note: The above values apply when $\mathrm{f}_{\mathrm{Osc}}=3.07 \mathrm{MHz}$.

| Parameter | Display clock frequency (f $\mathrm{f}_{\mathrm{CL}}$ ) | Organic EL frame frequency (f $\mathrm{f}_{\mathrm{FR}}$ ) |
| :--- | :---: | :---: |
| When the internal oscillator <br> is not used | External input | $\mathrm{f}_{\mathrm{CL}} /(256 \times$ No. of display lines) |

- Operating current consumption value $\left(\mathrm{V}_{\mathrm{DD}}=2.7\right.$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DISP}}=18$ to $30 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}, \mathrm{Tjop}=-40$ to $\left.+125^{\circ} \mathrm{C}\right)$
(1) During display operation

Display mode: All-white (When an organic EL panel is not connected)

| Symbol | Condition | Min. | Typ. | Max. | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IDDA | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{DISP}}=30 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DISP}}=30 \mathrm{~V} \end{aligned}$ |  |  | $\begin{aligned} & 1.0 \\ & 1.5 \end{aligned}$ | mA |  |
| ldDL | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{DISP}}=30 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DISP}}=30 \mathrm{~V} \end{aligned}$ | - | — | $\begin{aligned} & 1.5 \\ & 2.5 \end{aligned}$ |  |  |
| $\mathrm{I}_{\text {ISPS }}$ | $\mathrm{V}_{\text {DISPS }}=30 \mathrm{~V}$ | - | - | 3.0 |  |  |
| IDISPC | $\mathrm{V}_{\text {DISPC }}=30 \mathrm{~V}$ | - | - | 1.0 |  |  |

Display mode: Checker pattern (When an organic EL panel is not connected)

| Symbol | Condition | Min. | Typ. | Max. | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}, \mathrm{~V}_{\text {DISP }}=30 \mathrm{~V}$ | - | - | 1.0 | mA |  |
| IDA | $V_{\text {DD }}=5 \mathrm{~V}, \mathrm{~V}_{\text {DISP }}=30 \mathrm{~V}$ | - | - | 1.5 |  |  |
|  | $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}, \mathrm{~V}_{\text {DISP }}=30 \mathrm{~V}$ | - | - | 1.5 |  |  |
| IDLL | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~V}_{\text {DISP }}=30 \mathrm{~V}$ | - | - | 2.5 |  |  |
| IDISPS | $\mathrm{V}_{\text {DISPS }}=30 \mathrm{~V}$ | - | - | 3.0 |  |  |
| I DISPC | $\mathrm{V}_{\text {DISPC }}=30 \mathrm{~V}$ | - | - | 1.0 |  |  |

- Power save current consumption $\left(\mathrm{V}_{\mathrm{DD}}=2.7\right.$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DISP}}=18$ to $30 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}, \mathrm{Tjop}=-40$ to $\left.+125^{\circ} \mathrm{C}\right)$

| Symbol | Condition | Min. | Typ. | Max. | Unit | Remarks |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| IDDAS | During the power save mode | - | - | 10.0 |  |  |
| $I_{\text {DDLS }}$ | During the power save mode | - | - | 50.0 | $\mu \mathrm{~A}$ |  |
| $I_{\text {DISPSS }}$ | During the power save mode | - | - | 20.0 |  |  |
| $I_{\text {DISPCS }}$ | During the power save mode | - | - | 50.0 |  |  |

$V_{D D}$ : $V_{D D A}$ and $V_{D D L}$
$V_{\text {DISP: }} V_{\text {DISPS }}$ and $V_{\text {DISPC }}$
$\mathrm{V}_{\mathrm{SS}}$ : $\mathrm{V}_{\mathrm{SSA}}, \mathrm{V}_{\mathrm{SSL}}, \mathrm{V}_{\mathrm{SSS}}$, and $\mathrm{V}_{\mathrm{SSC}}$

## Timing Characteristics

- System bus read/write characteristics 1 (80-series MPU)


| $\left(\mathrm{V}_{\mathrm{DDA}}=\mathrm{V}_{\mathrm{DDL}}=4.5\right.$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {SSA }}=\mathrm{V}_{\text {SSL }}=0 \mathrm{~V}, \mathrm{Tjop}=-40$ to $\left.+125^{\circ} \mathrm{C}\right)$ |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter | Symbol | Condition | Min. | Max. | Unit |
| Address hold time | $\mathrm{t}_{\text {AH8 }}$ |  | 0 | - | ns |
| Address setup time | $\mathrm{t}_{\text {AW } 8}$ |  | 0 | - |  |
| System cycle time | $\mathrm{t}_{\mathrm{CYC8}}$ |  | 166 | - |  |
| Control "L" pulse width ( $\overline{\mathrm{WR}}$ ) | tcclw |  | 30 | - |  |
| Control "L" pulse width ( $\overline{\mathrm{RD}}$ ) | tccle |  | 30 | - |  |
| Control "H" pulse width ( $\overline{\mathrm{WR}}$ ) | tcchw |  | 30 | - |  |
| Control "H" pulse width ( $\overline{\mathrm{RD}})$ | tcchr |  | 30 | - |  |
| Data setup time | tDS8 |  | 30 | - |  |
| Data hold time | $\mathrm{t}_{\text {DH8 }}$ |  | 10 | - |  |
| $\overline{\mathrm{RD}}$ access time | $\mathrm{t}_{\mathrm{ACCB}}$ | $C L=100 \mathrm{pF}$ | - | 30 |  |
| Output disable time | ton8 |  | 5 | 50 |  |


| $\left(\mathrm{V}_{\mathrm{DDA}}=\mathrm{V}_{\mathrm{DDL}}=2.7\right.$ to $4.5 \mathrm{~V}, \mathrm{~V}_{\text {SSA }}=\mathrm{V}_{\text {SSL }}=0 \mathrm{~V}$, Tjop $=-40$ to $\left.+125^{\circ} \mathrm{C}\right)$ |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter | Symbol | Condition | Min. | Max. | Unit |
| Address hold time | $\mathrm{t}_{\text {AH8 }}$ |  | 0 | - | ns |
| Address setup time | $\mathrm{t}_{\text {AW8 }}$ |  | 0 | - |  |
| System cycle time | tcyc8 |  | 400 | - |  |
| Control "L" pulse width ( $\overline{\mathrm{WR}}$ ) | $\mathrm{t}_{\text {cclw }}$ |  | 60 | - |  |
| Control "L" pulse width ( $\overline{\mathrm{RD}}$ ) | tccle |  | 120 | - |  |
| Control "H" pulse width ( $\overline{\mathrm{WR}})$ | $\mathrm{t}_{\text {cchw }}$ |  | 60 | - |  |
| Control "H" pulse width ( $\overline{\mathrm{RD}}$ ) | tcchr |  | 60 | - |  |
| Data setup time | $t_{\text {DS8 }}$ |  | 40 | - |  |
| Data hold time | $t_{\text {DH8 }}$ |  | 15 | - |  |
| $\overline{\mathrm{RD}}$ access time | $\mathrm{t}_{\mathrm{ACCB}}$ | $=100 \mathrm{pF}$ | - | 140 |  |
| Output disable time | ton8 | $=100$ | 10 | 100 |  |

Note 1: The input signal rise and fall times are specified as 15 ns or less.
When using the system cycle time for fast speed, the specified values are ( $\mathrm{tr}+\mathrm{tf}$ ) $\leq\left(\mathrm{t}_{\mathrm{cyC8}}-\right.$ $\left.\mathrm{t}_{\mathrm{CCLW}}-\mathrm{t}_{\mathrm{CCHW}}\right)$ or $(\mathrm{tr}+\mathrm{tf}) \leq\left(\mathrm{t}_{\mathrm{CYC8}}-\mathrm{t}_{\mathrm{CCLR}}-\mathrm{t}_{\mathrm{CCHR}}\right)$.
Note 2: All timings are specified taking the levels of $20 \%$ and $80 \%$ of $V_{D D}$ as the reference.
Note 3: The values of $\mathrm{t}_{\mathrm{CCLW}}$ and $\mathrm{t}_{\mathrm{CCLR}}$ are specified during the overlapping period of $\overline{\mathrm{CS} 1}$ at "L" (CS2 = " H ") and the " L " levels of $\overline{W R}$ and $\overline{R D}$, respectively.

- System bus read/write characteristics 2 (68-series MPU)


| $\left(\mathrm{V}_{\mathrm{DDA}}=\mathrm{V}_{\mathrm{DDL}}=4.5\right.$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {SSA }}=\mathrm{V}_{\text {SSL }}=0 \mathrm{~V}$, Tjop $=-40$ to $\left.+125^{\circ} \mathrm{C}\right)$ |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter |  | Symbol | Condition | Min. | Max. | Unit |
| Address hold time <br> Address setup time |  | $t_{\text {AH6 }}$ <br> taw6 | - | $\begin{aligned} & 10 \\ & 10 \end{aligned}$ | — | ns |
| System cycle time |  | tcyce | - | 166 | - |  |
| Data setup time Data hold time |  | $t_{D S 6}$ tDH | - | $\begin{aligned} & 30 \\ & 10 \\ & \hline \end{aligned}$ | - |  |
| Access time <br> Output disable time |  | $\mathrm{t}_{\mathrm{ACC} 6}$ <br> toн6 | $C L=100 \mathrm{pF}$ | $5$ | $\begin{aligned} & 30 \\ & 50 \end{aligned}$ |  |
| Enable "H" pulse width | Read Write | $t_{\text {EWHR }}$ <br> tewhw | - | $\begin{aligned} & 30 \\ & 30 \end{aligned}$ | - |  |
| Enable "L" pulse width | Read Write | $t_{\text {EWLR }}$ <br> tewlw | - | $\begin{aligned} & 40 \\ & 40 \end{aligned}$ | - |  |


| $\left(\mathrm{V}_{\mathrm{DDA}}=\mathrm{V}_{\mathrm{DDL}}=2.7\right.$ to 4.5 V, $\mathrm{V}_{\text {SSA }}=\mathrm{V}_{\text {SSL }}=0 \mathrm{~V}$, Tjop $=-40$ to $\left.+125^{\circ} \mathrm{C}\right)$ |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter |  | Symbol | Condition | Min. | Max. | Unit |
| Address hold time <br> Address setup time |  | $\begin{aligned} & \mathrm{t}_{\mathrm{AH} 6} \\ & \mathrm{t}_{\mathrm{AW} 6} \end{aligned}$ | - | $\begin{aligned} & 10 \\ & 10 \\ & \hline \end{aligned}$ | — | ns |
| System cycle time |  | $\mathrm{t}_{\text {cYC6 }}$ | - | 400 | - |  |
| Data setup time Data hold time |  | tDs6 $\mathrm{t}_{\mathrm{DH}}$ | - | $\begin{aligned} & 40 \\ & 15 \end{aligned}$ | - |  |
| Access time Output disable time |  | $\mathrm{t}_{\mathrm{ACC}}$ <br> toh6 | $C L=100 \mathrm{pF}$ | $\overline{10}$ | $\begin{aligned} & 140 \\ & 100 \end{aligned}$ |  |
| Enable "H" pulse width | Read Write | tewhr tewhw | - | $\begin{aligned} & 120 \\ & 60 \\ & \hline \end{aligned}$ | - |  |
| Enable "L" pulse width | Read Write | tewlr tewlw | - | $\begin{aligned} & 60 \\ & 60 \end{aligned}$ | $-$ |  |

Note 1: The input signal rise and fall times are specified as 15 ns or less.
When using the system cycle time for fast speed, the specified values are ( $\mathrm{tr}+\mathrm{tf}$ ) $\leq\left(\mathrm{t}_{\mathrm{CYC6}}-\right.$ $\left.\mathrm{t}_{\mathrm{EWLW}}-\mathrm{t}_{\mathrm{EWHW}}\right)$ or $(\mathrm{tr}+\mathrm{tf}) \leq\left(\mathrm{t}_{\mathrm{CYC6}}-\mathrm{t}_{\mathrm{EWLR}}-\mathrm{t}_{\mathrm{EWHR}}\right)$.
Note 2: All timings are specified taking the levels of $20 \%$ and $80 \%$ of $V_{D D}$ as the reference.
Note 3: The values of $t_{E W L W}$ and $t_{\text {EWLR }}$ are specified during the overlapping period of $\overline{C S 1}$ at " L " (CS2 = " H ") and the " H " level of E .

- Serial interface


| $\left(\mathrm{V}_{\mathrm{DDA}}=\mathrm{V}_{\mathrm{DDL}}=4.5\right.$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SSA}}=\mathrm{V}_{\mathrm{SSL}}=0 \mathrm{~V}$, Tjop $=-40$ to $\left.+125^{\circ} \mathrm{C}\right)$ |  |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Parameter | Symbol | Condition | Min. | Max. | Unit |
| Serial clock period | $\mathrm{t}_{\mathrm{SCYC}}$ |  | 200 | - |  |
| SCL "H" pulse width | $\mathrm{t}_{\mathrm{SHW}}$ |  | 75 | - |  |
| SCL "L" pulse width | $\mathrm{t}_{\mathrm{SLW}}$ |  | 75 | - |  |
| Address setup time | $\mathrm{t}_{\mathrm{SAS}}$ |  | 50 | - | ns |
| Address hold time | $\mathrm{t}_{\mathrm{SAH}}$ |  | 100 | - |  |
| Data setup time | $\mathrm{t}_{\mathrm{SDS}}$ |  | 50 | - |  |
| Data hold time | $\mathrm{t}_{\mathrm{SDH}}$ |  | 50 | - |  |
| CS-SCL Time | $\mathrm{t}_{\mathrm{CSS}}$ |  | 100 | - |  |
|  | $\mathrm{t}_{\mathrm{CSH}}$ |  | 100 | - |  |


| $\left(\mathrm{V}_{\mathrm{DDA}}=\mathrm{V}_{\mathrm{DDL}}=2.7\right.$ to $4.5 \mathrm{~V}, \mathrm{~V}_{\text {SSA }}=\mathrm{V}_{\text {SSL }}=0 \mathrm{~V}$, Tjop $=-40$ to $\left.+125^{\circ} \mathrm{C}\right)$ |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter | Symbol | Condition | Min. | Max. | Unit |
| Serial clock period | tscyc |  | 250 | - | ns |
| SCL "H" pulse width | $t_{\text {shw }}$ |  | 100 | - |  |
| SCL "L" pulse width | $\mathrm{t}_{\text {sLW }}$ |  | 100 | - |  |
| Address setup time | $\mathrm{t}_{\text {SAS }}$ |  | 150 | - |  |
| Address hold time | $\mathrm{t}_{\text {SAH }}$ |  | 150 | - |  |
| Data setup time | $\mathrm{tsDS}^{\text {d }}$ |  | 100 | - |  |
| Data hold time | $\mathrm{t}_{\text {SDH }}$ |  | 100 | - |  |
|  | tcss |  | 150 | - |  |
| CS-SCL | $\mathrm{tcSH}^{\text {che }}$ |  | 150 | - |  |

Note 1: The input signal rise and fall times are specified as 15 ns or less.
Note 2: All timings are specified taking the levels of $20 \%$ and $80 \%$ of $V_{D D}$ as the reference.

- Reset input timing


| $\left(\mathrm{V}_{\text {DDA }}=\mathrm{V}_{\mathrm{DDL}}=4.5\right.$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {SSA }}=\mathrm{V}_{\text {SSL }}=0 \mathrm{~V}$, Tjop $=-40$ to $\left.+125^{\circ} \mathrm{C}\right)$ |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter | Symbol | Condition | Min. | Typ. | Max. | Unit |
| Reset time | $\mathrm{t}_{\mathrm{R}}$ |  | - | - | 0.5 | ms |
| Reset "L" pulse width | trw |  | 0.5 | - | - |  |

$\left(\mathrm{V}_{\mathrm{DDA}}=\mathrm{V}_{\mathrm{DDL}}=2.7\right.$ to $4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SSA}}=\mathrm{V}_{\mathrm{SSL}}=0 \mathrm{~V}$, $\mathrm{Tjop}=-40$ to $\left.+125^{\circ} \mathrm{C}\right)$

| Parameter Symbol Condition |  |  | , | SSLL | गjop | + |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Typ. | Max. | Unit |
| Reset time | $\mathrm{t}_{\mathrm{R}}$ |  | - | - | 1 |  |
| Reset "L" pulse width | $t_{\text {RW }}$ |  | 1 | - | - | , |

Note 1: All timings are specified taking the levels of $20 \%$ and $80 \%$ of $V_{D D}$ as the reference.

## MPU INTERFACE (Reference)

The ML9352 can be connected directly to the 80 -series and 68 -series MPUs.
Further, by using the serial interface, it is possible to operate the LSI with a minimum number of signal lines.

- 80-Series MPU

- 68-Series MPU

- Serial interface



## REVISION HISTORY

| Document <br> No. | Date | Page |  | Description |
| :---: | :---: | :---: | :---: | :--- |
|  |  | Current <br> Edition |  |  |
| PEDL9352-01 | Dec. 27,2002 | - | - | Preliminary edition 1 |

## NOTICE

1. The information contained herein can change without notice owing to product and/or technical improvements. Before using the product, please make sure that the information being referred to is up-to-date.
2. The outline of action and examples for application circuits described herein have been chosen as an explanation for the standard action and performance of the product. When planning to use the product, please ensure that the external conditions are reflected in the actual circuit, assembly, and program designs.
3. When designing your product, please use our product below the specified maximum ratings and within the specified operating ranges including, but not limited to, operating voltage, power dissipation, and operating temperature.
4. Oki assumes no responsibility or liability whatsoever for any failure or unusual or unexpected operation resulting from misuse, neglect, improper installation, repair, alteration or accident, improper handling, or unusual physical or electrical stress including, but not limited to, exposure to parameters beyond the specified maximum ratings or operation outside the specified operating range.
5. Neither indemnity against nor license of a third party's industrial and intellectual property right, etc. is granted by us in connection with the use of the product and/or the information and drawings contained herein. No responsibility is assumed by us for any infringement of a third party's right which may result from the use thereof.
6. The products listed in this document are intended for use in general electronics equipment for commercial applications (e.g., office automation, communication equipment, measurement equipment, consumer electronics, etc.). These products are not, unless specifically authorized by Oki, authorized for use in any system or application that requires special or enhanced quality and reliability characteristics nor in any system or application where the failure of such system or application may result in the loss or damage of property, or death or injury to humans.
Such applications include, but are not limited to, traffic and automotive equipment, safety devices, aerospace equipment, nuclear power control, medical equipment, and life-support systems.
7. Certain products in this document may need government approval before they can be exported to particular countries. The purchaser assumes the responsibility of determining the legality of export of these products and will take appropriate and necessary steps at their own expense for these.
8. No part of the contents contained herein may be reprinted or reproduced without our prior permission.

Copyright 2002 Oki Electric Industry Co., Ltd.


[^0]:    *1 Make $V_{D D A}$ and $V_{D D L}$ have the same potential.
    *2 Make $\mathrm{V}_{\text {SSA }}, \mathrm{V}_{\text {SLL }}, \mathrm{V}_{\text {SSS }}$, and $\mathrm{V}_{\text {SSC }}$ have the same potential.

