## IS28F400BV/BLV # 262,144 x 16/524,288 x 8 SmartVoltage BOOT BLOCK FLASH MEMORY ADVANCE INFORMATION OCTOBER 1997 - SmartVoltage Technology - 5V or 12V Program/Erase - 2.7V, 3.3V or 5V Read Operation - · High-Performance Read (Maximum Access Times) - 5V: 60/80/120 ns — 3V: 110/150/180 ns - 2.7V: 120 ns - Low Power Consumption - Max 60 mA Read Current at 5V - Max 30 mA Read Current at 3V/2.7V - x8/x16 Selectable Input/Output Bus - High-Performance 16- or 32-bit CPU's - · Optimized Array Block Architecture - One 16-KB Protected Top or Bottom Boot Block - Two 8-KB Parameter Blocks - One 96-KB Main Block - Three 128-KB Main Blocks - Hardware-Protection for Boot Block - Software EEPROM Emulation with Parameter Blocks - Industrial Temperature Operation - -40°C to +85°C - Automated Word/Byte Write and Block Erase - Industry-Standard Command User Interface - Status Registers - Erase Suspend Capability - SRAM-Compatible Write Interface - Automatic Power Savings Feature - 1 mA Typical Icc Active Current in Static Operation - Reset/Deep Power-Down Input - 0.2 μA Icc Typical - Provides Reset for Boot Operations - Hardware Data Protection Feature - Erase/Write Lockout during Power Transitions - Industry-Standard Surface Mount Packaging - 48-Lead TSOP - Footprint Upgradeable from 2-Mbit and to 8-Mbit Boot Block Flash Memories This document contains ADVANCE INFORMATION. ISSI reserves the right to make changes to its products at any time without notice in order to improve design and supply the best possible product. We assume no responsibility for any errors which may appear in this publication. © Copyright 1996, Integrated Silicon Solution, Inc. IS28F400BV/BLV ### **DESCRIPTION** This datasheet contains specifications for the products in the SmartVoltage 4-Mbit boot block flash memory. These are the BV/BLV suffix products which offer 2.7-3.6V, 3.0-3.6V, and 5V Vcc operation. Throughout this datasheet, the IS28F400 refers to all x8/x164-Mbit products. ### New Features in the SmartVoltage Products The SmartVoltage boot block flash memory offers identical operation with the BX/BL 12V program products, except for the differences listed below. All other functions are equivalent to current products, including signatures, write commands, and pinouts. - WP pin has replaced a DU (Don't Use) pin. Connect the WP pin to control signal or to Vcc or GND (in this case, a logic-level signal can be placed on DU pin). - 5V program/erase operation has been added. If switching VPP for write protection, switch to GND (not 5V) for complete write protection. To take advantage of 5V write-capability, allow for connecting 5V to VPP and disconnecting 12V from VPP line. - Enhanced circuits optimize low Vcc performance, allowing operation down to Vcc = 2.7V/3.3V. If you are using BX/BL 12V VPP boot block products today, you should account for the differences listed above and also allow for connecting 5V to VPP and disconnecting 12V from VPP line, if 5V writes are desired. #### **Main Features** ISSI's SmartVoltage technology is the most flexible voltage solution in the flash industry, providing two discrete voltage supply pins: Vcc for read operation, and VPP for program and erase operation. Discrete supply pins allow system designers to use the optimal voltage levels for their design. The IS28F400BV/BLV provides program/erase capability at 5V or 12V. The IS28F400BV/BLV allows reads with Vcc at 2.7V-3.6V, 3.3V $\pm$ 0.3V or 5V. Since many designs read from the flash memory a large percentage of the time, read operation using the 2.7V range can provide great power savings. If read performance is an issue, 5V Vcc provides faster read access times. For program and erase operations, 5V VPP operation eliminates the need for in system voltage converters, while 12V VPP operation provides faster program and erase for situations where 12V is available, such as manufacturing or designs where 12V is in-system. For design simplicity, $V_{CC}$ and $V_{PP}$ can be hooked up to the same $5V \pm 10\%$ source. The IS28F400BV/BLV boot block flash memory is a high-performance, 4-Mbit (524,288 bit) flash memory organized either as 256K x 16bits or 512K x 8 bits. Separately erasable blocks, including a hardware-lockable boot block (16,384 bytes), two parameter blocks (8,192 bytes each) and main blocks (one block of 98,304 bytes and three blocks of 131,072 bytes), define the boot block flash family architecture. Each block can be independently erased and programmed. The boot block is located at either the top (denoted by T suffix) or the bottom (B suffix) of the address map in order to accommodate different microprocessor protocols for boot code location. The hardware-lockable boot block provides complete code security for the kernel code required for system initialization. Locking and unlocking of the boot block is controlled by $\overline{\text{WP}}$ and/or $\overline{\text{RP}}$ . The Command User Interface (CUI) serves as the interface between the microprocessor or microcontroller and the internal operation of the boot block flash memory. The internal Write State Machine (WSM) automatically executes the algorithms and timings necessary for program and erase operations, including verifications, thereby unburdening the microprocessor or microcontroller of these tasks. The Status Register (SR) indicates the status of the WSM and whether it successfully completed the desired program or erase operation. Program and Erase Automation allows program and erase operations to be executed using an industry-standard two-write command sequence to the CUI. Data writes are performed in word or byte increments. Each byte in the flash memory can be programmed independently of other memory locations, unlike erases, which erase all locations within a block simultaneously. The 4-Mbit SmartVoltage boot block flash memory is also designed with an Automatic Power Savings (APS) feature which minimizes system battery current drain, allowing for very low power designs. To provide even greater power savings, the boot block family includes a deep power-down mode which minimizes power consumption by turning most of the flash memory's circuitry off. This mode is controlled by the $\overline{\text{RP}}$ pin and its usage is discussed along with other power consumption issues. Additionally, the $\overline{\mathsf{RP}}$ pin provides protection against unwanted command writes due to invalid system bus conditions that may occur during system reset and power-up/down sequences. For example, when the flash memory powers-up, it automatically defaults to the read array mode, but during a warm system reset, where power continues uninterrupted to the system components, the flash memory could remain in a non-read mode. Consequently, the system Reset signal should be tied to $\overline{\mathsf{RP}}$ to reset the memory to normal read mode upon activation of the Reset signal. The IS28F400 provides both byte-wide or word-wide input/output, which is controlled by the BYTE pin. ### SMARTVOLTAGE FLEXIBILITY | | | | Vcc | V | VPP | | | |---------------------|------------------|-----------|-----------------|----------|----------|----------|--| | <b>Product Name</b> | <b>Bus Width</b> | 2.7V-3.6V | $3.3V \pm 0.3V$ | 5V ± 10% | 5V ± 10% | 12V ± 5% | | | IS28F400BV/BLV | x8 or x16 | Х | Х | Х | Х | Х | | ### PIN CONFUGURATIONS: 44-Pin PSOP, JEDEC ROM/EPROM Compatible ### PIN CONFUGURATIONS: 48-Pin TSOP ### **PIN DESCRIPTIONS** | Symbol | Туре | Name and Function | |----------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A0-A17 | INPUT | ADDRESS INPUT: for memory addresses. Addresses are internally latched during a write cycle. | | A9 | INPUT | ADDRESS INPUT: When A9 is at VHH the signature mode is accessed. During this mode, A0 decodes between the manufacturer and device IDs. When BYTE is at a logic low, only the lower byte of the signatures are read. DQ15/A-1 is a don't care in the signature mode when BYTE is low. | | DQ0-DQ7 | INPUT/<br>OUTPUT | DATA INPUTS/OUTPUTS: Inputs array data on the second $\overline{\text{CE}}$ and $\overline{\text{WE}}$ cycle during a Program command. Inputs commands to the Command User Interface when $\overline{\text{CE}}$ and $\overline{\text{WE}}$ are active. Data is internally latched during the write cycle. Outputs array, Intelligent Identifier and Status Register data. The data pins float to tri-state when the chip is deselected or the outputs are disabled. | | DQ8-DQ15 | INPUT/<br>OUTPUT | DATA INPUTS/OUTPUTS: Inputs array data on the second $\overline{\text{CE}}$ and $\overline{\text{WE}}$ cycle during a Program command. Data is internally latched during the write cycle. Outputs array data. The data pins float to tri-state when the chip is deselected or the outputs are disabled as in the byte-wide mode ( $\overline{\text{BYTE}}$ = "0"). In the byte-wide mode DQ15/A-1 becomes the lowest order address for data output on DQ0-DQ7. | | CE | INPUT | CHIP ENABLE: Activates the device's control logic, input buffers, decoders and sense amplifiers. $\overline{CE}$ is active low. $\overline{CE}$ high de-selects the memory device and reduces power consumption to standby levels. If $\overline{CE}$ and $\overline{RP}$ are high, but not at a CMOS high level, the standby current will increase due to current flow through the $\overline{CE}$ and $\overline{RP}$ input stages. | | ŌĒ | INPUT | OUTPUT ENABLE: Enables the device's outputs through the data buffers during a read cycle. OE is active low. | | WE | INPUT | WRITE ENABLE: Controls writes to the Command Register and array blocks. WE is active low. Addresses and data are latched on the rising edge of the WE pulse. | | RP | INPUT | RESET/DEEP POWER-DOWN: Uses three voltage levels (VIL, VIH, and VHH) to control two different functions: reset/deep power-down mode and boot block unlocking. It is backwards-compatible with the BX/BL/BV products. | | | | When RP is at logic low, the device is in reset/deep power-down mode, which puts the outputs at High-Z, resets the Write State Machine, and draws minimum current. | | | | When $\overline{RP}$ is at logic high, the device is in standard operation. When $\overline{RP}$ transitions from logic-low to logic-high, the device defaults to the read array mode. | | | | When $\overline{RP}$ is at Vнн, the boot block is unlocked and can be programmed or erased. This overrides any control from the $\overline{WP}$ input. | (continued) ### PIN DESCRIPTIONS (continued) | Symbol | Type | Name and Function | |--------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | WP | INPUT | WRITE PROTECT: Provides a method for unlocking the boot block in a system without a 12V supply. | | | | When WP is at logic low, the boot block is locked, preventing program and erase operations to the boot block. If a program or erase operation is attempted on the boot block when WP is low, the corresponding status bit (bit 4 for program, bit 5 for erase) will be set in the Status Register to indicate the operation failed. | | | | When WP is at logic high, the boot block is unlocked and can be programmed or erased. | | | | NOTE: This feature is overridden and the boot block unlocked when $\overline{RP}$ is at VHH. This pin is not available on the 44-lead PSOP package. | | BYTE | INPUT | <b>BYTE ENABLE:</b> Controls whether the device operates in the byte-wide mode (x8) or the word-wide mode (x16). <b>BYTE</b> pin must be controlled at CMOS levels to meet the CMOS current specification in the standby mode. | | | | When BYTE is at logic low, the byte-wide mode is enabled, where data is read and programmed on DQ0-DQ7 and DQ15/A-1 becomes the lowest order address that decodes between the upper and lower byte. DQ8-DQ14 are tri-stated during the byte-wide mode. | | | | When BYTE is at logic high, the word-wide mode is enabled, where data is read and programmed on DQ0-DQ15. | | Vcc | | <b>DEVICE POWER SUPPLY:</b> 5.0V ± 10%, 3.3V ± 0.3V, 2.7V-3.6V | | VPP | | PROGRAM/ERASE POWER SUPPLY: For erasing memory array blocks or programming data in each block, a voltage either of 5V ± 10% or 12V ± 5% must be applied to this pin. When VPP < VPPLK all blocks are locked and protected against Program and Erase commands. | | GND | | GROUND: For all internal circuitry. | | NC | | NO CONNECT: Pin may be driven or left floating. | ### PRODUCT DESCRIPTION ### **Memory Blocking Organization** This product features an asymmetrically-blocked architecture providing system memory integration. Each erase block can be erased independently of the others. The block sizes have been chosen to optimize their functionality for common applications of nonvolatile storage. The combination of block sizes in the boot block architecture allow the integration of several memories into a single chip. For the address locations of the blocks, see the memory map. ### **BOOT BLOCK - 1 x 16-KB** The boot block is intended to replace a dedicated boot PROM in a microprocessor or microcontroller based system. The 16-Kbyte (16,384 bytes) boot block is located at either the top (denoted by T suffix) or the bottom (B suffix) of the address map to accommodate different microprocessor protocols for boot code location. This boot block features hardware controllable write-protection to protect the crucial microprocessor boot code from accidental modification. The protection of the boot block is controlled using a combination of the VPP, $\overline{\text{RP}}$ and $\overline{\text{WP}}$ pins. ### PARAMETER BLOCKS - 2 x 8-KB The boot block architecture includes parameter blocks to facilitate storage of frequently updated small parameters that would normally require an EEPROM. By using software techniques, the byte-rewrite functionality of EEPROMs can be emulated. Each boot block component contains two parameter blocks of 8 Kbytes (8,192 bytes) each. The parameter blocks are not write-protectable. #### MAIN BLOCKS - 1 x 96-KB + 3 x 128-KB After the allocation of address space to the boot and parameter blocks, the remainder is divided into main blocks for data or code storage. Each 4-Mbit device contains one 96-Kbyte (98,304 byte) block and three 128-Kbyte (131,072 byte) block. See the memory maps for each device for more information. ### Word-Wide x16-Mode Memory Maps | | IS28F400BV/BLVT | IS28F400BV/BLVB | | | |-------------------------|-------------------------|----------------------------|-------------------------|--| | BFFFFH BE000H | 16-Kbyte BOOT BLOCK | 3FFFFH 30000H | 128-Kbyte MAIN BLOCK | | | DFFFH<br>BD000H | 8-Kbyte PARAMETER BLOCK | 2FFFFH 20000H | 128-Kbyte MAIN BLOCK | | | CFFFH<br>C000H<br>BFFFH | 8-Kbyte PARAMETER BLOCK | 1FFFFH<br>10000H | 128-Kbyte MAIN BLOCK | | | OOOOH | 96-Kbyte MAIN BLOCK | OFFFFH | 96-Kbyte MAIN BLOCK | | | 0000Н | 128-Kbyte MAIN BLOCK | 04000H<br>03FFFH<br>03000H | 8-Kbyte PARAMETER BLOCK | | | FFFFH<br>DOOOH | 128-Kbyte MAIN BLOCK | 02FFFH<br>02000H | 8-Kbyte PARAMETER BLOCK | | | FFFH 0000H | 128-Kbyte MAIN BLOCK | 01FFFH<br>00000H | 16-Kbyte BOOT BLOCK | | **Note:** In x8 operation, the least significant system address should be connected to A–1. Memory maps are shown for x16 operation. ### **Byte-Wide x8-Mode Memory Maps** | | IS28F400BV/BLVT | IS28F400BV/BLVB | | | |--------------|-------------------------|-------------------|-------------------------|--| | FFFH C | 16-Kbyte BOOT BLOCK | 7FFFFH<br>60000H | 128-Kbyte MAIN BLOCK | | | FFH 000H | 8-Kbyte PARAMETER BLOCK | 5FFFFH<br>40000H | 128-Kbyte MAIN BLOCK | | | FFFH<br>000H | 8-Kbyte PARAMETER BLOCK | 3FFFFH | 128-Kbyte MAIN BLOCK | | | FFFH<br>000H | 96-Kbyte MAIN BLOCK | 20000H<br>1FFFFH | 96-Kbyte MAIN BLOCK | | | FFFH<br>DOOH | 128-Kbyte MAIN BLOCK | 08000H<br>07FFFH | 8-Kbyte PARAMETER BLOCK | | | FFFH 000H | 128-Kbyte MAIN BLOCK | 06000H<br>05FFFH | 8-Kbyte PARAMETER BLOCK | | | FFH | 128-Kbyte MAIN BLOCK | 04000H<br>03FFFH | 16-Kbyte BOOT BLOCK | | | юоон 🗀 | | → 00000H <b>└</b> | | | ### PRINCIPLES OF OPERATION Flash memory combines EPROM functionality with incircuit electrical write and erase. The boot block flash family utilizes a Command User Interface (CUI) and automated algorithms to simply write and erase operations. The CUI allows for 100% TTL-level control inputs, fixed power supplies during erasure and programming, and maximum EPROM compatibility. When VPP < VPPLK, the device will only successfully execute the following commands: Read Array, Read Status Register, Clear Status Register and intelligent identifier mode. The device provides standard EPROM read, standby and output disable operations. Manufacturer identification and device identification data can be accessed through the CUI or through the standard EPROM A9 high voltage access (VID) for PROM programming equipment. The same EPROM read, standby and output disable functions are available when 5V or 12V is applied to the VPP pin. In addition, 5V or 12V on VPP allows write and erase of the device. All functions associated with altering memory contents: Program and Erase, Intelligent Identifier Read, and Read Status are accessed via the CUI. The internal Write State Machine (WSM) completely automates program and erase, beginning operation signaled by the CUI and reporting status through the Status Register. The CUI handles the WE interface to the data and address latches, as well as system status requests during WSM operation. ### **Bus Operations** Flash memory reads, erases and writes in-system via the local CPU. All bus cycles to or from the flash memory conform to standard microprocessor bus cycles. These bus operations are summarized in Bus Operations. ## Read Operations READ ARRAY When $\overline{RP}$ transitions from $V_{IL}$ (reset) to $V_{IH}$ , the device will be in the read array mode and will respond to the read control inputs ( $\overline{CE}$ , address inputs, and $\overline{OE}$ ) without any commands being written to the CUI. When the device is in the read array mode, five control signals must be controlled to obtain data at the outputs. - WE must be logic high (V<sub>IH</sub>) - CE must be logic low (V⊥) - OE must be logic low (V<sub>I</sub>L) - RP must be logic high (V<sub>IH</sub>) - BYTE must be logic high or logic low In addition, the address of the desired location must be applied to the address pins. If the device is not in read array mode, as would be the case after a program or erase operation, the Read Mode command (FFH) must be written to the CUI before reads can take place. During system design, consideration should be taken to ensure address and control inputs meet required input slew rates of <10 ns. ### BUS OPERATIONS FOR WORD-WIDE MODE (BYTE = VIH) | Mode | RP | CE | ŌĒ | WE | Α9 | Α0 | VPP | DQ0-15 | |---------------------------------------------------|-----|-----|-----|-----|-----|-----|-----|-------------------------------------| | Read (1,2,3) | Vıн | VIL | VIL | ViH | Х | Х | Х | <b>D</b> оит | | Output Disable | Vıн | VIL | VIH | ViH | Х | Х | Х | High Z | | Standby | Vıн | VIH | Х | Х | Х | Х | Х | High Z | | Deep Power-Down <sup>(9)</sup> | VIL | Х | Х | Х | Х | Х | Х | High Z | | Intelligent<br>Identifier (Mfr) <sup>(4)</sup> | VIH | VIL | VIL | ViH | VID | VIL | Х | 00D5H | | Intelligent<br>Identifier Device <sup>(4,5)</sup> | ViH | VIL | VIL | ViH | VID | Vıн | Х | See Intelligent<br>Identifier Table | | Write <sup>(6,7,8)</sup> | ViH | VIL | Vін | VIL | Х | Х | Х | Din | ### BUS OPERATIONS FOR BYTE-WIDE MODE (BYTE = VIL) | Mode | RP | CE | ŌĒ | WE | <b>A</b> 9 | A0 | <b>A</b> –1 | <b>V</b> PP | DQ0-7 | DQ8-14 | |---------------------------------------------------|-----|-----|-----|-----|------------|-----|-------------|-------------|-------------------------------------|--------| | Read (1,2,3) | VIH | Vı∟ | Vı∟ | VIH | Х | Х | Χ | Χ | Douт | High Z | | Output Disable | VIH | VIL | ViH | VIH | Х | Х | Х | Х | High Z | High Z | | Standby | VIH | ViH | Х | Х | Х | Х | Х | Х | High Z | High Z | | Deep Power-Down <sup>(9)</sup> | VIL | Х | Х | Х | Х | Х | Х | Х | High Z | High Z | | Intelligent<br>Identifier (Mfr) <sup>(4)</sup> | VIH | VIL | VIL | VIH | VID | VIL | Х | Х | D5H | High Z | | Intelligent<br>Identifier Device <sup>(4,5)</sup> | VIH | VIL | VIL | VIH | VID | VIH | Х | Х | See Intelligent<br>Identifier Table | High Z | | Write <sup>(6,7,8)</sup> | VIH | VIL | ViH | VIL | Χ | Χ | Χ | Χ | Din | High Z | - 1. Refer to DC Characteristics. - 2. X can be VIL, VIH for control pins and addresses, VPPLK or VPPH for VPP. - 3. See DC Characteristics for VPPLK, VPPH1, VPPH2, VHH, Vio voltages. - 4. Manufacturer and device codes may also be accessed via a CUI write sequence, A1-A17 = X. - 5. See Intelligent Identifier Table for device IDs. - 6. Refer to Command Bus Definitions for valid D<sub>IN</sub> during a write operation. - Command writes for block erase or byte write are only executed when VPP = VPPH1 or VPPH2. To write or erase the boot block, hold RP at VHH or WP at VIH. - 9. $\overline{RP}$ must be at GND $\pm$ 0.2V to meet the maximum deep power-down current specified. #### INTELLIGENT IDENTIFIERS To read the manufacturer and device codes, the device must be in intelligent identifier read mode, which can be reached using two methods: by writing the intelligent identifier command (90H) or by taking the A9 pin to $V_{\rm ID}$ . Once in intelligent identifier read mode, A0 = 0 outputs the manufacturer's identification code and A0 = 1 outputs the device code. To return to read array mode, write a Read Array command (FFH). ### **Write Operations** ### COMMAND USER INTERFACE (CUI) The Command User Interface (CUI) is the interface between the microprocessor and the internal chip controller. Commands are written to the CUI using standard microprocessor write timings. The available commands are Read Array, Read Intelligent Identifier, Read Status Register, Clear Status Register, Erase and Program. The three read modes are read array, intelligent identifier read, and status register read. For Program or Erase com- mands, the CUI informs the Write State Machine (WSM) that a write or erase has been requested. During the execution of a Program command, the WSM will control the programming sequences and the CU will only respond to status reads. During an erase cycle, the CUI will respond to status reads and erase suspend. After the WSM has completed its task, it will set the WSM Status bit to a "1" (ready), which indicates that the CUI can respond to its full command set. Note that after the WSM has retuned control to the CUI, the CUI will stay in the current command state until it receives another command. ### **COMMAND FUNCTION DESCRIPTION** Device operations are selected by writing specific commands into the CUI. "Command Codes and Descriptions" and "Command Bus Definitions" define the available commands. ### **INTELLIGENT IDENTIFIER TABLE** | Product<br>28F400 | Mfr. ID | Dev | ice ID | |-------------------|---------|------------|---------------| | | | Т | В | | | | (Top Boot) | (Bottom Boot) | | Word Mode | 00D5H | 4482H | 4483H | | Byte Mode | D5H | 80H | 81H | ### COMMAND CODES AND DESCRIPTIONS | Code | <b>Device Mode</b> | Description | |------|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 00 | Invalid/Reserved | Unassigned commands that should not be used. Right reserved to redefine these codes for future functions. | | FF | Read Array/<br>Program or<br>Erase Abort | Places the device in read array mode, so that array data will be output on the data pins. This command can also be used to cancel erase and program sequences after their set-up commands have been issued. To cancel after issuing an Erase Setup command, issue this command, which will reset to read array mode. To cancel a program operation after issuing a Program Setup command, issue two Read Array commands in sequence to reset to read array mode. If a program or erase operation has already been initiated to the WSM this command can not cancel that operation in progress. | | 40 | Program Setup | Sets the CUI into a state such that the next write will load the Address and Data registers. After this command is executed, the outputs default to the Status Register. A two Read Array command sequence (FFH) is required to reset to Read Array after the Program Setup command. | | | | The second write after the Program Setup command will latch addresses and data, initiating the program algorithm. The device outputs Status Register data when $\overline{\text{OE}}$ is enabled. To read array data, issue a Read Array command. | | 10 | Alternate Prog Setup | (See 40H/Program Setup) | (continued) ### **COMMAND CODES AND DESCRIPTIONS** (continued) | Code | <b>Device Mode</b> | Description | |------|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 20 | Erase Setup | Prepares the CUI for the Erase Confirm command. If the next command is not an Erase Confirm command, then the CUI will set both the Program Status and Erase Status bits of the Status Register to a "1," place the device into the read Status Register state, and wait for another command. | | D0 | Erase Resume/<br>Erase Confirm | If the previous command was an Erase Setup command, then the CUI will latch address and data, and begin erasing the block indicated on the address pins. During erase, the device will respond only to the Read Status Register and Erase Suspend commands and will output Status Register data when $\overline{OE}$ is toggled low. Status Register data is updated by toggling either $\overline{OE}$ or $\overline{CE}$ low. | | В0 | Erase Suspend | Valid only while an erase operation is in progress and will be ignored in any other circumstance. Issuing this command will begin to suspend erase operation. The Status Register will indicate when the device reaches erase suspend mode. In this mode, the CUI will respond only to the Read Array, Read Status Register, and Erase Resume commands and the WSM will also set the WSM Status bit to a "1" (ready). The WSM will continue to idle in the SUSPEND state, regardless of the state of all input control pins except $\overline{\text{RP}}$ , which will immediately shut down the WSM and the remainder of the chip, if it is made active. During a suspend operation, the data and address latches will remain closed, but the address pads are able to drive the address into the read path. | | 70 | Read Status Register | Puts the device into the read Status Register mode, so that reading the device outputs Status Register data, regardless of the address presented to the device. The device automatically enters this mode after program or erase has completed. This is one of the two commands that is executable while the WSM is operating. | | 50 | Clear Status Register | The WSM can only set the Program Status and Erase Status bits in the Status Register to "1"; it cannot clear them to "0." The Status Register operates in this fashion for two reasons. The first is to give the host CPU the flexibility to read the status bits at any time. Second, when programming a string of bytes, a single Status Register query after programming the string may be more efficient, since it will return the accumulated error status of the entire string. | | 90 | Intelligent Identifier | Puts the device into the intelligent identifier read mode, so that reading the device will output the manufacturer and device codes. (A0 = 0 for manufacturer, A0 = 1 for device, all other address inputs are ignored). | ### **COMMAND BUS DEFINITIONS** | | Fir | st Bus Cycl | е | Second Bus Cycle | | | | |--------------------------------------------|-----------|-------------|------|------------------|---------|------|--| | Command | Operation | Address | Data | Operation | Address | Data | | | Read Array <sup>(8)</sup> | Write | Х | FFH | | | | | | Intelligent Identifier(1) | Write | Χ | 90H | Read | IA | ID | | | Read Status Register(2,4) | Write | Х | 70H | Read | Х | SRD | | | Clear Status Register(3) | Write | Х | 50H | | | | | | Word/Byte Write | Write | WA | 40H | Write | WA | WD | | | Alternate Word/Byte Write <sup>(6,7)</sup> | Write | WA | 10H | Write | WA | WD | | | Block Erase/Confirm(6,7) | Write | ВА | 20H | Write | ВА | D0H | | | Erase Suspend/Resume(5) | Write | Х | вон | Write | Х | D0H | | #### Notes: - 1. Bus operations are defined in "Bus Operations". - IA = Identifier Address: A0 = 0 for manufacturer code, A0 = 1 for device code. - 3. SRD = Data read from Status Register. - 4. ID = Intelligent Identifier Data. Following the Intelligent Identifier command, two read operations access manufacturer and device codes. - 5. BA = Address within the block being erased. - 6. WA = Address to be written. WD = Data to be written at location WD. - 7. Either 40H or 10H command is valid. - 8. See page 17. ### **ADDRESS** BA = Block Address IA = Identifier Address WA = Write Address X = Don't Care ### DATA SRD = Status Register Data ID = Identifier Data WD = Write Data ### **STATUS REGISTER BIT DEFINITION** | | Bits | Status Register | Notes | |------|---------|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | WSMS | 7 | SR.7 = WRITE STATE MACHINE<br>1 = Ready<br>0 = Busy | Check Write State Machine bit first to determine Word/Byte program or Block Erase completion, before checking Program or Erase Status bits. | | ESS | 6 | SR.6 = ERASE-SUSPEND 1 = Erase Suspended 0 = Erase In Progress/ Completed | When Erase Suspend is issued, WSM halts execution and sets both WSMS and ESS bits to ESS bit remains set to "1" until an Erase Resume command is issued. | | ES | 5 | SR.5 = ERASE STATUS (ES) 1 = Error In Block Erasure 0 = Successful Block Erase | When this bit is set to "1," WSM has applied the maximum number of erase pulses to the block and is still unable to verify successful block erasure. | | DWS | 4 | SR.4 = PROGRAM STATUS (DWS) 1 = Error in Byte/Word Program 0 = Successful Byte/Word Prograr | When this bit is set to "1," WSM has attempted but failed to program a byte or word. | | VPPS | 3 | SR.3 = VPP STATUS (VPPS) 1 = VPP Low Detect, Oper. Abort 0 = VPP OK | The VPP Status bit does not provide continuous indication of VPP level. The WSM interrogates VPP level only after the Byte Write or Erase command sequences have been entered, and informs the system if VPP has not been switched on. The VPP Status bit is not guaranteed to report accurate feedback between VPPLK and VPPH. | | R | 2, 1, 0 | SR.2-SR.0 = RESERVED FOR FUTURE ENHANCEMENTS (R) | These bits are reserved for future use and should be masked out when polling the Status Register. | ### STATUS REGISTER The device Status Register indicates when a program or erase operation is complete, and the success or failure of that operation. To read the Status Register write the Read Status (70H) command to the CUI. This causes all subsequent read operations to output data from the Status Register until another command is written to the CUI. To return to reading from the array, issue a Read Array (FFH) command. The Status Register bits are output on DQ0-DQ7, in both byte-wide (x8) or word-wide (x16) mode. In the word-wide mode the upper byte, DQ8-DQ15, outputs 00H during a Read Status command. In the byte-wide mode, DQ8-DQ14 are tri-stated and DQ15/A-1 retains the low order address function. **Important:** The contents of the Status Register are latched on the falling edge of $\overline{OE}$ or $\overline{CE}$ , whichever occurs last in the read cycle. This prevents possible bus errors which might occur if Status Register contents change while being read. $\overline{CE}$ or $\overline{OE}$ must be toggled with each subsequent status read, or the Status Register will not indicate completion of a program or erase operation. When the WSM is active, the SR.7 register will indicate the status of the WSM, and will also hold the bits indicating whether or not the WSM was successful in performing the desired operation. ### Clearing the Status Register The WSM sets status bits 3 through 7 to "1," and clears bits 6 and 7 to "0," but cannot clear status bits 3 through 5 to "0." Bits 3 through 5 can only be cleared by the controlling CPU through the use of the Clear Status Register (50H) command, because these bits indicate various error conditions. By allowing the system software to control the resetting of these bits, several operations may be performed (such as cumulatively programming several bytes or erasing multiple blocks in sequence) before reading the Status Register to determine if an error occurred during that series. Clear the Status Register before beginning another command or sequence. Note, again, that a Read Array command must be issued before data can be read from the memory or intelligent identifier. ### **PROGRAM MODE** Programming is executed using a two-write sequence. The Program Setup command is written to the CUI followed by a second write which specifies the address and data to be programmed. The WSM will execute a sequence of internally timed events to: - 1. Program the desired bits of the addressed memory byte. - 2. Verify that the desired bits are sufficiently programmed. Programming of the memory results in specific bits within a byte being changed to a "0." If the user attempts to program "1"s, there will be no change of the memory cell content and no error occurs. The Status Register indicates programming status: while the program sequence is executing, bit 7 of the Status Register is a "0." The Status Register can be polled by toggling either $\overline{\text{CE}}$ or $\overline{\text{OE}}$ . While programming, the only valid command is Read Status Register. When programming is complete, the Program Status bits should be checked. If the programming operation was unsuccessful, bit 4 of the Status Register is set to a "1" to indicate a Program Failure. If bit 3 is set to a "1," then VPP was not within acceptable limits, and the WSM did not execute the programming sequence. The Status Register should be cleared before attempting the next operation. Any CIU instruction can follow after programming is completed; however, reads from the Memory Array or Intelligent Identifier cannot be accomplished until the CIU is given the appropriate command. #### **ERASE MODE** To erase a block, write the Erase Setup and Erase Confirm commands to the CUI, along with the addresses identifying the block to be erased. These addresses are latched internally when the Erase Confirm command is issued. Block erasure results in all bits within the block being set to "1." Only one block can be erased at a time. The WSM will execute a sequence of internally timed events to: - 1. Program all bits within the block to "0." - 2. Verify that all bits within the block are sufficiently programmed to "0." - 3. Erase all bits within the block to "1." - Verify that all bits within the block are sufficiently erased. While the erase sequence is executing, bit 7 of the Status Register is a "0." When the Status Register indicates that erasure is complete, check the Erase Status bit to verify that the erase operation was successful. If the Erase operation was unsuccessful, bit 5 of the Status Register will be set to a "1," indicating an Erase Failure. If VPP was not within acceptable limits after the Erase Confirm command is issued, the WSM will not execute an erase sequence; instead, bit 5 of the Status Register is set to a "1" to indicate an Erase Failure, and bit 3 is set to a "1" to identify that VPP supply voltage was not within acceptable limits. Clear the Status Register before attempting the next operation. Any CUI instruction can follow after erasure is completed; however, reads from the Memory Array, Status Register, or Intelligent Identifier cannot be accomplished until the CUI is given the Read Array command. ### Suspending and Resuming Erase Since an erase operation requires on the order of seconds to complete, an Erase Suspend command is provided to allow erase-sequence interruption in order to read data from another block of the memory. Once the erase sequence is started, writing the Erase Suspend command to the CUI requests that the WSM pause the erase sequence at a predetermined point in the erase algorithm. The Status Register will indicate if/or when the erase operation has been suspended. At this point, a Read Array command can be written to the CUI in order to read data from blocks other than that which is being suspended. The only other valid command at this time is the Erase Resume command or Read Status Register command. During erase suspend mode, the chip can go into a pseudo-standby mode by taking $\overline{CE}$ to $V_{IH}$ , which reduces active current. To resume the erase operation, enable the chip by taking $\overline{CE}$ to $V_{IL}$ , then issuing the Erase Resume command, which continues the erase sequence to completion. As with the end of a standard erase operation, the Status Register must be read, cleared, and the next instruction issued in order to continue. ### **Boot Block Locking** The boot block family architecture features a hardware-lockable boot block so that the kernel code for the system can be kept secure while the parameter and main blocks are programmed and erased independently as necessary. Only the boot block can be locked independently from the other blocks. ### **VPP = VIL FOR COMPLETE PROTECTION** For complete write protection of all blocks in the flash device, the VPP programming Voltage can be held low. When VPP is below VPPLK, any program or erase operation will result in a error in the Status Register. ### WP = VIL FOR BOOT BLOCK LOCKING When $\overline{WP} = V_{IL}$ , the boot block is locked and any program or erase operation to the boot block will result in an error in the Status Register. All other blocks remain unlocked in this condition and can be programmed or erased normally. Note that this feature is overridden and the boot block unlocked when $\overline{RP} = V_{HH}$ . ## RP = VHH OR WP VIH FOR BOOT BLOCK UNLOCKING Two methods can be used to unlock the boot block: - 1. **₩P** = **V**IH - 2. $\overline{RP} = V_{HH}$ If both or either of these two conditions are met, the boot block will be unlocked and can be programmed or erased. ## WRITE PROTECTION TRUTH TABLE FOR SMARTVOLTAGE BOOT BLOCK FAMILY | <b>V</b> PP | RP | WP | Write Protection Provided | |-----------------|-----|-----|---------------------------| | VIL | Х | Х | All Blocks Locked | | ≥ <b>V</b> PPLK | VIL | Χ | All Blocks Locked (Reset) | | ≥ <b>V</b> PPLK | Vнн | Х | All Blocks Unlocked | | ≥ <b>V</b> PPLK | Vін | VIL | Boot Lock Locked | | ≥ <b>V</b> PPLK | Vін | Vін | All Blocks Unlocked | ### **AUTOMATED WORD/BYTE PROGRAMMING FLOWCHART** | Bus<br>Operation | Command | Comments | |------------------|------------------|---------------------------------------------------------| | Write | Setup<br>Program | Data = 40H<br>Address = Word/Byte to Program | | Write | Program | Data = Data to Program<br>Address = Location to Program | | Reed | | Status Register Data<br>Toggle CE or OE to update SRD. | | Standby | | Check SR.7<br>1 = WSM Ready<br>0 = WSM Busy | Repeat for subsequent Word/Byte Writes. SR Full Status Check can be done after each Word/Byte Write, or after a sequence of Word/Byte Writes. Write FFH after the last write operation to reset device to read array mode. ### **Full Status Check Procedure** | Bus<br>Operation | Command | Comments | |------------------|---------|-------------------------------------------| | Standby | | Check SR.3<br>1 = VPP Low Detect | | Standby | | Check SR.4<br>1 = Word/Byte Program Error | SR.3 MUST be cleared, if set during a program attempt, before further attempts are allowed by the Write State Machine. SR.4 is only cleared by the Clear Status Register Command, in cases where multiple bytes are programmed before full status is checked. If error is detected, clear the Status Register before attempting retry or other error recovery. ### **AUTOMATED BLOCK ERASE FLOWCHART** | Bus<br>Operation | Command | Comments | |------------------|------------------|----------------------------------------------------------------------| | Write | Erase<br>Setup | Data = 20H<br>Address = Within Block<br>to be Erased | | Write | Erase<br>Confirm | Data = D0H<br>Address = Within Block<br>to be Erased | | Read | | Status Register Data<br>Toggle CE or OE to Update<br>Status Register | | Standby | | Check SR.7<br>1 = WSM Ready<br>0 = WSM Busy | Repeat for subsequent block erasures. Full Status Check can be done after each block erase, or after a sequence of block erasures. Write FFH after the last operation to reset device to read array mode. ### **Full Status Check Procedure** | Bus<br>Operation | Command | Comments | |------------------|---------|----------------------------------------------| | Standby | | Check SR.3<br>1 = V <sub>PP</sub> Low Detect | | Standby | | Check SR.4,5 Both = 1 Command Sequence Error | | Standby | | Check SR.5<br>1 = Block Erase Error | SR.3 MUST be cleared, if set during an erase attempt, before further attempts are allowed by the Write State Machine. SR.5 is only cleared by the Clear Status Register Command, in cases where multiple blocks are erased before full status is checked. If error is detected, clear the Status Register before attempting retry or other error recovery. ### **ERASE SUSPEND/RESUME FLOWCHART** ### **Power Consumption** ### **ACTIVE POWER** With $\overline{CE}$ at a logic-low level and $\overline{RP}$ at a logic-high level, the device is placed in the active mode. Refer to the DC Characteristics table for loc current values. ### **AUTOMATIC POWER SAVINGS (APS)** Automatic Power Savings (APS) provides low-power operation during active mode. Power Reduction Control (PRC) circuitry allows the device to put itself into a low current state when not being accessed. After data is read from the memory array, PRC logic controls the device's power Consumption by entering the APS mode where typical loc current is less than 1 mA. The device stays in this static state with outputs valid until a new location is read. ### STANDBY POWER With $\overline{\text{CE}}$ at a logic-high level (ViH), and the CUI in read mode, the memory is placed in standby mode, which disables much of the device's circuitry and substantially reduces power consumption. Outputs are placed in a high-impedance state independent of the status of the $\overline{\text{OE}}$ signal. When $\overline{\text{CE}}$ is at logic-high level during erase or program operations, the device will continue to perform the operation and consume corresponding active power until the operation is completed. ### **DEEP POWER-DOWN MODE** The SmartVoltage boot block family supports a low typical lcc in deep power-down mode, which turns off all circuits to save power. This mode is activated by the $\overline{RP}$ pin when it is at a logic-low (GND $\pm$ 0.2V). Note: $\overline{BYTE}$ pin must be at CMOS levels to meet the lccp specification. During read modes, the $\overline{RP}$ pin going low deselects the memory and places the output drivers in a high-impedance state. Recovery from the deep power-down state, requires a minimum access time of tphqv (see AC Characteristics table). During erase or program modes, $\overline{RP}$ low will abort either erase or program operations, but the memory contents are no longer valid as the data has been corrupted by the $\overline{RP}$ function. As in the read mode above, all internal circuitry is turned off to achieve the power savings. $\overline{RP}$ transitions to $V_{IL}$ , or turning power off to the device will clear the Status Register. ### Power-Up/Down Operation The device is protected against accidental block erasure or programming during power transitions. Power supply sequencing is not required, since the device is indifferent as to which power supply, VPP or Vcc, powers up first. The CUI is reset to the read mode after power-up, but the system must drop $\overline{CE}$ low or present a new address to ensure valid data at the outputs. A system designer must guard against spurious writes when Vcc voltages are above VLKO and VPP is active. Since both $\overline{WE}$ and $\overline{CE}$ must be low for a command write, driving either signal to VIH will inhibit writes to the device. The CUI architecture provides additional protection since alteration of memory contents can only occur after successful completion of the two-step command sequences. The device is also disabled until $\overline{RP}$ is brought to VIH, regardless of the state of its control inputs. By holding the device in reset ( $\overline{RP}$ connected to system PowerGood) during power-up/down, invalid bus conditions during power-up can be masked, providing yet another level of memory protection. ### **RP CONNECTED TO SYSTEM RESET** The use of $\overline{RP}$ during system reset is important with automated write/erase devices because the system expects to read from the flash memory when it comes out of reset. If a CPU reset occurs without a flash memory reset, proper CPU initialization would not occur because the flash memory may be providing status information instead of array data. The Flash memories allow proper CPU initialization following a system reset by connecting the $\overline{RP}$ pin to the same $\overline{RESET}$ signal that resets the System CPU. ### Vcc, Vpp AND RP TRANSITIONS The CUI latches commands as issued by system software and is not altered by VPP or $\overline{\text{CE}}$ transitions or WSM actions. Its default state upon power-up, after exit from deep power-down mode, or after Vcc transitions above VLKO (Lockout voltage), is read array mode. After any word/byte write or block erase operation is complete and even after VPP transitions down to VPPLK, the CUI must be reset to read array mode via the Read Array command if accesses to the flash memory are desired. ### Power Supply Decoupling Flash memory's power switching characteristics require careful device decoupling methods. System designers should consider three supply current issues: - 1. Standby current levels (Iccs) - 2. Active current levels (Iccr) - 3. Transient peaks produced by falling and rising edges of CE. Transient current magnitudes depend on the device outputs' capacitive and inductive loading. Two-line control and proper decoupling capacitor selection will suppress these transient voltage peaks. Each flash device should have a 0.1μF ceramic capacitor connected between each Vcc and GND, and between its VPP and GND. These highfrequency, inherently low-inductance capacitors should be placed as close as possible to the package leads. ### **VPP TRACE ON PRINTED CIRCUIT BOARDS** Designing for in-system writes to the flash memory requires special consideration of the VPP power supply trace by the printed circuit board designer. The VPP pin supplies the flash memory cells current for programming and erasing. One should use similar trace widths and layout considerations given to the Vcc power supply trace. Adequate VPP supply traces, and decoupling capacitors placed adjacent to the component, will decrease spikes and overshoots. ### **ABSOLUTE MAXIMUM RATINGS\*** | Symbol | Parameter | Value | Unit | |--------|----------------------------------------------------|---------------------------|------| | Та | Commercial Operating Temperature | | | | | During Read | 0 to +70 | °C | | | During Block Erase and Word/Byte Write | 0 to +70 | °C | | | Temperature Bias | −10 to +80 | °C | | TA | Industrial Operating Temperature | | | | | During Read | −40 to +85 | °C | | | During Block Erase and Word/Byte Write | –40 to +85 | °C | | | Temperature Under Bias | -40 to +85 | °C | | Тѕтс | Storage Temperature | -65 to +125 | °C | | VTERM | Voltage on Any Pin<br>(except Vcc, Vpp, A9 and RP) | | | | | with Respect to GND | $-2.0$ to $+7.0^{(2)}$ | V | | VTERM | Voltage on Pin RP or Pin A9 | | | | | with Respect to GND | $-2.0$ to $+13.5^{(2,3)}$ | V | | VPP | Program Voltage with Respect to GND | | | | | during Block Erase and Word/Byte Write | $-2.0$ to $+14.0^{(2,3)}$ | V | | Vcc | Supply Voltage with Respect to GND | $-2.0$ to + $7.0^{(2)}$ | V | | | Output Short Circuit Current | 100(4) | mA | #### Notes: - 1. Operating temperature is for commercial product defined by this specification. - 2. Minimum DC voltage is -0.5V on input/output pins. During transitions, this level may undershoot to -2.0V for periods <20 ns. Maximum DC voltage on input/ output pins is Vcc + 0.5V which, during transitions, may overshoot to Vcc + 2.0V for periods <20 ns. - 3. Maximum DC voltage on VPP may overshoot to +14.0V for periods <20 ns. Maximum DC voltage on RP or A9 may overshoot to 13.5V for periods <20 ns. - 4. Output shorted for no more than one second. No more than one output shorted at a time. \*WARNING: Stressing the device beyond the Absolute Maximum Ratings may cause permanent damage. These are stress ratings only. Operation beyond the Operating Conditions is not recommended and extended exposure beyond the Operating Conditions may effect device reliability. ### **COMMERCIAL OPERATING CONDITIONS** | Symbol | Parameter | Min | Max | Unit | | |--------|----------------------------------------------|------|------|------|--| | Ta | Operating Temperature | 0 | +70 | °C | | | Vcc | Vcc Supply Voltage $(3.3V \pm 0.3V)$ | 3.0 | 3.6 | V | | | | Vcc Supply Voltage (5V ± 10%) <sup>(1)</sup> | 4.50 | 5.50 | V | | #### Notes: 1. 10% Vcc specifications apply to the 60, 80, and 120 ns product versions in their standard test configuration. ### **Applying Vcc Voltages** When applying Vcc voltage to the device, a delay may be required before initiating device operation, depending on the Vcc ramp rate. If Vcc ramps slower than 1V/100 $\mu$ s (0.01 V/ $\mu$ s) then no delay is required. If Vcc ramps faster than 1V/100 $\mu$ s (0.01 V/ $\mu$ s), then a delay of 2 $\mu$ s is required before initiating device opeation. $\overline{RP} = GND$ is recommended during power-up to protect against spurious write signals when Vcc is between VLKO and VCCMIN. | Vcc Ramp Rate | Required Timing | |---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ≤ 1V/100 μs | No delay required. | | > 1V/100 μs | A delay time of 2 $\mu s$ is required before any device operation is initiated, including read operations, command writes, program operations, and erase operations. This delay is measured beginning from the time Vcc reaches Vccmin (2.7V for 2.7V-3.6V operation, 3.0V for 3.3V $\pm$ 0.3V operation; and 4.5V for 5V operation). | #### **Notes** - 1. These requirements must be strictly followed to guarantee all other read and write specifications. - 2. To switch between 3.3V and 5V operation, the system should first transition Vcc from the existing voltage range to GND, and then to the new voltage. Any time the Vcc supply drops below Vccmin, the chip may be reset, aborting any operations pending or in progress. - 3. These guidelines must be followed for any Vcc transition from GND. ### DC CHARACTERISTICS, COMMERCIAL | | | | 3.3V | ± 0.3V | 5V : | <b>է 10</b> % | | |--------------|---------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------|------|---------------|------| | Symbol | Description | Test Conditions | Min | Max | Min | Max | Unit | | lı∟ | Input Load Current(1) | Vcc = Vcc Max.,<br>Vin = Vcc or GND | _ | ±1.0 | _ | ±1.0 | μΑ | | llo | Output Leakage Current <sup>(1)</sup> | Vcc = Vcc Max.,<br>Vin = Vcc or GND | _ | ±10 | _ | ±10 | μΑ | | lccs | Vcc Standby Current <sup>(1,3)</sup> | CMOS Levels: $Vcc = Vcc Max$<br>$\overline{CE} = \overline{RP} = \overline{WP} = Vcc \pm 0.2V$ | 60 | 110 | 50 | 130 | μΑ | | | - | TTL Levels: $Vcc = Vcc Max$<br>$\overline{CE} = \overline{RP} = \overline{WP} = V_{IH}$ | 0.4 | 1.5 | 0.8 | 2 | mA | | ICCD | Vcc Deep Power-Down<br>Current <sup>(1)</sup> | Vcc = Vcc Max VIN = Vcc or GND RP = GND ± 0.2V | 0.2 | 8 | 0.2 | 8 | μΑ | | ICCR | Vcc Read Current<br>for Word or Byte <sup>(1,5,6)</sup> | CMOS Inputs: $Vcc = Vcc$ Max<br>$\overline{CE} = GND$ , $\overline{OE} = Vcc$ ,<br>f = 10 MHz (5V), 5 MHz (3.3V)<br>$Iout = 0$ mA, Inputs = GND $\pm 0.2$<br>or $Vcc \pm 0.2$ V | 15<br>V | 30 | 50 | 60 | mA | | | | TTL Inputs: Vcc = Vcc Max \[ \overline{CE} = V_{IL}, \overline{OE} = V_{IH} \] f = 10 MHz (5V), 5 MHz (3.3V) lout = 0 mA, Inputs = Vil or ViH | 15 | 30 | 55 | 65 | mA | | Iccw | Vcc Write Current for Word or Byte <sup>(1,4)</sup> | VPP = VPPH1 (at 5V) Word Write in Progress | 13 | 30 | 30 | 50 | mA | | | - | VPP = VPPH2 (at 12V) Word Write in Progress | 10 | 25 | 30 | 45 | mA | | ICCE | Vcc Erase Current(1,4) | VPP = VPPH1 (at 5V)<br>Block Erase in Progress | 13 | 30 | 18 | 35 | mA | | | | V <sub>PP</sub> = V <sub>PPH2</sub> (at 12V)<br>Block Erase in Progress | 10 | 25 | 18 | 30 | mA | | Icces | Vcc Erase Suspend<br>Current <sup>(1,2)</sup> | CE = V⊪<br>Block Erase Suspend | 3 | 8 | 5 | 10 | mA | | IPPS | VPP Standby Current(1) | VPP < VPPH2 | ±0.5 | ±15 | ±0.5 | ±10 | μΑ | | IPPD | VPP Deep Power-Down<br>Current <sup>(1)</sup> | $\overline{RP} = GND \pm 0.2V$ | 0.2 | 5 | 0.2 | 5 | μΑ | | IPPR | VPP Read Current(1) | VPP ≥ VPPH2 | 50 | 200 | 30 | 200 | μΑ | | IPPW | VPP Word/Byte<br>Current <sup>(1,4)</sup> | VPP = VPPH1 (at 5V) Word Write in Progress | 13 | 30 | 13 | 25 | mA | | | - | V <sub>PP</sub> = V <sub>PPH2</sub> (at 12V)<br>Word Write in Progress | 8 | 25 | 8 | 20 | mA | | <b>I</b> PPE | VPP Erase Current <sup>(1,4)</sup> for Word | VPP = VPPH1 (at 5V)<br>Block Erase in Progress | 13 | 30 | 10 | 20 | mA | | | | V <sub>PP</sub> = V <sub>PPH2</sub> (at 12V)<br>Block Erase in Progress | 8 | 25 | 5 | 15 | mA | | IPPES | VPP Erase Suspend<br>Current <sup>(1)</sup> | VPP = VPPH Block Erase Suspend in Progress | 50 | 200 | 30 | 200 | μΑ | (continued) ### DC CHARACTERISTICS, COMMERCIAL (Continued) | | | | 3.3V : | $3.3V \pm 0.3V$ | | ± 10% | | |---------------|-------------------------------------------------------|----------------------------------------------|----------|-----------------|-----------|----------|------| | Symbol | Description | <b>Test Conditions</b> | Min | Max | Min | Max | Unit | | ĪRP | RP Boot Block Unlock<br>Current <sup>(1,4)</sup> | RP = VHH | _ | 500 | _ | 500 | μΑ | | liD | A9 Intelligent Identifier<br>Current <sup>(1,4)</sup> | A9 = VID | _ | 500 | _ | 500 | μΑ | | <b>V</b> ID | A9 Intelligent Identifier<br>Voltage | | 11.4 | 12.6 | 11.4 | 12.6 | V | | VIL | Input Low Voltage | | -0.5 | 0.8 | -0.5 | 8.0 | ٧ | | VIH | Input High Voltage | | 2.0 | Vcc+0.5 V | 2.0 | Vcc+0.5V | V | | Vol | Output Low Voltage | Vcc = Vcc Min.<br>loL = 5.8 mA | _ | 0.45 | _ | 0.45 | V | | <b>V</b> OH1 | Output High<br>Voltage (TTL) | Vcc = Vcc Min.<br>Iон = -2.5 mA | 2.4 | _ | 2.4 | _ | V | | <b>V</b> OH2 | A9 Auto Select<br>Voltage (CMOS) | Vcc = Vcc Min.<br>Iон = -2.5 mA | 0.85 x V | cc — | 0.85 x Vc | с — | V | | | | $V_{CC} = V_{CC} Min.$ $I_{OH} = -100 \mu A$ | Vcc-0.4 | v — | Vcc-0.4\ | / — | V | | <b>V</b> PPLK | VPP Lock-Out Voltage(3) | Total Write Protect | 0 | 1.5 | 0 | 1.5 | ٧ | | <b>V</b> PPH1 | VPP (Prog/Erase<br>Operations) | VPP at 5V | 4.5 | 5.5 | 4.5 | 5.5 | V | | <b>V</b> PPH2 | VPP (Prog/Erase<br>Operations) | VPP at 12V | 11.4 | 12.6 | 11.4 | 12.6 | V | | <b>V</b> LKO | Vcc Erase/Write Lock<br>Voltage <sup>(7)</sup> | | 2 | _ | 2 | _ | V | | Vнн | RP Unlock Voltage | Boot Block Unlock | 11.4 | 12.6 | 11.4 | 12.6 | ٧ | ### CAPACITANCE ( $T_A = 25^{\circ}C$ , f = 1 MHz) | Symbol | Parameter | Conditions | Тур | Max | Unit | |--------|-----------------------|---------------|-----|-----|------| | CIN | Input Capacitance(4) | $V_{IN} = 0V$ | 6 | 8 | pF | | Соит | Output Capacitance(4) | Vout = 0V | 10 | 12 | pF | ### Notes: - 1. All currents are in RMS unless otherwise noted. Typical values at Vcc = 5.0V, TA = +25°C. These currents are valid for all product versions (packages and speeds). - 2. Icces is specified with the device deselected. If the device is read while in erase suspend, current draw is sum of lcces and lcce. - 3. Block erases and word/byte writes are inhibited when VPP = VPPLK, and not guaranteed in the range between VPPH1 and VPPLK. - 4. Sampled, not 100% tested. - 5. Automatic Power Savings (APS) reduces loca to less than 1 mA typical, in static operation. - 6. CMOS Inputs are either Vcc ± 0.2V or GND ± 0.2V. TTL Inputs are either VL or VIH. - 7. For all BV/BLV parts, $V_{LKO} = 2.0V$ for both 3.3V and 5V operations. ### 3.3V INPUTS AND MEASUREMENT POINTS #### Note: AC test inputs are driven at 3.0V for a logic "1" and 0.0V for a logic "0." Input timing begins, and output timing ends, at 1.5V. Input rise and fall times (10% to 90%) <10 ns. ### **5V INPUTS AND MEASUREMENT POINTS** #### Note: AC test inputs are driven at VoH (2.4 VTTL) for a logic "1" and VoL (0.45 VTTL) for a logic "0." Input timing begins at VH (2.0 VTTL) and VIL (0.8 VTTL). Output timing ends at VH and VIL. Input rise and fall times (10% to 90%) <10 ns. ### **TEST CONFIGURATION** ## TEST CONFIGURATION COMPONENT VALUES | Test<br>Configuration | C∟ (pF) | R1 (Ω) | <b>R2</b> (Ω) | |-----------------------|---------|--------|---------------| | 3.3V Standard Test | 50 | 990 | 770 | | 5V Standard Test | 100 | 580 | 390 | | 5V High-Speed Test | 50 | 580 | 390 | Note: C∟ includes jig capacitance ### AC CHARACTERISTICS, READ ONLY OPERATIONS, COMMERCIAL(2,3) | | Produ | ıct | | | -6 | 60 | | | | |----------------|-----------------------------------------------------------------------------------|-----|--------|---------------------|-------------|--------|------|----------------------|------| | | V | /cc | 3.3V ± | 0.3V <sup>(5)</sup> | <b>5V</b> ± | 10%(6) | 5V : | ± 10% <sup>(7)</sup> | | | | Lo | ad | 50 | pF | 50 | 50 pF | | 100 pF | | | Symbol | Parameter | | Min | Max | Min | Max | Min | Max | Unit | | tavav | Read Cycle Time | | 110 | _ | 60 | _ | 70 | _ | ns | | tavqv | Address to Output Delay | | _ | 110 | _ | 60 | _ | 70 | ns | | telqv | CE to Output Delay <sup>(2)</sup> | | _ | 110 | _ | 60 | _ | 70 | ns | | <b>t</b> PHQV | RP to Output Delay | | _ | 8.0 | _ | 0.45 | _ | 0.45 | μs | | tglqv | OE to Output Delay(2) | | | 50 | _ | 25 | _ | 30 | ns | | telqx | CE to Output in Low Z(3) | | 0 | _ | 0 | _ | 0 | _ | ns | | <b>t</b> ehqz | CE to Output in High Z(3) | | _ | 25 | _ | 20 | _ | 20 | ns | | tglox | OE to Output in Low Z(3) | | 0 | _ | 0 | _ | 0 | _ | ns | | tgHQZ | OE to Output in High Z <sup>(3)</sup> | | _ | 25 | _ | 20 | _ | 20 | ns | | tон | Output Hold from Address, CE, or OE Change, Whichever Occurs First <sup>(3)</sup> | | 0 | _ | 0 | _ | 0 | _ | ns | | telfl<br>telfh | CE Low to BYTE High or Low(3) | | | 5 | _ | 5 | _ | 5 | ns | | tavfl | Address to BYTE High or Low(3) | | _ | 5 | | 5 | | 5 | ns | | tflqv<br>tfhqv | BYTE to Output Delay(3,4) | | | 110 | _ | 60 | _ | 70 | ns | | tflqz | BYTE Low to Output in High Z(3) | | | 45 | | 20 | | 25 | ns | ### Notes: - 1. See AC Input/Output Reference Waveform for timing measurements. - 2. $\overline{OE}$ may be delayed up to tce toe after the falling edge of $\overline{CE}$ without impact on tce. - 3. Sampled, but not 100% tested. - 4. tflov, BYTE switching low to valid output delay will be equal to tavov, measured from the time DQ15/A-1 becomes valid. - 5. See Test Configurations, 3.3V Standard Test component values. - 6. See Test Configurations, 5V High-Speed Test component values 7. See Test Configurations, 5V Standard Test component values. ### AC CHARACTERISTICS, READ ONLY OPERATIONS, COMMERCIAL<sup>(2,3)</sup> (continued) | | Produc | t | -80 | | | | -120 | | | | | |----------------|-----------------------------------------------------------------------------------------|--------|-----------------------|-------------|--------------------|--------|---------------------|--------|--------------------|------|--| | | Vcc | 3.3V : | ± 0.3V <sup>(5)</sup> | <b>5V</b> ± | 10% <sup>(7)</sup> | 3.3V ± | 0.3V <sup>(5)</sup> | 5V ± | 10% <sup>(7)</sup> | | | | | Load | I 50 | pF | 100 pF | | 50 | pF | 100 pF | | | | | Symbol | Parameter | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | | tavav | Read Cycle Time | 150 | _ | 80 | _ | 180 | _ | 120 | _ | ns | | | tavqv | Address to Output Delay | _ | 150 | _ | 80 | _ | 180 | _ | 120 | ns | | | telqv | CE to Output Delay(2) | _ | 150 | _ | 80 | _ | 180 | _ | 120 | ns | | | tphqv | RP to Output Delay | _ | 0.8 | _ | 0.45 | _ | 8.0 | _ | 0.45 | μs | | | tglqv | OE to Output Delay(3) | | 90 | _ | 40 | | 90 | _ | 40 | ns | | | <b>t</b> ELQX | CE to Output in Low Z(3) | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | | <b>t</b> EHQZ | $\overline{\text{CE}}$ to Output in High $Z^{(3)}$ | _ | 80 | _ | 30 | _ | 80 | _ | 30 | ns | | | tglqx | OE to Output in Low Z(3) | 0 | _ | 0 | _ | 0 | | 0 | _ | ns | | | tghqz | $\overline{OE}$ to Output in High $Z^{(3)}$ | _ | 60 | _ | 30 | _ | 60 | _ | 30 | ns | | | toн | Output Hold from Address,<br>CE, or OE Change,<br>Whichever Occurs First <sup>(3)</sup> | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | | telfl<br>telfh | CE Low to BYTE High or Low <sup>(3,5)</sup> | _ | 5 | | 5 | _ | 5 | _ | 5 | ns | | | tavfl | Address to BYTE High or Low(3) | _ | 5 | | 5 | _ | 5 | _ | 5 | ns | | | tflqv<br>tfhqv | BYTE to Output Delay(3,4) | _ | 150 | | 80 | _ | 180 | | 120 | ns | | | <b>t</b> FLQZ | BYTE Low to Output in High Z <sup>(3)</sup> | | 60 | | 30 | | 60 | _ | 30 | ns | | ### Notes: - 1. See AC Input/Output Reference Waveform for timing measurements. - 2. $\overline{OE}$ may be delayed up to toe toe after the falling edge of $\overline{CE}$ without impact on toe. - 3. Sampled, but not 100% tested. - 4. tFLQV, BYTE switching low to valid output delay will be equal to tavov, measured from the time DQ15/A-1 becomes valid. - 5. See Test Configurations, 3.3V Standard Test component values. - 6. See Test Configurations, 5V High-Speed Test component values - 7. See Test Configurations, 5V Standard Test component values. ### **AC WAVEFORMS FOR READ OPERATIONS** ### **BYTE TIMING DIAGRAM FOR READ OPERATIONS** ### AC CHARACTERISTICS: WE CONTROLLED WRITE OPERATIONS(1), COMMERCIAL | | Product | | | -6 | 60 | | | | |---------------|---------------------------------------------------------|--------|---------------------|---------------|---------|-------------|---------|------| | | Vcc | 3.3V ± | 0.3V <sup>(9)</sup> | <b>5V</b> ± 1 | 10%(10) | <b>5V</b> ± | 10%(10) | | | | Load | 50 | pF | 50 | pF | 10 | 00 pF | | | Symbol | Parameter | Min | Max | Min | Max | Min | Max | Unit | | tavav | Write Cycle Time | 110 | _ | 60 | _ | 70 | _ | ns | | tphwl | RP Setup to WE Going Low | 8.0 | _ | 0.45 | _ | 0.45 | _ | μs | | telwl | CE Setup to WE Going Low | 0 | _ | 0 | _ | 0 | _ | ns | | tрннwн | Boot Block Lock Setup to WE Going High <sup>(6,8)</sup> | 200 | _ | 100 | _ | 100 | _ | ns | | tvрwн | VPP Setup to WE Going High <sup>(5,8)</sup> | 200 | _ | 100 | _ | 100 | _ | ns | | tavwh | Address Setup to WE Going High <sup>(3)</sup> | 90 | _ | 50 | _ | 50 | _ | ns | | tоvwн | Data Setup to WE Going High(4) | 90 | _ | 50 | _ | 50 | _ | ns | | twLwH | WE Pulse Width | 90 | _ | 50 | _ | 50 | _ | ns | | twhox | Data Hold Time from WE High(4) | 0 | _ | 0 | _ | 0 | _ | ns | | twhax | Address Hold Time from WE High <sup>(3)</sup> | 0 | _ | 0 | _ | 0 | _ | ns | | twheh | CE Hold Time from WE High | 0 | _ | 0 | _ | 0 | _ | ns | | twнwL | WE Pulse Width High | 20 | _ | 10 | _ | 20 | _ | ns | | twhqv1 | Duration of Word/Byte Program(2,5) | 6 | _ | 6 | _ | 6 | _ | μs | | twhqv2 | Duration of Erase (Boot)(2,5,6) | 0.3 | _ | 0.3 | _ | 0.3 | _ | s | | twhqv3 | Duration of Erase (Parameter)(2,5) | 0.3 | _ | 0.3 | _ | 0.3 | _ | s | | twHQV4 | Duration of Erase (Main)(2,5) | 0.6 | _ | 0.6 | _ | 0.6 | _ | s | | tawl | VPP Hold from Valid SRD(5,8) | 0 | _ | 0 | _ | 0 | _ | ns | | <b>t</b> QVPH | RP VHH Hold from Valid SRD(6,8) | 0 | _ | 0 | _ | 0 | _ | ns | | <b>t</b> PHBR | Boot-Block Lock Delay(7,8) | _ | 200 | _ | 100 | _ | 100 | ns | #### Notes: - Read timing characteristics during write and erase operations are the same as during read-only operations. Refer to AC characteristics during read mode. - 2. The on-chip WSM completely automates program/erase operations; program/erase algorithms are now controlled internally which includes verify and margining operations. - 3. Refer to command definition table for valid AIN. - 4. Refer to command definition table for valid DIN. - 5. Program/erase durations are measured to valid SRD data (successful operation, SR.7 = 1). - 6. For boot block program/erase, $\overline{RP}$ should be held at V<sub>HH</sub> or $\overline{WP}$ should be held at V<sub>IH</sub> until operation completes successfully. - 7. Time tphbr is required for successful locking of the boot block. - 8. Sampled, but not 100% tested. - 9. See Test Configurations, 3.3V Standard Test component values. - 10. See Test Configurations, 5V High-Speed Test component values. - 11. See Test Configurations, 5V Standard Test component values. ### AC CHARACTERISTICS: WE CONTROLLED WRITE OPERATIONS(1), COMMERCIAL (Cont.) | | Prod | uct | -80 | | | | | -1 | 20 | | | |---------------|---------------------------------------------------------|-------|--------|---------------------|---------------|---------|------|-----------------------|--------|--------|------| | | | Vcc | 3.3V ± | 0.3V <sup>(9)</sup> | <b>5V</b> ± 1 | 10%(11) | 3.3V | ± 0.3V <sup>(9)</sup> | 5V ± 1 | 0%(11) | | | | Lo | oad | 50 | pF | 100 pF | | 50 | 50 pF | | 100 pF | | | Symbol | Parameter | | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | tavav | Write Cycle Time | | 150 | _ | 80 | _ | 180 | _ | 120 | | ns | | tphwl | RP Setup to WE Going Low | | 8.0 | _ | 0.45 | _ | 8.0 | _ | 0.45 | _ | μs | | telwl | CE Setup to WE Going Low | | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | tрннwн | Boot Block Lock Setup to WE Going High <sup>(6,8)</sup> | | 200 | | 100 | | 200 | | 100 | | ns | | tvpwh | VPP Setup to WE<br>Going High <sup>(5,8)</sup> | | 200 | _ | 100 | _ | 200 | _ | 100 | _ | ns | | tavwh | Address Setup to WE<br>Going High <sup>(3)</sup> | | 120 | _ | 50 | _ | 150 | _ | 50 | _ | ns | | tovwh | Data Setup to WE<br>Going High <sup>(4)</sup> | | 120 | _ | 50 | _ | 150 | _ | 50 | | ns | | twLwH | WE Pulse Width | | 120 | _ | 50 | | 150 | _ | 50 | _ | ns | | twndx | Data Hold Time from<br>WE High <sup>(4)</sup> | | 0 | _ | 0 | _ | 0 | _ | 0 | | ns | | twhax | Address Hold Time from WE High <sup>(3)</sup> | | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | twheh | CE Hold Time from WE High | | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | twhwL | WE Pulse Width High | | 30 | _ | 30 | _ | 30 | _ | 30 | _ | ns | | twhqv1 | Word/Byte Program Time(2,5) | | 6 | _ | 6 | _ | 6 | _ | 6 | | μs | | twHQV2 | Erase Duration (Boot)(2,5,6) | | 0.3 | _ | 0.3 | _ | 0.3 | _ | 0.3 | _ | S | | twHQV3 | Erase Duration (Parameter)(2, | ,5) | 0.3 | _ | 0.3 | | 0.3 | _ | 0.3 | | s | | twHQV4 | Erase Duration (Main)(2,5) | | 0.6 | _ | 0.6 | _ | 0.6 | _ | 0.6 | _ | s | | tawl | VPP Hold from Valid SRD(5,8) | | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | <b>t</b> qvph | RP VHH Hold from Valid SRD | (6,8) | 0 | _ | 0 | | 0 | _ | 0 | _ | ns | | tphbr | Boot-Block Lock Delay(7,8) | | | 200 | _ | 100 | _ | 200 | | 100 | ns | #### Notes: - 1. Read timing characteristics during write and erase operations are the same as during read-only operations. Refer to AC characteristics during read mode. - 2. The on-chip WSM completely automates program/erase operations; program/erase algorithms are now controlled internally which includes verify and margining operations. - 3. Refer to command definition table for valid AIN. - 4. Refer to command definition table for valid DIN. - 5. Program/erase durations are measured to valid SRD data (successful operation, SR.7 = 1). - 6. For boot block program/erase, RP should be held at V<sub>HH</sub> or WP should be held at V<sub>H</sub> until operation completes successfully. - 7. Time tphbr is required for successful locking of the boot block. - 8. Sampled, but not 100% tested. - 9. See Test Configurations, 3.3V Standard Test component values. - 10. See Test Configurations, 5V High-Speed Test component values. - 11. See Test Configurations, 5V Standard Test component values. ### AC WAVEFORMS FOR WRITE AND ERASE OPERATIONS (WE CONTROLLED WRITES) ### AC CHARACTERISTICS: $\overline{\text{CE}}$ CONTROLLED WRITE OPERATIONS<sup>(1,12)</sup>, COMMERCIAL | | Pro | duct | | | -6 | 60 | | | | |---------------|-----------------------------------------------------------------|------|--------|---------------------|-------------|---------|------|-------------------------------|------| | | | Vcc | 3.3V ± | 0.3V <sup>(9)</sup> | <b>5V</b> ± | 10%(10) | 5V ± | ± <b>10</b> % <sup>(11)</sup> | | | | l | _oad | 50 | pF | 50 | pF | 10 | 00 pF | | | Symbol | Parameter | | Min | Max | Min | Max | Min | Max | Unit | | tavav | Write Cycle Time | | 110 | _ | 60 | _ | 70 | | ns | | <b>t</b> PHEL | RP High Recovery to CE Going Low | | 8.0 | _ | 0.45 | _ | 0.45 | _ | μs | | twlel | WE Setup to CE Going Low | | 0 | _ | 0 | _ | 0 | | ns | | tрннен | Boot Block Lock Setup<br>to CE Going High <sup>(6,8)</sup> | | 200 | _ | 100 | _ | 100 | _ | ns | | tvpeh | VPP Setup to CE Going High(5,8 | 3) | 200 | _ | 100 | _ | 100 | | ns | | taveh | Address Setup to CE<br>Going High <sup>(3)</sup> | | 90 | | 50 | _ | 50 | _ | ns | | toveh | Data Setup to CE Going High | -) | 90 | _ | 50 | _ | 50 | | ns | | teleh | CE Pulse Width | | 90 | _ | 50 | _ | 50 | | ns | | tehdx | Data Hold Time from CE High | 4) | 0 | _ | 0 | _ | 0 | | ns | | tehax | Address Hold Time<br>from CE High <sup>(3)</sup> | | 0 | _ | 0 | _ | 0 | _ | ns | | tehwh | WE Hold Time from CE High | | 0 | _ | 0 | _ | 0 | _ | ns | | tehel | CE Pulse Width High | | 20 | _ | 10 | _ | 20 | | ns | | tehqv1 | Duration of Word/Byte<br>Programming Operation <sup>(2,5)</sup> | | 6 | _ | 6 | _ | 6 | _ | μs | | tehqv2 | Erase Duration (Boot)(2,5,6) | | 0.3 | _ | 0.3 | _ | 0.3 | _ | s | | tehqv3 | Erase Duration (Parameter)(2,5 | ) | 0.3 | _ | 0.3 | _ | 0.3 | _ | s | | tehqv4 | Erase Duration (Main)(2,5) | | 0.6 | _ | 0.6 | _ | 0.6 | _ | S | | tawl | VPP Hold from Valid SRD(5,8) | | 0 | _ | 0 | _ | 0 | _ | ns | | tqvph | RP VHH Hold from Valid SRD(6, | 8) | 0 | _ | 0 | _ | 0 | _ | ns | | <b>t</b> PHBR | Boot-Block Lock Delay(7,8) | | _ | 200 | _ | 100 | _ | 100 | ns | (continued) ### AC CHARACTERISTICS: CE CONTROLLED WRITE OPERATIONS(1,12), COMMERCIAL (Cont.) | | Pro | oduct | -80 | | | | | -1 | 20 | | | |--------------------|------------------------------------------------------------|---------------------|--------|---------------------|-------------|--------|--------|---------------------|-------------|--------|------| | | _ | Vcc | 3.3V ± | 0.3V <sup>(4)</sup> | <b>5V</b> ± | 10%(6) | 3.3V ± | 0.3V <sup>(4)</sup> | <b>5V</b> ± | 10%(6) | | | | _ | Load | 50 | pF | 100 | ) pF | 50 | 50 pF | | 100 pF | | | Symbol | Parameter | | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | tavav | Write Cycle Time | | 150 | _ | 80 | | 180 | _ | 120 | _ | ns | | <b>t</b> PHEL | RP High Recovery to CE Going Low | | 8.0 | _ | 0.45 | _ | 8.0 | _ | 0.45 | _ | μs | | twlel | WE Setup to CE<br>Going Low | | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | <b>t</b> PHHEH | Boot Block Lock Setup<br>to CE Going High <sup>(6,8)</sup> | | 200 | _ | 100 | _ | 200 | _ | 100 | _ | ns | | tvpeh | VPP Setup to CE Going(5,8) | | 200 | _ | 100 | _ | 200 | _ | 100 | _ | ns | | taveh | Address Setup to CE Going High <sup>(3)</sup> | | 120 | _ | 50 | _ | 150 | _ | 50 | | ns | | toveh | Data Setup to<br>CE Going High <sup>(4)</sup> | | 120 | _ | 50 | _ | 150 | _ | 50 | | ns | | teleh | CE Pulse Width | | 120 | _ | 50 | | 150 | _ | 50 | _ | ns | | <b>t</b> EHDX | Data Hold Time from CE High <sup>(4)</sup> | | 0 | _ | 0 | _ | 0 | _ | 0 | | ns | | <b>t</b> EHAX | Address Hold Time<br>from CE High <sup>(3)</sup> | | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | tehwh | WE Hold Time from CE Hig | jh | 0 | _ | 0 | | 0 | _ | 0 | _ | ns | | tehel | CE Pulse Width High | | 30 | _ | 30 | _ | 30 | _ | 30 | _ | ns | | tehqv <sub>1</sub> | Duration of Word/Byte<br>Programming Operation (2,5 | i) | 6 | _ | 6 | _ | 6 | _ | 6 | | μs | | tEHQV2 | Erase Duration (Boot)(2,5,6) | | 0.3 | _ | 0.3 | | 0.3 | _ | 0.3 | _ | S | | tehqv3 | Erase Duration (Parameter | ·) <sup>(2,5)</sup> | 0.3 | _ | 0.3 | | 0.3 | _ | 0.3 | _ | S | | tehqv4 | Erase Duration (Main)(2,5) | | 0.6 | _ | 0.6 | | 0.6 | _ | 0.6 | _ | S | | tawl | VPP Hold from Valid SRD(5,8 | 8) | 0 | _ | 0 | | 0 | _ | 0 | _ | ns | | tqvph | RP VHH Hold from<br>Valid SRD <sup>(6,8)</sup> | | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | <b>t</b> PHBR | Boot-Block Lock Delay <sup>(7,8)</sup> | | | 200 | _ | 100 | _ | 200 | | 100 | ns | #### Notes See WE Controlled Write Operations for notes 1 through 11. <sup>12.</sup> Chip Enable controlled writes: write operations are driven by the valid combination of $\overline{\text{CE}}$ and $\overline{\text{WE}}$ in systems where $\overline{\text{CE}}$ defines the write pulse-width (within a longer $\overline{\text{WE}}$ timing waveform), all setup, hold and inactive $\overline{\text{WE}}$ times should be measured relative to the $\overline{\text{CE}}$ waveform. ## ALTERNATE AC WAVEFORMS FOR WRITE AND ERASE OPERATIONS (CE CONTROLLED WRITES) ### ERASE AND PROGRAM TIMINGS, COMMERCIAL (TA = 0°C to +70°C) | | <b>V</b> PP | 5V ± 10% | | | | | 12V : | ± 5% | | | |---------------------------------|------------------|----------|--------|------|-----|------|--------|------|-------|------| | | Vcc | 3.3V : | ± 0.3V | 5V ± | 10% | 3.3V | ± 0.3V | 5V ± | ± 10% | | | Parameter | | Тур | Max | Тур | Max | Тур | Max | Тур | Max | Unit | | Boot/Parameter | Block Erase Time | 0.84 | 7 | 0.8 | 7 | 0.44 | 7 | 0.34 | 7 | s | | Main Block Eras | se Time | 2.4 | 14 | 1.9 | 14 | 1.3 | 14 | 1.1 | 14 | S | | Main Block Write<br>(Byte Mode) | e Time | 1.7 | _ | 1.8 | _ | 1.6 | _ | 1.2 | _ | S | | Main Block Write<br>(Word Mode) | e Time | 1.1 | _ | 0.9 | _ | 0.8 | _ | 0.6 | _ | S | | Byte Write Time | | 10 | _ | 10 | _ | 8 | _ | 8 | _ | μs | | Word Write Time | е | 13 | _ | 13 | _ | 8 | _ | 8 | _ | μs | #### Notes: - 1. All numbers are sampled, not 100% tested. - 2. Maximum erase times are specified under worst case conditions. The maximum erase times are tested at the same value independent of Vcc and Vpp. See Note 3 for typical conditions. - 3. Typical conditions are 25°C with Vcc and VPP at the center of the specified voltage range. Production programming using Vcc = 5.0V, VPP = 12.0V typically results in a 60% reduction in programming time. - 4. Contact your ISSI representative for information regarding maximum byte/word write specifications. ### INDUSTRIAL OPERATING CONDITIONS | Symbol | Parameter | Min | Max | Unit | | |--------|--------------------------------------------|-----|-----|------|--| | Та | Operating Temperature | -40 | +85 | °C | | | Vcc | Vcc Supply Voltage (2.7V) <sup>(1)</sup> | 2.7 | 3.6 | V | | | | Vcc Supply Voltage $(3.3V \pm 0.3V)^{(1)}$ | 3.0 | 3.6 | V | | | | Vcc Supply Voltage (5V ± 10%)(2) | 4.5 | 5.5 | V | | #### Notes: - 1. AC specifications are valid at both voltage ranges. See DC Characteristics for voltage range-specific specifications. - 2. 10% Vcc specifications apply to 80 and 120 ns versions in their standard test configuration. ### **Applying Vcc Voltages** When applying Vcc voltage to the device, a delay may be required before initiating device operation, depending on the Vcc ramp rate. If Vcc ramps slower than 1V/100 $\mu s$ (0.01 V/ $\mu s$ ) then no delay is required. If Vcc ramps faster than 1V/100 $\mu s$ (0.01V/ $\mu s$ ), then a delay of 2 $\mu s$ required before initiating device opeation. $\overline{RP}=GND$ is recommended during power-up to protect against spurious write signals when Vcc is between VLKO and VCCMIN. | Vcc Ramp Rate | Required Timing | |---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ≤ 1V/100 μs | No delay required. | | > 1V/100 μs | A delay time of 2 $\mu$ s is required before any device operation is initiated, including read operations, command writes, program operations, and erase operations. This delay is measured beginning from the time Vcc reaches Vccmin (2.7V for 2.7V-3.6V operation, 3.0V for 3.3V $\pm$ 0.3V operation; and 4.5V for 5V operation). | ### Notes: - 1. These requirements must be strictly followed to guarantee all other read and write specifications. - 2. To switch between 3.3V and 5V operation, the system should first transition Vcc from the existing voltage range to GND, and then to the new voltage. Any time the Vcc supply drops below Vccmin, the chip may be reset, aborting any operations pending or in progress. - 3. These guidelines must be followed for any Vcc transition from GND. ### DC CHARACTERISTICS, INDUSTRIAL TEMPERATURE | | | Vcc | | -3.6V<br>± 0.3V | 5V ± | : 10% | | |--------------|---------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------------|------|-------|------| | Symbol | Description | Test Conditions | Тур | Max | Тур | Max | Unit | | lı∟ | Input Load Current(1) | Vcc = Vcc Max.,<br>V <sub>IN</sub> = Vcc or GND | ±1.0 | ±1.0 | _ | ±1.0 | μΑ | | llo | Output Leakage Current <sup>(1)</sup> | Vcc = Vcc Max.,<br>Vin = Vcc or GND | ±10 | ±10 | _ | ±10 | μΑ | | lccs | Vcc Standby Current <sup>(1,3)</sup> | CMOS Levels: $Vcc = Vcc Max$<br>$\overline{CE} = \overline{RP} = \overline{WP} = Vcc \pm 0.2V$ | 60 | 110 | 70 | 150 | μΑ | | | - | TTL Levels: Vcc = Vcc Max $\overline{CE} = \overline{RP} = VIH$ | 0.4 | 1.5 | 8.0 | 2.5 | mA | | ICCD | Vcc Deep Power-Down<br>Current <sup>(1)</sup> | Vcc = Vcc Max VIN = Vcc or GND RP = GND ± 0.2V | 0.2 | 8 | 0.2 | 8 | μА | | ICCR | Vcc Read Current<br>for Word or Byte <sup>(1,5,6)</sup> | CMOS Inputs: Vcc = Vcc Max $\overline{CE}$ = V <sub>IL</sub> , f = 10 MHz (5V), 5 MHz (3.3V), lout = 0 mA, Inputs = GND $\pm$ 0.2V or Vcc $\pm$ 0 | 15<br>.2V | 30 | 50 | 65 | mA | | | | TTL Inputs: Vcc = Vcc Max CE = V <sub>IL</sub> , f = 10 MHz (5V), 5 MHz (3.3V), Iout = 0 mA Inputs = V <sub>IL</sub> or V <sub>IH</sub> | 15 | 30 | 55 | 70 | mA | | lccw | Vcc Write Current for Word or Byte <sup>(1,4)</sup> | VPP = VPPH1 (at 5V)<br>Word Write in Progress | 13 | 30 | 30 | 50 | mA | | | - | VPP = VPPH2 (at 12V) Word Write in Progress | 10 | 25 | 30 | 45 | mA | | ICCE | Vcc Erase Current <sup>(1,4)</sup> | VPP = VPPH1 (at 5V)<br>Erase in Progress | 13 | 30 | 22 | 45 | mA | | | | VPP = VPPH2 (at 12V)<br>Erase in Progress | 10 | 25 | 18 | 40 | mA | | Icces | Vcc Erase Suspend<br>Current <sup>(1,2)</sup> | CE = Vih, VPP = VPPH1 (at 5V) Block Erase Suspend | 3 | 8.0 | 5 | 12.0 | mA | | IPPS | VPP Standby Current(1) | VPP < VPPH2 | ±5 | ±15 | ±5 | ±15 | μΑ | | <b>I</b> PPD | VPP Deep Power-Down Current <sup>(1)</sup> | $\overline{RP} = GND \pm 0.2V$ | 0.2 | 10 | 0.2 | 10 | μΑ | | IPPR | VPP Read Current(1) | VPP ≥ VPPH2 | 50 | 200 | 50 | 200 | μΑ | | lppw | VPP Write Current <sup>(1,4)</sup> for Word/Byte | VPP = VPPH1 (at 5V) Word Write in Progress | 13 | 30 | 13 | 30 | mA | | | _ | VPP = VPPH2 (at 12V) Word Write in Progress | 8 | 25 | 8 | 25 | mA | | IPPE | VPP Erase Current <sup>(1,4)</sup> | VPP = VPPH1 (at 5V)<br>Block Erase in Progress | 13 | 30 | 15 | 25 | mA | | | _ | VPP = VPPH2 (at 12V)<br>Block Erase in Progress | 8 | 25 | 10 | 20 | mA | | IPPES | VPP Erase Suspend<br>Current <sup>(1)</sup> | V <sub>PP</sub> = V <sub>PPH</sub><br>Block Erase Suspend<br>in Progress | 50 | 200 | 50 | 200 | μΑ | ### DC CHARACTERISTICS, INDUSTRIAL TEMPERATURE (Continued) | | | | Vcc | | -3.6V<br>± 0.3V | 5V ± | 5V ± 10% | | |-------------------|-------------------------------------------------------|--------------------------------------------------------|-------|-----------|-----------------|------------|----------|------| | Symbol | Description | <b>Test Conditions</b> | | Тур | Max | Тур | Max | Unit | | ĪRP | RP Boot Block Unlock<br>Current <sup>(1,4)</sup> | RP = VHH<br>VPP = 12V | | _ | 500 | _ | 500 | μΑ | | lid | A9 Intelligent Identifier<br>Current <sup>(1,4)</sup> | A9 = VID | | _ | 500 | _ | 500 | μΑ | | VID | A9 Intelligent Identifier<br>Voltage | | | 11.4 | 12.6 | 11.4 | 12.6 | V | | VIL | Input Low Voltage | | | -0.5 | 8.0 | -0.5 | 8.0 | V | | VIH | Input High Voltage | | | 2 | Vcc+0.5V | 2 | Vcc+0.5V | V | | Vol | Output Low Voltage | Vcc = Vcc Min.<br>VPP = 12V<br>IoL = 5.8 mA (5V), 2 mA | (3.3V | _<br>) | 0.45 | _ | 0.45 | V | | Voн1 | Output High<br>Voltage (TTL) | Vcc = Vcc Min. $IoH = -2.5 mA$ | | 2.4 | _ | 2.4 | _ | V | | V <sub>OH2</sub> | Output High<br>Voltage | $V_{CC} = V_{CC} Min.$ $I_{OH} = -2.5 mA$ | 0 | .85 x Vcc | ; <u>—</u> | 0.85 x Vcc | · — | V | | | (CMOS) | $Vcc = Vcc Min.$ $IoH = -100 \mu A$ | ١ | /cc–0.4V | | Vcc-0.4V | <u>—</u> | V | | <b>V</b> PPLK | VPP Lock-Out Voltage <sup>(3)</sup> | Complete Write<br>Protection | | 0 | 1.5 | 0 | 1.5 | V | | V <sub>PPH1</sub> | VPP (During<br>Program/Erase Operations) | VPP at 5V | | 4.5 | 5.5 | 4.5 | 5.5 | V | | V <sub>PPH2</sub> | VPP (During<br>Program/Erase Operations) | VPP at 12V | | 11.4 | 12.6 | 11.4 | 12.6 | V | | VLKO | Vcc Erase/Write Lock<br>Voltage <sup>(7)</sup> | | | 2 | _ | 2 | _ | V | | Vнн | RP Unlock Voltage | V <sub>PP</sub> = 12V<br>Boot Block Write/Erase | | 11.4 | 12.6 | 11.4 | 12.6 | V | ### CAPACITANCE (TA = 25°C, f = 1 MHz)4) | Symbol | Parameter | Conditions | Тур | Max | Unit | | |--------|--------------------|---------------|-----|-----|------|--| | CIN | Input Capacitance | $V_{IN} = 0V$ | 6 | 8 | pF | | | Соит | Output Capacitance | Vout = 0V | 10 | 12 | pF | | #### Notes - 1. All currents are in RMS unless otherwise noted. Typical values at Vcc = 5.0V, TA = +25°C. These currents are valid for all product versions (packages and speeds). - 2. Iccss is specified with the device deselected. If the device is read while in erase suspend, current draw is the sum of Iccss and Iccs. - 3. Block erases and byte writes are inhibited when VPP = VPPLK, and not guaranteed in the range between VPPH1 and VPPLK. - 4. Sampled, not 100% tested. - 5. Automatic Power Savings (APS) reduces IccR to less than 1 mA typical, in static operation. - 6. CMOS Inputs are either Vcc ± 0.2V or GND ± 0.2V. TTL Inputs are either VL or VIH. - 7. For the IS28F400B, address pin A10 follows the Cout capacitance numbers. - 8. For all BV/BLV parts, $V_{LKO} = 2.0V$ for both 3.3V and 5V operations. ### 2.7V INPUT RANGE AND MEASUREMENT POINTS #### Note: AC test inputs are driven at 2.7 for a logic "1" and 0.0V for a logic "0" Input timing begins and output timing ends at 1.35V. Input rise and fall times (10% to 90%) <10 ns. ### 3.3V INPUT RANGE AND MEASUREMENT POINTS #### Note: AC test inputs are driven at 3.0V for a logic land 0.0V for a logic "0." Input timing begins, and output timing ends, at 1.5V. Input rise and fall times (10% to 90%) <10 ns. ### **5V INPUT RANGE AND MEASUREMENT POINTS** #### Note: AC test inputs are driven at VoH (24 VTTL) for a logic "1" and VoL (0.45 VTTL) for a logic "0." Input timing begins at VIH (2.0 VTTL) and VIL (0.8 VTTL). Output timing ends at VIH and VIL. Input rise and fall times (10% to 90%) <10 ns. ### **TEST CONFIGURATION** ### Note: See table for component values. ## TEST CONFIGURATION COMPONENT VALUES | Test<br>Configuration | C∟ (pF) | <b>R1</b> (Ω) | <b>R2 (</b> Ω) | |--------------------------------|---------|---------------|----------------| | 2.7V and 3.3V<br>Standard Test | 50 | 990 | 770 | | 5V Standard Test | 100 | 580 | 390 | **Note:** C<sub>L</sub> includes jig capacitance. ### AC CHARACTERISTICS READ ONLY OPERATIONS<sup>(1)</sup>, INDUSTRIAL TEMPERATURE | | F | Product | | -8 | <b>30</b> | | | -1 | 120 | | | |----------------|--------------------------------------------------------------------------------------|---------|--------|---------------------|-------------|--------|------|----------------------|------|--------|------| | | - | Vcc | 3.3V ± | 0.3V <sup>(5)</sup> | <b>5V</b> ± | 10%(6) | 2.7V | -3.6V <sup>(5)</sup> | 5V ± | 10%(6) | | | | - | Load | 50 | pF | 100 | ) pF | 50 | рF | 100 | ) pF | | | Symbol | Parameter | | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | tavav | Read Cycle Time | | 110 | | 80 | _ | 120 | _ | 80 | _ | ns | | tavqv | Address to Output Delay | | _ | 110 | _ | 80 | _ | 120 | _ | 80 | ns | | telqv | CE to Output Delay(2) | | | 110 | _ | 80 | _ | 120 | _ | 80 | ns | | tphqv | RP to Output Delay | | _ | 0.8 | _ | 0.45 | _ | 0.8 | _ | 0.45 | μS | | tglqv | OE to Output Delay(2) | | | 65 | _ | 40 | _ | 65 | _ | 40 | ns | | telqx | $\overline{\text{CE}}$ to Output in Low $Z^{(3)}$ | | 0 | | 0 | _ | 0 | _ | 0 | _ | ns | | <b>t</b> EHQZ | $\overline{\text{CE}}$ to Output in High $Z^{(3)}$ | | | 55 | _ | 30 | _ | 55 | _ | 30 | ns | | tglax | $\overline{\text{OE}}$ to Output in Low $Z^{(3)}$ | | 0 | | 0 | _ | 0 | _ | 0 | _ | ns | | <b>t</b> GHQZ | $\overline{OE}$ to Output in High $Z^{(3)}$ | | | 45 | _ | 30 | _ | 55 | _ | 30 | ns | | tон | Output Hold from Addres<br>CE, or OE Change,<br>Whichever Occurs First <sup>(3</sup> | | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | telfl<br>telfh | CE Low to BYTE High or Low <sup>(3)</sup> | | _ | 5 | _ | 5 | _ | 5 | _ | 5 | ns | | tavfl | Address to BYTE High or Low <sup>(3)</sup> | | _ | 5 | _ | 5 | | 5 | _ | 5 | ns | | tflqv<br>tfhqv | BYTE to Output Delay(3,4) | | _ | 110 | | 80 | _ | 120 | | 80 | ns | | tflaz | BYTE Low to Output in High Z <sup>(3)</sup> | | _ | 45 | _ | 30 | — | 45 | | 30 | ns | #### Notes - 1. See AC Input/Output Reference Waveform for timing measurements. - 2. $\overline{OE}$ may be delayed up to toe toe after the falling edge of $\overline{CE}$ without impact on toe. - 3. Sampled, but not 100% tested. - 4. tflov, BYTE switching low to valid output delay will be equal to tavov, measured from the time DQ15/A-1 becomes valid. - 5. See Test Configurations, 2.7V-3.6V and 3.3V ± 0.3V Standard Test component values. - 6. See Test Configurations, 5V Standard Test component values. # AC CHARACTERISTICS WE CONTROLLED WRITE OPERATIONS(1), INDUSTRIAL TEMPERATURE | | Pro | oduct | | -8 | 0 | | | | 120 | | | |---------------|------------------------------------------------------------|-----------------------|--------|-----------------------|-------------|---------|-------|----------------------|--------|---------|------| | | _ | Vcc | 3.3V ± | : 0.3V <sup>(9)</sup> | <b>5V</b> ± | 10%(10) | 2.7V- | ·3.6V <sup>(9)</sup> | 5V ± 1 | 10%(10) | | | | | Load | 50 | pF | 100 pF | | 50 | pF | 100 pF | | | | Symbol | Parameter | | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | tavav | Write Cycle Time | | 110 | _ | 80 | _ | 120 | _ | 80 | _ | ns | | tphwl | RP High Recovery to WE Going Low | | 8.0 | _ | 0.45 | _ | 8.0 | _ | 0.45 | _ | μs | | telwl | CE Setup to WE<br>Going Low | | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | tрннwн | Boot Block Lock Setup<br>to WE Going High <sup>(6,8)</sup> | | 200 | _ | 100 | _ | 200 | _ | 100 | _ | ns | | tvpwh | VPP Setup to WE<br>Going High <sup>(5,8)</sup> | | 200 | _ | 100 | _ | 200 | _ | 100 | _ | ns | | tavwh | Address Setup to to WE Going Low <sup>(3)</sup> | | 90 | _ | 60 | _ | 90 | _ | 60 | _ | ns | | tovwh | Data Setup to<br>to WE Going Low <sup>(4)</sup> | | 70 | _ | 60 | _ | 70 | _ | 60 | _ | ns | | twLwH | WE Pulse Width | | 90 | _ | 60 | _ | 90 | _ | 60 | _ | ns | | twndx | Data Hold Time<br>to WE Going Low <sup>(4)</sup> | | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | twhax | Address Hold Time<br>from WE High <sup>(3)</sup> | | 0 | _ | 0 | _ | 0 | | 0 | | ns | | twheh | CE Hold Time from WE Hig | jh | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | twhwl | WE Pulse Width High | | 20 | _ | 20 | _ | 20 | _ | 20 | _ | ns | | twhqv1 | Word/Byte Program Time(2 | ,5,8) | 6 | _ | 6 | _ | 6 | _ | 6 | _ | μs | | twhqv2 | Erase Duration (Boot)(2,5,6,8 | 3) | 0.3 | _ | 0.3 | _ | 0.3 | _ | 0.3 | _ | S | | twhqv3 | Erase Duration (Parameter | ·) <sup>(2,5,8)</sup> | 0.3 | _ | 0.3 | _ | 0.3 | _ | 0.3 | _ | S | | twhqv4 | Erase Duration (Main)(2,5,8) | | 0.6 | _ | 0.6 | _ | 0.6 | _ | 0.6 | _ | S | | tawl | VPP Hold from Valid SRD(5, | 8) | 0 | _ | 0 | | 0 | _ | 0 | | ns | | tqvph | RP Vнн Hold from Valid SF | RD <sup>(6,8)</sup> | 0 | _ | 0 | | 0 | _ | 0 | | ns | | <b>t</b> PHBR | Boot-Block Lock Delay <sup>(7,8)</sup> | | | 200 | _ | 100 | | 200 | | 100 | ns | #### Notes: - 1. Read timing characteristics during write and erase operations are the same as during read-only operations. Refer to AC characteristics during read mode. - 2. The on-chip WSM completely automates program/erase operations; program/erase algorithms are now controlled internally which includes verify and margining operations. - 3. Refer to command definition table for valid AIN. - 4. Refer to command definition table for valid DIN. - 5. Program/erase durations are measured to valid SRD data (successful operation, SR.7 = 1). - 6. For boot block program/erase, RP should be held at V<sub>HH</sub> or WP should be held at V<sub>H</sub> until operation completes successfully. - 7. Time tphbr is required for successful locking of the boot block. - 8. Sampled, but not 100% tested. - 9. See Test Configurations, 2.7V-3.6V and 3.3V ± 0.3V Standard Test component values. - 10. See Test Configurations, 5V Standard Test component values. ### ERASE AND PROGRAM TIMINGS (INDUSTRIAL $T_A = -40$ °C to +85 °C | | <b>V</b> PP | | 5V ± | : 10% | | | 12V : | ± 5% | | | |---------------------------------|------------------|----------------|-----------------|-------|-----|------|------------------|------|-------|------| | _ | Vcc | 2.7V<br>3.3V : | -3.6V<br>± 0.3V | 5V ± | 10% | | ′-3.6V<br>± 0.3V | 5V ± | ± 10% | | | Parameter | | Тур | Max | Тур | Max | Тур | Max | Тур | Max | Unit | | Boot/Parameter E | Block Erase Time | 0.84 | 7 | 8.0 | 7 | 0.44 | 7 | 0.34 | 7 | S | | Main Block Erase | e Time | 2.4 | 14 | 1.9 | 14 | 1.3 | 14 | 1.1 | 14 | S | | Main Block Write<br>(Byte Mode) | Time | 1.7 | _ | 1.4 | _ | 1.6 | _ | 1.2 | _ | s | | Main Block Write<br>(Word Mode) | Time | 1.1 | _ | 0.9 | _ | 0.8 | | 0.6 | | S | | Byte Write Time | | 10 | _ | 10 | _ | 8 | _ | 8 | _ | μs | | Word Write Time | | 13 | _ | 13 | _ | 8 | _ | 8 | _ | μs | #### Notes: - 1. All numbers are sampled, not 100% tested. - 2. Maximum erase times are specified under worst case conditions. The maximum erase times are tested at the same value independent of Vcc and Vpp. See Note 3 for typical conditions. - 3. Typical conditions are 25°C with Vcc and VPP at the center of the specified voltage range. Production programming using Vcc = 5.0V, VPP = 12.0V typically results in a 60% reduction in programming time. ### <u>AC CHARACTERISTICS</u> CE CONTROLLED WRITE OPERATIONS<sup>(1,11)</sup>, INDUSTRIAL TEMPERATURE | | Prod | luct | | -8 | 0 | | | -1 | 120 | | | |----------------|------------------------------------------------------------|-------|--------|-----------------------|--------|---------|-------|---------------------|--------|--------|------| | | | Vcc | 3.3V ± | : 0.3V <sup>(9)</sup> | 5V ± 1 | 10%(10) | 2.7V- | 3.6V <sup>(9)</sup> | 5V ± 1 | 0%(10) | | | | L | oad | 50 | pF | 100 | ) pF | 50 | pF | 100 | pF | | | Symbol | Parameter | | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | tavav | Write Cycle Time | | 110 | _ | 80 | _ | 120 | _ | 80 | _ | ns | | <b>t</b> PHEL | RP High Recovery<br>to CE Going Low | | 8.0 | _ | 0.45 | _ | 8.0 | _ | 0.45 | _ | μs | | twlel | WE Setup to CE Going Low | | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | <b>t</b> РННЕН | Boot Block Lock Setup<br>to CE Going High <sup>(6,8)</sup> | | 200 | _ | 100 | _ | 200 | _ | 100 | _ | ns | | <b>t</b> vpeh | VPP Setup to CE Going High | 5,8) | 200 | _ | 100 | _ | 200 | _ | 100 | _ | ns | | taveh | Address Setup to<br>CE Going High | | 90 | _ | 60 | | 90 | | 60 | | ns | | toven | Data Setup to<br>CE Going High <sup>(3)</sup> | | 70 | _ | 60 | _ | 70 | _ | 60 | | ns | | teleh | CE Pulse Width <sup>(4)</sup> | | 90 | _ | 60 | _ | 90 | _ | 60 | _ | ns | | tehdx | Data Hold Time from CE High | h | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | tehax | Address Hold Time<br>from CE High <sup>(4)</sup> | | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | tehwh | WE Hold Time from CE High | (3) | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | tehel | CE Pulse Width High | | 20 | _ | 20 | _ | 20 | _ | 20 | _ | ns | | tehqv1 | Word/Byte Program Time(2,5) | | 6 | _ | 6 | _ | 6 | _ | 6 | _ | μs | | tehqv2 | Erase Duration (Boot)(2,5,6) | | 0.3 | _ | 0.3 | _ | 0.3 | _ | 0.3 | _ | S | | tehqv3 | Erase Duration (Parameter)(2 | 2,5) | 0.3 | _ | 0.3 | _ | 0.3 | _ | 0.6 | _ | s | | tehqv4 | Erase Duration (Main)(2,5) | | 0.6 | _ | 0.6 | _ | 0.6 | _ | 0.6 | _ | s | | towl | Hold from Valid SRD <sup>(5,8)</sup> | | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | <b>t</b> QVPH | RP V <sub>HH</sub> Hold from Valid SRD | (6,8) | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | <b>t</b> PHBR | Boot-Block Lock Delay <sup>(7,8)</sup> | | | 200 | | 100 | _ | 200 | _ | 100 | ns | ### Notes: See WE Controlled Write Operations for notes 1 through 10. <sup>11.</sup> Chip Enable controlled writes: write operations are driven by the valid combination of $\overline{CE}$ and $\overline{WE}$ in systems where $\overline{CE}$ defines the write pulse-width (within a longer $\overline{WE}$ timing waveform), all setup, hold and inactive $\overline{WE}$ times should be measured relative to the $\overline{CE}$ waveform. ### ORDERING INFORMATION Commercial Range: 0°C to +70°C (Vcc = 3.3V or 5V, Vpp = 5V or 12V) | Speed (ns) | Order Part No. | Package | |------------|------------------|---------------------------------| | 60 | IS28F400BVB-60T | 48-pin TSOP, Bottom Boot Block, | | 60 | IS28F400BVT-60T | 48-pin TSOP, Top Boot Block, | | 80 | IS28F400BVB-80T | 48-pin TSOP, Bottom Boot Block, | | 80 | IS28F400BVT-80T | 48-pin TSOP, Top Boot Block, | | 120 | IS28F400BVB-120T | 48-pin TSOP, Bottom Boot Block, | | 120 | IS28F400BVT-120T | 48-pin TSOP, Top Boot Block, | ### ORDERING INFORMATION Industrial Range: -40°C to +85°C (Vcc = 3.3V or 5V, Vpp = 5V or 12V) | Speed (ns) | Order Part No. | Package | |----------------|----------------------|--------------------------------| | 80 | IS28F400BVB-80TI | 48-pin TSOP, Bottom Boot Block | | 80 | IS28F400BVT-80TI | 48-pin TSOP, Top Boot Block | | (Vcc = 2.7V or | 5V, VPP = 5V or 12V) | | | 120 | IS28F400BLVB-120TI | 48-pin TSOP, Bottom Boot Block | | 120 | IS28F400BLVT-120TI | 48-pin TSOP, Top Boot Block | ### Integrated Silicon Solution, Inc. 2231 Lawson Lane Santa Clara, CA 95054 Fax: (408) 588-0806 Toll Free: 1-800-379-4774 http://www.issiusa.com