# FDMW2512NZ # Monolithic Common Drain N-Channel 2.5V Specified PowerTrench® MOSFET ### **General Description** This dual N-Channel MOSFET has been designed using Fairchild Semiconductor's advanced Power Trench process to optimize the $R_{\text{DS}(\text{ON})} \ @ \ V_{\text{GS}} = 2.5 v$ on special MicroFET lead frame with all the drains on one side of the package. ### **Applications** · Li-Ion Battery Pack ### **Features** - 7.2 A, 20 V $R_{DS(ON)} = 26 \text{ m}\Omega$ @ $V_{GS} = 4.5 \text{ V}$ $R_{DS(ON)} = 34 \text{ m}\Omega$ @ $V_{GS} = 2.5 \text{ V}$ - ESD protection Diode(note 3) - Low Profile 0.8 mm maximum in the new package MicroFET 2 x 5 mm # Absolute Maximum Ratings T<sub>A</sub>=25°C unless otherwise noted | Symbol | Parameter | | Ratings | Units | |-----------------------------------|--------------------------------------------------|-----------|-------------|-------| | V <sub>DSS</sub> | Drain-Source Voltage | | 20 | V | | V <sub>GSS</sub> | Gate-Source Voltage | | ±12 | V | | I <sub>D</sub> | Drain Current - Continuous | (Note 1a) | 7.2 | А | | | <ul><li>Pulsed</li></ul> | | 28 | | | P <sub>D</sub> | Power Dissipation (Steady State) | (Note 1a) | 2.2 | W | | | | (Note 1b) | 0.8 | | | T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Range | | -55 to +150 | °C | ## **Thermal Characteristics** | $R_{\theta JA}$ | Thermal Resistance, Junction-to-Ambient | (Note 1a) | 55 | °C/W | |-----------------|-----------------------------------------|-----------|-----|------| | $R_{\theta JA}$ | Thermal Resistance, Junction-to-Ambient | (Note 1b) | 145 | | Package Marking and Ordering Information | <u> </u> | 9 | 9 | | | |----------------|------------|-----------|------------|------------| | Device Marking | Device | Reel Size | Tape width | Quantity | | 2512Z | FDMW2512NZ | 13" | 12mm | 3000 units | | Symbol | Parameter | Test Conditions | Min | Тур | Max | Units | |---------------------------------------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-----|----------------------------|----------------------------|-------| | Off Char | acteristics | | | | | | | BV <sub>DSS</sub> | Drain–Source Breakdown<br>Voltage | $V_{GS} = 0 \text{ V}, \qquad I_{D} = 250 \mu\text{A}$ | 20 | | | V | | <u>ΔBV<sub>DSS</sub></u><br>ΔΤ <sub>J</sub> | Breakdown Voltage Temperature Coefficient | $I_D$ = 250 $\mu$ A, Referenced to 25°C | | 12 | | mV/°C | | I <sub>DSS</sub> | Zero Gate Voltage Drain Current | $V_{DS} = 16 \text{ V}, \qquad V_{GS} = 0 \text{ V}$ | | | 1 | μА | | I <sub>GSS</sub> | Gate-Body Leakage, | $V_{GS} = \pm 12 \text{ V}, V_{DS} = 0 \text{ V}$ | | | ±10 | μΑ | | On Chara | acteristics (Note 2) | | | | | | | V <sub>GS(th)</sub> | Gate Threshold Voltage | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$ | 0.5 | 8.0 | 1.5 | V | | $\frac{\Delta V_{GS(th)}}{\Delta T_J}$ | Gate Threshold Voltage<br>Temperature Coefficient | $I_D$ = 250 $\mu$ A, Referenced to 25 $$ C | | -3 | | mV/°C | | R <sub>DS(on)</sub> | Static Drain–Source<br>On–Resistance | $\begin{array}{llllllllllllllllllllllllllllllllllll$ | | 19<br>20<br>22<br>23<br>25 | 26<br>28<br>32<br>34<br>39 | mΩ | | <b>g</b> FS | Forward Transconductance | $V_{DS} = 5 \text{ V}, \qquad I_{D} = 7.2 \text{ A}$ | | 30 | | S | | | Characteristics | | | | | | | C <sub>iss</sub> | Input Capacitance | $V_{DS} = 15 \text{ V}, \qquad V_{GS} = 0 \text{ V},$ | | 740 | | pF | | C <sub>oss</sub> | Output Capacitance | f = 1.0 MHz | | 165 | | pF | | C <sub>rss</sub> | Reverse Transfer Capacitance | | | 127 | | pF | | R <sub>G</sub> | Gate Resistance | f = 1.0 MHz | | 1.4 | | Ω | | Switchin | g Characteristics (Note 2) | | | | | | | t <sub>d(on)</sub> | Turn-On Delay Time | $V_{DD} = 10 \text{ V}, \qquad I_{D} = 1 \text{ A}, \\ V_{GS} = 4.5 \text{ V}, \qquad R_{GEN} = 6 \Omega$ | | 8 | 16 | ns | | t <sub>r</sub> | Turn-On Rise Time | | | 10 | 20 | ns | | t <sub>d(off)</sub> | Turn-Off Delay Time | | | 16 | 29 | ns | | t <sub>f</sub> | Turn-Off Fall Time | | | 13 | 23 | ns | | Q <sub>g</sub> | Total Gate Charge | $V_{DS} = 10 \text{ V}, \qquad I_{D} = 7.2 \text{ A},$ | | 9 | 13 | nC | | $Q_{gs}$ | Gate-Source Charge | $V_{GS} = 4.5 \text{ V}$ | | 1 | | nC | | $Q_{gd}$ | Gate-Drain Charge | | | 3 | | nC | | Drain-Sou | urce Diode Characteristics | | | | | | | V <sub>SD</sub> | Drain–Source Diode Forward<br>Voltage | $V_{GS} = 0 \text{ V}, I_S = 1.8 \text{ A}$ (Note 2) | | 0.7 | 1.2 | V | | t <sub>rr</sub> | Diode Reverse Recovery Time | I <sub>F</sub> = 7.2 A, | | 15 | | nS | | Q <sub>rr</sub> | Diode Reverse Recovery Charge | $dI_F/dt = 100 A/\mu s$ | | 4 | | nC | #### Notes: 1. R<sub>0JA</sub> is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins. R<sub>0JC</sub> is guaranteed by design while R<sub>0CA</sub> is determined by the user's board design. a) 55°C/W when mounted on a 1in² pad of 2 oz copper - b) 145°C/W when mounted on a minimum pad of 2 oz copper Scale 1 : 1 on letter size paper - 2. Pulse Test: Pulse Width < $300\mu s$ , Duty Cycle < 2.0% - The diode connected between the gate and source serves only as protection againts ESD. No gate overvoltage rating is implied. # **Typical Characteristics** Figure 1. On-Region Characteristics. Figure 3. On-Resistance Variation with Temperature. Figure 5. Transfer Characteristics. Figure 2. On-Resistance Variation with Drain Current and Gate Voltage. Figure 4. On-Resistance Variation with Gate-to-Source Voltage. Figure 6. Body Diode Forward Voltage Variation with Source Current and Temperature. # **Typical Characteristics** Figure 7. Gate Charge Characteristics. Figure 9. Maximum Safe Operating Area. Figure 10. Single Pulse Maximum Power Dissipation. Figure 11. Transient Thermal Response Curve. Thermal characterization performed using the conditions described in Note 1b. Transient thermal response will change depending on the circuit board design. # Dimensional Outline and Pad Layout RECOMMENDED LAND PATTERN ### NOTES: - A. NON-STANDARD JEDEC REGISTERED MOLDED PACKAGE OUTLINE. - B. DIMENSIONS ARE IN MILLIMETERS. - C. DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 1994 # MLP06XrevA ### **TRADEMARKS** The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks. $ACEx^{TM}$ PowerSaver™ **FAST®** ISOPLANAR™ SuperSOT™-6 ActiveArray™ $\mathsf{PowerTrench}^{\circledR}$ SuperSOT™-8 $FASTr^{\intercal_{M}}$ LittleFET™ Bottomless™ FPS™ QFET<sup>®</sup> SyncFET™ MICROCOUPLER™ Build it Now™ $MicroFET^{TM}$ QSTM TinyLogic<sup>®</sup> FRFET™ TINYOPTO™ CoolFET™ MicroPak™ QT Optoelectronics™ GlobalOptoisolator™ TruTranslation™ $CROSSVOLT^{TM}$ MICROWIRE™ Quiet Series™ $\mathsf{GTO}^\mathsf{TM}$ UHC™ RapidConfigure™ $\mathsf{DOME}^\mathsf{TM}$ MSX™ HiSeC™ UltraFET<sup>®</sup> $\mathsf{EcoSPARK}^{\mathsf{TM}}$ RapidConnect™ $MSXPro^{TM}$ $I^2C^{TM}$ E<sup>2</sup>CMOS<sup>TM</sup> $OCX^{TM}$ uSerDes™ UniFET™ i-Lo™ ScalarPump™ $VCX^{TM}$ EnSigna™ $OCXPro^{TM}$ ImpliedDisconnect™ $\mathsf{OPTOLOGIC}^{\circledR}$ SILENT SWITCHER® FACT™ Wire™ IntelliMAX™ OPTOPLANAR™ SMART START™ FACT Quiet Series™ PACMAN™ SPM™ Across the board. Around the world.™ $POP^{TM}$ Stealth™ The Power Franchise® Power247™ SuperFET™ Programmable Active Droop™ SuperSOT™-3 PowerEdge™ ### DISCLAIMER FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS. NOR THE RIGHTS OF OTHERS. ### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the - 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. ### PRODUCT STATUS DEFINITIONS #### **Definition of Terms** | Datasheet Identification | Product Status | Definition | |--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Advance Information | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | Preliminary | First Production | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. | | No Identification Needed | Full Production | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. | | Obsolete | Not In Production | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only. |