#### **GENERAL DESCRIPTION** EM73201 is an advanced single chip CMOS 4-bit micro-controller. It contains 2K-byte ROM, 52-nibble RAM, 4-bit ALU, 13-level subroutine nesting, 22-stage time base, one 12-bit timer/counter for the kernel function. EM73201 also contains 5 interrupt sources, 4 I/O ports (including 1 input port, 1 output port for LED driving, 2 bidirection I/O ports) built-in watch-dog-time counter and one high frequency clock output for modulating infrared signal. Except low-power consumption and high speed, EM73201 also have a sleep and hold mode operation for the power saving function. EM73201 is suitable for application in family appliance, consumer products and toy controller. #### **FEATURES** • Operation voltage : 2.4V to 6.0V (clock frequency: 32 KHz to 5 MHz) • Clock source : Single clock system for RC, Crystal and external clock source, available by mask option. Instruction set Instruction cycle time Up to 2µs for 4.19MHz. ROM capacity : 2048 x 8 bits. RAM capacity : 52 x 4 bits. Input port : 1 port (P0). Output port : 1 port (P1). Bidirection I/O port : 2 ports (P7,P8). • 12-bit timer/counter : One 12-bit timer/counter is programmable for timer, even counter and pulse width measurement mode. Built-in time base counter: 22 stages. Subroutine nesting: Up to 13 levels. • Interrupt : External interrupt . . . . . 2 input interrupt sources. Internal interrupt . . . . . 1 timer overflow interrupt, 1 time base interrupt. • The built-in watch-dog-timer counter is available by mask option. • Low voltage reset is available by mask option. • High frequency clockout: Programmable high frequency clock output for modulating infrared signal. • Power saving function : Sleep mode and Hold mode. • Package type : EM73201H Chip form 22 pins. EM73201AP DIP 18 pins. EM73201BK SKINNY 22 pins. EM73201CP DIP 16 pins. #### **APPLICATIONS** EM73201 is suitable for application in family appliance, consumer products and the toy controller. #### **PIN CONFIGURATIONS** ### FUNCTIONAL BLOCK DIAGRAM ### PIN DESCRIPTIONS # Preliminary | Symbol | Pin- Type | Function | |---------------------------|-----------------|------------------------------------------------------------------------| | Vdd | | Power supply (+) | | Vss | | Power supply (-) | | RESET | RESET-A | System reset input signal, low active | | | | mask option: none | | | | pull-up | | XIN/CLK | OSC-A/OSC-C | Crystal/RC or external clock source connecting pin | | XOUT/NC | OSC-A | Crystal connecting pin or NC for RC osc. type | | P(03)/WAKEUP03 | INPUT-C | 4-bit input port with Sleep/Hold releaseing function mask option: none | | | | mask option: none pull-up | | | | pull-down | | P1.0/CLKOUT | OUTPUT-B | 1-bit high current output pin for LED driving or clock output for | | 1 1.0/CEROCT | COTTOLD | infrared signal | | | | mask option: open-drain, normal sink | | | | open-drain, high sink | | | | normal source, normal sink | | | | normal source, high sink | | P1(13) | OUTPUT-A | 3-bit high current output pin for LED driving | | | | mask option: open-drain, normal sink | | | | open-drain, high sink | | | | normal source, normal sink | | | | normal source, high sink | | P7(03) | I/O-U | 4-bit bidirection I/O port | | | | mask option: open-drain, normal sink | | | | low source, normal sink<br>normal source, normal sink | | | | normal source, high sink | | | | high source, high sink | | P8.0/INT1,P8.2/INT0 | I/O-W | 2-bit bidirection I/O pins with external interrupt sources input | | 1 0,0/11 (11,1 0,2/11 (10 | 1,0 ,, | mask option: open-drain, normal sink | | | | low source, normal sink | | | | normal source, normal sink | | | | normal source, high sink | | | | high source, high sink | | P8.3/TRGA | I/O-V | 1-bit bidirection I/O pin with timer/counter A external input | | | | mask option: open-drain, normal sink | | | | low source, normal sink | | | | normal source, normal sink | | | | normal source, high sink | | P8.1 | I/O-W | high source, high sink 1-bit bidirection I/O pin | | Го.1 | 1/ <b>U- VV</b> | mask option: open-drain, normal sink | | | | low source, normal sink | | | | normal source, normal sink | | | | normal source, high sink | | | | high source, high sink | | | | <i>J</i> , <i>J</i> | #### **FUNCTION DESCRIPTIONS** #### PROGRAM ROM (2K X 8 bits) 2 K x 8 bits program ROM contains user's program and some fixed data. The basic structure of program ROM can be divided into 5 parts. - 1. Address 000h: Reset start address. - 2. Address 002h 00Ch: 4 kinds of interrupt service rountine entry addresses . - 3. Address 00Eh-086h: SCALL subroutine entry address, only available at 00Eh,016h,01Eh,026h, 02Eh, 036h, 03Eh, 046h, 04Eh, 056h, 05Eh, 066h, 06Eh, 076h,07Eh, 086h. - 4. Address 000h 7FFh: LCALL subroutine entry address - 5. Address 7E0h 7FFh: The data region for 5-to-8 bits data conversion table. - 6. Address 000h 7FFh: Except used as above function, the other region can be used as user's program region. | addres <u>s</u> | 2048 x 8 bits | |-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 000h | Reset start address | | 002h | INT0; External interrupt service routine entry address | | 004h | | | 006h | TRGA, Timer/counterA interrupt service routine entry address | | 008h | | | 00Ah | TBI; Time base interrupt service routine entry address | | 00Ch | INT1; External interrupt service routine entry address | | 00Eh | CCALL -1 1 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 1 | | 086h | - SCALL, subroutine call entry address | | | | | : : | : | | 7FFh | | User's program and fixed data are stored in the program ROM. User's program is according the PC value to send next executed instruction code. Fixed data can be read out by two ways. #### (1) Table-look-up instruction: Table-look-up instruction is depended on the Data Pointer ( DP ) to indicate to ROM address, then to get the ROM code data. LDAX $Acc \leftarrow ROM[DP]_L$ LDAXI $Acc \leftarrow ROM[DP]_{u},DP+1$ DP is a 12-bit data register which can store the program ROM address to be the pointer for the ROM code data. First, user load ROM address into DP by instruction "STADPL, STADPM, STADPH", then user can get the lower nibble of ROM code data by instruction "LDAX" and higher nibble by instruction "LDAXI". PROGRAM EXAMPLE: Read out the ROM code of address 777h by table-look-up instruction. ``` LDIA #07h; \begin{array}{ll} \text{STADPL} & ; \left[ \text{DP} \right]_{\text{L}} \leftarrow 07h \\ \text{STADPM} & ; \left[ \text{DP} \right]_{\text{M}} \leftarrow 07h \\ \text{STADPH} & ; \left[ \text{DP} \right]_{\text{H}} \leftarrow 07h, \text{Load DP=777h} \\ \vdots \\ \text{LDL #00h;} \\ \text{LDH #03h;} \end{array} ``` <sup>\*</sup> This specification are subject to be changed without notice. STAMI ; RAM[30] $\leftarrow$ 6h LDAXI ; ACC $\leftarrow$ 5h STAM ; RAM[31] $\leftarrow$ 5h : ORG 777h DATA 56h; : #### DATA RAM (52-nibble) There is total 52 - nibble data RAM from address 00 to 33h Data RAM includes 3 parts: zero page region, stacks and data area. #### ZERO-PAGE: From 00h to 0Fh is the location of zero-page. It is used as the pointer in zero-page addressing mode for the instruction of "STD #k,y; ADD #k,y; CLR y,b; CMP k,y". #### PROGRAM EXAMPLE: To wirte immediate data "07h" to address "03h" of RAM and to clear bit 2 of RAM. STD #07h, 03h; RAM[03] $\leftarrow$ 07h SID #0/n, 03n; RAM[03] $\leftarrow$ 0/ CLR 0Eh,2; RAM[0Eh], $\leftarrow$ 0 #### STACK: There are 13 - level (maximum) stack for user using for subroutine (including interrupt and CALL). User can assign any level be the starting stack by giving the level number to stack pointer (SP). When user using any instruction of CALL or subroutine, before entry the subroutine, the previous PC address will be saved into stack until return from those subroutines, the PC value will be restored by the data saved in stack. #### DATA AREA: Except the special area used by user, the whole RAM can be used as data area for storing and loading general data. #### ADDRESSING MODE (1) Indirect addressing mode: Indirect addressing mode indicates the RAM address by specified HL register. For example: LDAM; $Acc \leftarrow RAM[HL]$ STAM; $RAM[HL] \leftarrow Acc$ (2) Direct addressing mode: Direct addressing mode indicates the RAM address by immediate data. For example: LDA x ; $Acc \leftarrow RAM[x]$ STA x; RAM[x] $\leftarrow$ Acc #### (3) Zero-page addressing mode For zero-page region, user can using direct addressing to write or do any arithematic, comparsion or bit manupulated operation directly. For example: STD #k,y; RAM[y] $\leftarrow$ #k ADD #k,y; RAM[y] $\leftarrow$ RAM[y] + #k #### **PROGRAM COUNTER (2K ROM)** Program counter (PC) is composed by a 12-bit counter, which indicates the next executed address for the instruction of program ROM. For a 2 K - byte size ROM, PC can indicate address form 000h - 7FFh, for BRANCH and CALL instrcutions, PC is changed by instruction indicating. #### (1) Branch instruction: #### SBR a Object code: 00aa aaaa Condition: SF=1; PC $\leftarrow$ PC $_{11-6a}$ (branch condition satisified) PC Hold original PC value+1 a a a a a a SF=0; PC $\leftarrow$ PC +1( branch condition not satisified) PC Original PC value + 1 #### LBR a Object code: 1100 aaaa aaaa aaaa Condition: SF=1; PC $\leftarrow$ a (branch condition satisified) PC 0 a a a a a a a a a a a a SF=0; PC $\leftarrow$ PC + 2 (branch condition not satisified) PC Original PC value + 2 ### (2) Subroutine instruction: #### SCALL a Object code: 1110 nnnn Condition: $PC \leftarrow a$ ; a=8n+6; n=1..15; a=86h, n=0 PC 0 0 0 0 a a a a a a a a #### LCALL a Object code: 0100 0 aaa aaaa aaaa Condition: $PC \leftarrow a$ PC 0 a a a a a a a a a a a **RET** Object code: 01 00 1 1 1 1 Condition: $PC \leftarrow STACK[SP]$ ; SP + 1 PC The return address stored in stack RT I Object code: 0100 1101 Condition: FLAG. PC $\leftarrow$ STACK[SP]; EI $\leftarrow$ 1; SP + 1 PC The return address stored in stack #### (3) Interrupt acceptance operation: When an interrupt is accepted, the original PC is pushed into stack and interrupt vector will be loaded into PC, The interrupt vectors are as following: **INT0** (External interrupt from P8.2) TRGA (Timer A overflow interrupt) **TBI** (Time base interrupt) **INT1** (External interrupt from P8.0) (4) Reset operation: #### (5) Other operations: For 1-byte instruction execution: PC + 1For 2-byte instruction execution: PC + 2 #### **ACCUMULATOR** Accumulator is a 4-bit data register for temporary data. For the arithematic, logic and comparative opertion ..., ACC plays a role which holds the source data and result. #### **FLAGS** # Preliminary Preliminary There are four kinds of flag, CF ( Carry flag ), ZF ( Zero flag ), SF ( Status flag ) and GF ( General flag ), these 4 1-bit flags are affected by the arithematic, logic and comparative .... operation . All flags will be put into stack when an interrupt subroutine is served, and the flags will be restored after RTI instruction executed . #### (1) Carry Flag (CF) The carry flag is affected by following operation: - a. Addition: CF as a carry out indicator, when the addition operation has a carry-out, CF will be "1", in another word, if the operation has no carry-out, CF will be "0". - b. Subtraction: CF as a borrow-in indicator, when the subtraction operation must has a borrow, in the CF will be "0", in another word, if no borrow-in, CF will be "1". - c. Comparision: CF is as a borrow-in indicator for Comparision operation as the same as subtraction operation. - d. Rotation: CF shifts into the empty bit of accumulator for the rotation and holds the shift out data after rotation. - e. CF test instruction: For TFCFC instruction, the content of CF sends into SF then clear itself "0". For TTSFC instruction, the content of CF sends into SF then set itself "1". #### (2) Zero Flag (ZF) ZF is affected by the result of ALU, if the ALU operation generate a "0" result, the ZF will be "1", otherwise, the ZF will be "0". #### (3) Status Flag (SF) The SF is affected by instruction operation and system status. - a. SF is initiated to "1" for reset condition. - b. Branch instruction is decided by SF, when SF=1, branch condition will be satisified, otherwise, branch condition will not be satisified by SF = 0. #### (4) General Flag (GF) GF is a one bit general purpose register which can be set, clear, test by instruction SGF, CGF and TGS. #### PROGRAM EXAMPLE: Check following arithematic operation for CF, ZF, SF | | CF | ZF | SF | |------------|----|----|----| | LDIA #00h; | - | 1 | 1 | | LDIA #03h; | - | 0 | 1 | | ADDA #05h; | ı | 0 | 1 | | ADDA #0Dh; | - | 0 | 0 | | ADDA #0Eh; | - | 0 | 0 | **ALU** The arithematic operation of 4 - bit data is performed in ALU unit. There are 2 flags can be affected by the result of ALU operation, ZF and SF. The operation of ALU can be affected by GF only. #### **ALU STRUCTURE** ALU supported user arithematic operation function, including: addition, subtraction and rotaion. #### **ALU FUNCTION** #### (1) Addition: For instruction ADDAM, ADCAM, ADDM #k, ADD #k,y .... ALU supports addition function. The addition operation can affect CF and ZF. For addition operation, if the result is "0", ZF will be "1", otherwise, not equal "0", ZF will be "0", When the addition operation has a carry-out. CF will be "1", otherwise, CF will be "0". #### **EXAMPLE:** | Operation | Carry | Zero | |-----------|-------|------| | 3+4=7 | 0 | 0 | | 7+F=6 | 1 | 0 | | 0+0=0 | 0 | 1 | | 8+8=0 | 1 | 1 | #### (2) Subtraction: For instruction SUBM #k, SUBA #k, SBCAM, DECM... ALU supports user subtraction function. The subtraction operation can affect CF and ZF, For subtraction operation, if the result is negative, CF will be "0", it means a borrow out, otherwise, if the result is positive, CF will be "1". For ZF, if the result of subtraction operation is "0", the ZF will be "1", otherwise, ZF will be "0". #### **EXAMPLE:** | Operation | Carry | Zero | |----------------|-------|------| | 8-4=4 | 1 | 0 | | 7-F = -8(1000) | 0 | 0 | | 9-9=0 | 1 | 1 | ### (3) Rotation: # **Preliminary** There are two kinds of rotation operation, one is rotation left, the other is rotation right. RLCA instruction rotates Acc value to left, shift the CF value into the LSB bit of Acc and the shift out data will be hold in CF. RRCA instruction operation rotates Acc value to right, shift the CF value into the MSB bit of Acc and the shift out data will be hold in CF. PROGRAM EXAMPLE: To rotate Acc right and shift a "1" into the MSB bit of Acc. TTCFS; $CF \leftarrow 1$ RRCA; rotate Acc right and shift CF=1 into MSB. #### **HL REGISTER** HL register are two 4-bit registers, they are used as a pair of pointer for the address of RAM memory and also 2 independent temporary 4-bit data registers. For some instruction, L register can be a pointer to indicate the pin number (Port7). #### HL REGISTER STRUCTURE #### **HL REGISTER FUNCTION** (1) For instruction: LDL #k, LDH #k, THA, THL, INCL, DECL, EXAL, EXAH, HL register used as a temporary register. PROGRAM EXAMPLE: Load immediate data "5h" into L register, "Dh" into H register. LDL #05h; LDH #0Dh; (2) For instruction LDAM, STAM, STAMI ..., HL register used as a pointer for the address of RAM memory. PROGRAM EXAMPLE: Store immediate data #Ah into RAM of address 35h. LDL #5h; LDH #3h; STDMI #0Ah; RAM[35] $\leftarrow$ Ah (3) For instruction: SELP, CLPL, TFPL, L regieter be a pointer to indicate the bit of I/O port. When LR = C - F, indicate P7.0 - P7.3 PROGRAM EXAMPLE: To set bit 2 of Port7 to "1" LDL #0Eh; SEPL; P7.2 $\leftarrow$ 1 #### **STACK POINTER (SP)** Stack pointer is a 4-bit register which stores the present stack level number. Before using stack, user must set the SP value first, CPU will not initiate the SP value after reset condition . When a new subroutine is accepted, the SP will be decreased one automatically, in another word, if returning from a subroutine, the SP will be increased one . The data transfer between ACC and SP is by instruction of "LDASP" and "STASP". #### **DATA POINTER (DP)** Data pointer is a 12-bit register which stores the address of ROM can indicate the ROM code data specified by user (refer to data ROM). #### **CLOCK AND TIMING GENERATOR** The clock generator is supported by a single clock system, the clock source comes from crystal (resonator or RC oscillation is decided by mask option . the working frequency range is 32 K Hz to 5 MHz depending on the working voltage. #### **CLOCK AND TIMING GENERATOR STRUCTURE** The clock generator connects outside components (crystal or resonator by XIN and XOUT pin for crystal osc type, Resistor and capacitor by CLK pin for RC osc type, these two type is decided by mask option). the clock generator generates a basic system clock "fc". When CPU sleeping, the clock generator will be stoped until the sleep condition released. The system clock control generates 4 basic phase signals (S1, S2, S3, S4) and system clock. #### **CLOCK AND TIMING GENERATOR FUNCTION** The frequency of fc is the oscillation frequency for XIN, XOUT by crystal (resonator) or for CLK by RC osc. When CPU sleeps, the XOUT pin will be in "high" state. When user chooses RC osc, XOUT pin is no used. The instruction cycle equal 8 basic clock fc. 1 instructure cycle = 8 / fc #### TIMING GENERATOR AND TIME BASE The timing generator produces the system clock from basic clock pulse which can be normal mode or slow mode clock. 1 instruction cycle = 8 basic clock pulses There are 22 stages time base. When working in the single clock mode, the timebase clock source is come from fc that is RC oscillation. Time base provides basic frequency for following function: - 1. TBI (time base interrupt). - 2. Timer/counter, internal clock source. - 3. Warm-up time for sleep mode releasing. #### TIME BASE INTERRUPT (TBI) The time base can be used to generate a fixed frequency interrupt . There are 8 kinds of frequencies can be selected by setting "25" Single clock mode | P25 | 3 | 2 | 1 | 0 | | |-----|-----|--------|--------|-----|------------------------------------| | | | | | | (initial value 0000) | | | 0.0 | x x: l | nteri | upt | disable | | | 0.1 | 0 0: 1 | [nteri | upt | frequency XIN / 210 Hz | | | 0.1 | 0 1:1 | [nteri | upt | frequency XIN / 211 Hz | | | 0 1 | 1 0: 1 | nteri | upt | frequency XIN / 212 Hz | | | 0 1 | 1 1: 1 | nteri | upt | frequency XIN / 213 Hz | | | 11 | 0 0: 1 | nteri | upt | frequency XIN / 29 Hz | | | 11 | 0 1: 1 | nteri | upt | frequency XIN / 28 Hz | | | 1 1 | 1 0: 1 | nteri | upt | frequency XIN / 215 Hz | | | 1 1 | 1 1: 1 | nteri | upt | frequency XIN / 2 <sup>17</sup> Hz | | | | | Resei | _ | | #### TIMER / COUNTER (TIMERA) Timer/counters can support user three special functions: - 1. Even counter - 2. Timer. - 3. Pulse-width measurement. These three functions can be executed by timer/counter. For timerA, the counter data is saved in timer register TAH, TAM, TAL, which user can set counter initial value and read the counter value by W/B instruction "LDATAH (B,L), STATAH (B,L)". The counter can be set initial value and send counter value to timer register. P28 is the command port for timerA, user can choose different operation mode and different internal clock rate by setting the port. When timer/counter overflow, it will generate a TRGA interrupt request to interrupt control unit. #### TIMER/COUNTER CONTROL P8.3/TRGA is the external timer inputs for timerA, it used in event counter and pulse-width measurement mode. Timer/counter command port: P28 is the command port for timer/counterA. | Port 28 | 3 | 2 | 1 | 0 | TIMER/C | COUNTER MODE SELECTION | |---------|------|-----|----------|------|---------|------------------------------| | | TMS | A | IPSA | | TMSA | Function description | | | Init | ial | state: 0 | 0000 | 0 0 | Stop | | | | | | | 0 1 | Event counter mode | | | | | | | 10 | Timer mode | | | | | | | 11 | Pulse width measurement mode | | INTERN. | INTERNAL PULSE-RATE SELECTION | | | |---------|-------------------------------|--|--| | IPSA | Function description | | | | 0 0 | XIN/2 <sup>10</sup> Hz | | | | 0 1 | XIN/2 <sup>14</sup> Hz | | | | 1 0 | 18<br>XIN/2 Hz | | | | 11 | XIN/2 <sup>22</sup> Hz | | | #### TIMER/COUNTER FUNCTION #### **EVENT COUNTER MODE** For event counter mode, timer/counter increases one at any rising edge of P8.3/TRGA for timerA. When timerA counts overflow, it will give interrupt control an interrupt request TOFIA. PROGRAM EXAMPLE: Enable timerA with P28. LDIA #0100B; OUTA P28; Enable timerA with event counter mode #### TIMER MODE For timer mode, timer/counter increase one at any rising edge of internal pulse. User can choose 4 kinds of internal pulse rate by setting IPSA for timerA. When timer/counter counts overflow, TRGA will be generated to interrupt control unit. PROGRAM EXAMPLE: To generate TRGA interrupt request after 60 ms with system clock XIN=4MHz LDIA #0100B; EXAE; enable mask 2 EICIL 110111B; interrupt latch $\leftarrow$ 0, enable EI LDIA #06H; STATAL; LDIA #01H; STATAM; LDIA #0FH; STATAH; LDIA #1000B; OUTA P28; enable timerA with internal pulse rate: XIN/2<sup>10</sup> Hz NOTE: The preset value of timer/counter register is calculated as following procedure. Internal pulse rate: $XIN/2^{10}$ ; XIN = 4MHz The time of timer counter count one = $2^{10}$ /XIN = 1024/4000=0.256ms The number of internal pulse to get timer overflow = 60 ms / 0.256 ms = 234.375 = 0 EAH The preset value of timer/counter register = 1000H - 0EAH = 0F16H #### PULSE WIDTH MEASUREMENT MODE For the pulse width measurement mode, the counter only incressed by the rising edge of internal pulse rate as external timer/counter input (P8.3/TRGA), interrupt request will be generated as soon as timer/counter overflow. PROGRAM EXAMPLE: Enable timerA by pulse width measurement mode . LDIA #1100B; OUTA P28; Enable timerA with pulse width measurement mode. #### INTERRUPT FUNCTION There are 4 interrupt sources, 2 external interrupt sources, 2 internal interrupt sources. Multiple interrupts are admitted according the priority. | Type | Interrupt source | Priority | Interrupt<br>Latch | Interrupt<br>Enable condition | Program ROM entry address | |----------|----------------------------------|----------|--------------------|-------------------------------|---------------------------| | External | External interrupt(INT0) | 1 | IL5 | EI=1 | 002h | | Internal | Reserved | 2 | IL4 | EI=1, MASK3=1 | 004h | | Internal | TimerA overflow interrupt (TRGA) | 3 | IL3 | EI=1, MASK2=1 | 006h | | Internal | Reserved | 4 | IL2 | EI=1, MASK1=1 | 008h | | Internal | Time base interrupt(TBI) | 5 | IL1 | | 00Ah | | External | External interrupt(INT1) | 6 | IL0 | EI=1,MASK0=1 | 00Ch | #### INTERRUPT STRUCTURE #### Interrupt controller: ILO-IL5 : Interrupt latch . Hold all interrupt requests from all interrupt sources. ILr can not be set by program, but can be reset by program or system reset, so IL only can decide which interrupt source can be accepted. MASK0-MASK3 : Except INTO, MASK register can promit or inhibit all interrupt sources. EI : Enable interrupt Flip-Flop can promit or inhibit all interrupt sources, when inter- rupt happened, EI is cleared to "0" automatically, after RTI instruction happened, EI will be set to "1" again. Priority checker: Check interrupt priority when multiple interrupts happened. #### INTERRUPT FUNCTION The procedure of interrupt operation: - 1. Push PC and all flags to stack. - 2. Set interrupt entry address into PC. - 3. Set SF=1. - 4. Clear EI to inhibit other interrupts happened. - 5. Clear the IL for which interrupt source has already be accepted. - 6. To excute interrupt subroutine from the interrupt entry address. - 7. CPU accept RTI, restore PC and flags from stack. Set EI to accept other interrupt requests. PROGRAM EXAMPLE: To enable interrupt of "INTO, TRGA" LDIA #1100B: EXAE; set mask register "1100B" EICIL 111111B; enable interrupt F.F. #### POWER SAVING FUNCTION (Sleep / Hold function) During sleep and hold condition, CPU holds the system's internal status with a low power consumption, for the sleep mode, the system clock will be stoped in the sleep condition and system need a warm up time for the stability of system clock running after wakeup. In the other way, for the hold mode, the system clock does not stop at all and it does not need a warm-up time any way. The sleep and hold mode is controlled by Port 16 and released by $P0(0..3)/\overline{WAKEUP0-3}$ . | | WM | SE | SW | WT | |-----|----|----|----|----| | P16 | 3 | 2 | 1 | 0 | initial value:0000 | SWWT | Set wake-up warm-up time | |------|--------------------------| | 0.0 | 2 <sup>18</sup> /XIN | | 0.1 | 2 <sup>14</sup> /XIN | | 10 | 2 <sup>16</sup> /XIN | | 11 | Hold mode | | WM | Set wake-up release mode | |----|------------------------------| | 0 | Wake-up in edge release mode | | 1 | Reserved | | SE | Enable sleep/hold | |----|---------------------------| | 0 | Reserved | | 1 | Enable sleep / hold rnode | #### Sleep and hold condition: - 1. Osc stop ( sleep only ) and CPU internal status held . - 2. Internal time base clear to "0" - 3. CPU internal memory ,flags, register, I/O held original states. - 4. Program counter hold the executed address after sleep release. #### Release condition: - 1. Osc start to oscillating.(sleep only) - 2. Warm-up time passing (sleep only). - 3. According PC to execute the following program. There is one kind of sleep/hold release mode. 1.Edge release mode: Release sleep/hold condition by the falling edge of any one of P0(0..3)/WAKEUP0-3. Note: There is only one mask option for weakeup function in EM73201. So, the weakeup function of $P0(0..3)/\overline{WAKEUP0..3}$ are enabled or disabled together. #### INFRARED SIGNAL The infrared signal generator supports user different frequencies and duties clock signal by P1.0/CLKOUT pin. The basic structure of infrared signal generator is composed by a frequency divider and a duty controller, these two parts generate differen frequencies and dutyies according to the command port, Port4 and Port5, assigned. When the CPU is reseted, the CPU is reseted, the P1.0/CLKOUT pin will keep high. | PO | RT5 | | PORT4 | | | | | |----|-----|---|-------|---|---|---|-----------| | Е | | | | A | В | С | D | | 3 | 2 | 1 | <br>) | 3 | 2 | 1 | <u></u> 0 | initial state: 0 x x x initial state: 0 0 0 0 | E | A | В | $\mathbf{C}$ | D | CLK OUT | |---|---|---|--------------|---|-----------------| | X | 0 | X | X | X | HIGH | | 1 | 1 | X | X | X | fc/12 | | 0 | 1 | 0 | 0 | 0 | fc/8 | | 0 | 1 | 0 | 0 | 1 | fc/16 | | 0 | 1 | 0 | 1 | 0 | fc/32 | | 0 | 1 | 0 | 1 | 1 | fc/64 | | 0 | 1 | 1 | 0 | 0 | LOW | | 0 | 1 | 1 | 0 | 1 | fc/16; 1/4 duty | | 0 | 1 | 1 | 1 | 0 | fc/16; 1/2 duty | | 0 | 1 | 1 | 1 | 1 | fc/16; 3/4 duty | #### Program example: To disable CLKOUT before sleep. To enable a CLKOUT signal with frequency LDIA #0000B; fc/16, 3/4 duty. OUTA P5; LDIA #0000B; OUTA P4; set clkout pin in high state OUTA P5; LDIA #0100B; LDIA #1111B; OUTA P16; Sleep OUTA P4; #### WATCH-DOG-TIMER Watch-dog-timer (WDT) can help user to detect the malfunction (runaway) of CPU and give system a time up signal every certain time. User can use the time up signal to give system a reset signal when system is fail. The watch-dog-timer is enabled or disabed by mask option. If the mask option of WDT is enabled and the CPU is resetted or waked up, the WDT will be cleared and counting. When the CPU is sleeping, the WDT will be disabled. The basic structure of watch-dog-timer control is composed by a 4-stage binary counter and a control unit. The WDT counter counts for a certain time to check the CPU status, if there is no malfunction happened, the counter will be cleared and counting. Otherwise, if there is a malfunction happened, the WDT control will send a signal (low active) to reset CPU. The WDT checking period is assign by P21 (WDT command port). P21 is the control port of watch-dog-timer, and the WDT time up signal is connected to reset pin, user can use this time up signal (active low) to reset CPU and initialize system. | CWC | Clear watch-dog-timer counter | |-----|--------------------------------| | 0 | Clear counter then return to 1 | | 1 | Nothing | | WDT | Set watch-dog-timer | System clock | k frequency | |-----|-------------------------|--------------|-------------| | | detect time | 4MHz | 32KHz | | 0 | 3 x 2 <sup>17</sup> /fc | 98ms | 12sec | | 1 | 7 x 2 <sup>17</sup> /fc | 229ms | 28sec | ### Program example: To clear WDT with 7 x $2^{17}$ /fc detection time. LDIA #0001B: OUTA P21; set WDT detection time and clear WDT counter : : #### RESETTING FUNCTION When CPU in normal working condition and $\overline{RESET}$ pin holds in low level for three instruction cycles at least, then CPU begins to initialize the whole internal states, and when $\overline{RESET}$ pin changes to high level, CPU begins to work in normal condition. The CPU internal state during reset condition is as following table: | Hardware condition in RESET state | Initial value | |-----------------------------------|-------------------| | Program counter | 000h | | Status flag | 01h | | Interrupt enable flip-flop (EI) | 00h | | MASK0 ,1, 2, 3 | 00h | | Interrupt latch(IL) | 00h | | P4, P5, P16, P25, P28 | 00h | | P1, P7, P8 | 0Fh | | XIN | Start oscillation | The RESET pin is a hysteresis input pin and has a pull-up resistor avavailable by mask option. The simplest RESET circuit is connect $\overline{RESET}$ pin with a capacitor to $V_{SS}$ and a diode to $V_{DD}$ . #### EM73201 I/O PORT DESCRIPTION: | Port | | Input function | | Output function | | |------|---|--------------------------------------|---|----------------------------------------------|--| | 0 | Е | Input port, wakeup function | | | | | 1 | | | Е | with LED driving, P1.0 is shared with CLKOUT | | | 2 | | | | | | | 3 | | | | | | | 4 | | | I | Infrared signal control register | | | 5 | | | I | Infrared signal control register | | | 6 | | | | | | | 7 | Е | Input port | Е | Output port | | | 8 | Е | Input port, external interrupt input | Е | Output port | | | 9 | | | | | | | 10 | | | | | | | 11 | | | | | | | 12 | | | | | | | 13 | | | | | | | 14 | | | | | | | 15 | | | | | | | 16 | | | I | Sleep/Hold mode control register | | | 17 | | | | | | | 18 | | | | | | | 19 | | | | | | | 20 | | | | | | | 21 | | | I | WDT control register | | | 22 | | | | | | | 23 | | | | | | | 24 | | | | | | | 25 | | | I | Timebase control register | | | 26 | | | | | | | 27 | | | | | | | 28 | | | I | Timer/counter A control register | | | 29 | | | | | | | 30 | | | | | | | 31 | | | | | | | ABSOLUTE MAXIMUM RATINGS Preliminary | | | | | | | | |--------------------------------------|------------------|--------------------------------|------------------------|--|--|--|--| | Items | Sym. | Ratings Co | nditions | | | | | | Supply Voltage | $V_{_{ m DD}}$ | -0.5V to 6V | | | | | | | Input Voltage | $V_{_{ m IN}}$ | -0.5V to V <sub>DD</sub> +0.5V | | | | | | | Output Voltage | Vo | -0.5V to V <sub>DD</sub> +0.5V | | | | | | | Power Dissipation | P <sub>D</sub> | 300mW | T <sub>OPR</sub> =50°C | | | | | | Operating Temperature | $T_{OPR}$ | 0°C to 50°C | | | | | | | Storage Temperature | T <sub>STG</sub> | -55°C to 125°C | | | | | | ### RECOMMANDED OPERATING CONDITIONS | Items | Sym. | Ratings | Condition | |---------------------|----------------|----------------------------------------------------------------|------------------------| | Supply Voltage | $V_{_{ m DD}}$ | 2.4V to 6.0V | | | Input Voltage | $ m V_{_{IH}}$ | $0.90 \mathrm{xV}_{\mathrm{DD}}$ to $\mathrm{V}_{\mathrm{DD}}$ | | | | $ m V_{_{IL}}$ | $0V \text{ to } 0.10xV_{DD}$ | | | Operating Frequency | F <sub>C</sub> | 32K to 4MHz | CLK (RC osc) | | | | 32K to 5MHz | XIN,XOUT (crystal osc) | # $\textbf{DC ELECTRICAL CHARACTERISTICS} \, (V_{DD} = 5 \pm 0.5 \text{V}, \, V_{SS} = 0 \text{V}, \, T_{OPR} = 25 ^{\circ} \text{C})$ | Parameters | Sym. | Min. | Typ. | Max. | Unit | Conditions | |-------------------------|------------------------|------------------------------------|------|--------------|---------|------------------------------------------------------------------------------------------------| | Supply current | $I_{DD}$ | - | 0.7 | 2 | mA | V <sub>DD</sub> =5.5V,no load Fc=4.19MHz (crystal osc) | | | | - | 60 | 110 | μΑ | V <sub>DD</sub> =5.5V,no load | | | | | | | | sleep mode, low voltage reset enable | | | | - | 0.1 | 1 | $\mu A$ | $V_{DD}$ =5.5V, sleep mode, low voltage reset disable | | Hysteresis voltage | $V_{_{\mathrm{HYS}+}}$ | $0.50 \mathrm{V}_{\mathrm{DD}}$ | | $0.75V_{DD}$ | V | RESET, P0, P8 | | | V <sub>HYS</sub> - | $0.20V_{\scriptscriptstyle m DD}$ | - | $0.40V_{DD}$ | V | | | Input current | $I_{_{\mathrm{IH}}}$ | - | - | ±1 | μA | $\overline{\text{RESET}}$ , P0, $V_{\text{DD}} = 5.5 \text{V}, V_{\text{IH}} = 5.5/0 \text{V}$ | | | | - | - | ±1 | μΑ | Open-drain: $V_{DD} = 5.5 \text{V}, V_{IH} = 5.5/0 \text{V}$ | | Output current | $I_{OH}$ | 5 | - | - | mA | P1 normal source, V <sub>DD</sub> =4.5V ,V <sub>OH</sub> =3.5V | | (Port 1) | $I_{OL}$ | 5 | - | - | mA | P1 normal sink, V <sub>DD</sub> =4.5V ,V <sub>OL</sub> =1.0V | | | | 20 | - | - | mA | P1 high sink, $V_{DD}$ =4.5V , $V_{OL}$ =1.0V | | Output voltage | ${ m V}_{ m OH}$ | 2.4 | - | - | V | P7,P8 low source, $V_{DD}$ =4.5V, $I_{OH}$ =-250 $\mu$ A | | (Port 7 Port8) | | 3.5 | - | - | V | P7,P8 normal source,V <sub>DD</sub> =4.5V,I <sub>OH</sub> =-5mA | | | | 3.0 | - | - | V | P7,P8 high source,V <sub>DD</sub> =4.5V,I <sub>OH</sub> =-20mA | | | $V_{OL}$ | - | - | 1 | V | P7,P8 normal sink,V <sub>DD</sub> =4.5V,I <sub>OL</sub> =5mA | | | | - | - | 1.5 | V | $P7,P8 \text{ high sink}, V_{DD} = 4.5 \text{V}, I_{OL} = 20 \text{mA}$ | | Leakage current | $I_{OL}$ | - | - | 1 | μΑ | Open drain, V <sub>DD</sub> =5.5V, V <sub>O</sub> =5.5V | | Input resistor | R <sub>IN</sub> | 30 | 90 | 150 | ΚΩ | P0 | | | | 100 | 300 | 450 | ΚΩ | RESET | | Frequency stability | | - | 10 | - | % | Fc=4MHz, RC osc (R=7.5kΩ, C=20pF) | | | | | | | | [Fc=(4.5V)-F(3.6V)]/F(4.5V) | | Frequency variation | | - | 20 | - | % | Fc=4MHz, V <sub>oL</sub> =4.5V, RC osc | | | | | | | | [F(typical)-F(worse case)]/F(typical) | | Low voltage reset level | | 3.3 | - | 4.0 | V | | <sup>\*</sup> This specification are subject to be changed without notice. ### **RESET PIN TYPE** TYPE RESET-A ### **OSCILLATION PIN TYPE** TYPE OSC-A #### TYPE OSC-C ### **INPUT PIN TYPE** TYPE INPUT-A #### TYPE INPUT-C ### **OUTPUT PIN TYPE** TYPE OUTPUT #### TYPE OUTPUT-C #### **TYPE OUTPUT-B** #### I/O PIN TYPE #### TYPE I/O-U TYPE I/O-V TYPE I/O-W - Path A: For set and clear bit of port instructions, data goes through path A from output data latch to CPU. - For input and test instructions, data from output pin go through path B to CPU and the output data latch Path B: will be set to high. ### **APPLICATION CIRCUIT** #### **PAD DIAGRAM** Chip Size : $1820 \mu m \times 1510 \mu m$ | PadNo. | Symbol | X | Y | |--------|----------------|--------|--------| | 1 | P8.0 | -301.5 | 661.2 | | 2 | P8.3 | -465.9 | 661.2 | | 3 | P7.0 | -661.2 | 661.2 | | 4 | P7.1 | -818.2 | 603.1 | | 5 | P7.2 | -818.2 | 405.1 | | 6 | P7.3 | -818.2 | 240.7 | | 7 | P1.0 | -818.2 | 59.8 | | 8 | P1.1 | -829.2 | -650.5 | | 9 | P1.2 | -706.2 | -650.5 | | 10 | P1.3 | -583.0 | -650.5 | | 11 | $V_{ss}$ | -457.4 | -636.4 | | 12 | P0.0 | -298.0 | -651.4 | | 13 | P0.1 | 705.5 | -651.4 | | 14 | P0.2 | 828.4 | -651.4 | | 15 | P0.3 | 814.7 | -454.3 | | 16 | TEST | 814.7 | -303.0 | | 17 | XIN | 790.1 | 194.6 | | 18 | XOUT | 790.1 | 374.5 | | 19 | P8.1 | 692.1 | 643.1 | | 20 | RESET | 564.5 | 643.1 | | 21 | P8.2 | 433.8 | 643.1 | | 22 | $ m V_{_{DD}}$ | -123.2 | 661.2 | Unit: µm Note : For PCB layout, IC substrate must be floated, or connect to $\boldsymbol{V}_{ss}$ . ### **INSTRUCTION TABLE** ### (1) Data Transfer | Mnemonic | Object code ( binary ) | Operation description | Byte | Cycle | F | lag | | |----------|------------------------|------------------------------------------------|------|-------|---|-----|----| | | | | | | C | Z | S | | LDA x | 0110 1010 xxxx xxxx | $Acc\leftarrow RAM[x]$ | 2 | 2 | - | Z | 1 | | LDAM | 0101 1010 | $Acc \leftarrow RAM[HL]$ | 1 | 1 | - | Z | 1 | | LDAX | 0110 0101 | $Acc \leftarrow ROM[DP]_{L}$ | 1 | 2 | - | Z | 1 | | LDAXI | 0110 0111 | $Acc \leftarrow ROM[DP]_{H}, DP+1$ | 1 | 2 | - | Z | 1 | | LDH #k | 1001 kkkk | HR←k | 1 | 1 | - | - | 1 | | LDHL x | 0100 1110 xxxx xx00 | $LR \leftarrow RAM[x], HR \leftarrow RAM[x+1]$ | 2 | 2 | - | - | 1 | | LDIA #k | 1101 kkkk | Acc←k | 1 | 1 | - | Z | 1 | | LDL #k | 1000 kkkk | LR←k | 1 | 1 | - | - | 1 | | STA x | 0110 1001 xxxx xxxx | RAM[x]←Acc | 2 | 2 | - | - | 1 | | STAM | 0101 1001 | RAM[HL]←Acc | 1 | 1 | - | - | 1 | | STAMD | 0111 1101 | RAM[HL]←Acc, LR-1 | 1 | 1 | - | Z | С | | STAMI | 0111 1111 | RAM[HL]←Acc, LR+1 | 1 | 1 | - | Z | C' | | STD #k,y | 0100 1000 kkkk yyyy | RAM[y]←k | 2 | 2 | - | - | 1 | | STDMI #k | 1010 kkkk | RAM[HL]←k, LR+1 | 1 | 1 | - | Z | C' | | THA | 0111 0110 | Acc←HR | 1 | 1 | - | Z | 1 | | TLA | 0111 0100 | Acc←LR | 1 | 1 | - | Z | 1 | ### (2) Rotate | Mnemonic | Object code ( binary ) | Operation description | Byte | Cycle | F | lag | | |----------|------------------------|--------------------------------------------------|------|-------|---|-----|----| | | | | | | C | Z | S | | RLCA | 0101 0000 | ←CF←Acc← | 1 | 1 | С | Z | C' | | RRCA | 0101 0001 | $\rightarrow$ CF $\rightarrow$ Acc $\rightarrow$ | 1 | 1 | С | Z | C' | ### (3) Arithmetic operation | Mnemonic | Object code ( binary ) | Operation description | Byte | Cycle | F | lag | | |----------|------------------------|------------------------------------|------|-------|---|-----|----| | | | | | | C | Z | S | | ADCAM | 0111 0000 | $Acc\leftarrow Acc + RAM[HL] + CF$ | 1 | 1 | С | Z | C' | | ADD #k,y | 0100 1001 kkkk yyyy | $RAM[y] \leftarrow RAM[y] + k$ | 2 | 2 | - | Z | C' | | ADDA #k | 0110 1110 0101 kkkk | Acc←Acc+k | 2 | 2 | - | Z | C' | | ADDAM | 0111 0001 | $Acc\leftarrow Acc + RAM[HL]$ | 1 | 1 | • | Z | C' | | ADDH #k | 0110 1110 1001 kkkk | HR←HR+k | 2 | 2 | - | Z | C' | | ADDL #k | 0110 1110 0001 kkkk | LR←LR+k | 2 | 2 | - | Z | C' | | ADDM #k | 0110 1110 1101 kkkk | $RAM[HL] \leftarrow RAM[HL] + k$ | 2 | 2 | - | Z | C' | | DECA | 0101 1100 | Acc←Acc-1 | 1 | 1 | • | Z | С | | DECL | 0111 1100 | LR←LR-1 | 1 | 1 | 1 | Z | С | | DECM | 0101 1101 | RAM[HL]←RAM[HL] -1 | 1 | 1 | - | Z | С | | INCA | 0101 1110 | Acc←Acc + 1 | 1 | 1 | 1 | Z | C' | | INCL | 0111 1110 | LR←LR + 1 | 1 | 1 | - | Z | C' | |---------|---------------------|-------------------------|---|---|---|---|----| | INCM | 0101 1111 | RAM[HL]←RAM[HL]+1 | 1 | 1 | - | Z | C' | | SUBA #k | 0110 1110 0111 kkkk | Acc←k-Acc | 2 | 2 | - | Z | С | | SBCAM | 0111 0010 | Acc←RAM[HLl - Acc - CF' | 1 | 1 | С | Z | С | | SUBM #k | 0110 1110 1111 kkkk | RAM[HL]←k - RAM[HL] | 2 | 2 | - | Z | С | ### (4) Logical operation | Mnemonic | Object code (binary) | Operation description | Byte | Cycle | Fl | lag | | |----------|----------------------|-----------------------------------|------|-------|----|-----|----| | | | | | | С | Z | S | | ANDA #k | 0110 1110 0110 kkkk | Acc←Acc&k | 2 | 2 | - | Z | Z' | | ANDAM | 0111 1011 | Acc←Acc & RAM[HL] | 1 | 1 | - | Z | Z' | | ANDM #k | 0110 1110 1110 kkkk | RAM[HL]←RAM[HL]&k | 2 | 2 | - | Z | Z' | | ORA #k | 0110 1110 0100 kkkk | Acc←Acc¦k | 2 | 2 | - | Z | Z' | | ORAM | 0111 1000 | $Acc \leftarrow Acc \mid RAM[HL]$ | 1 | 1 | - | Z | Z' | | ORM #k | 0110 1110 1100 kkkk | RAM[HL]←RAM[HL]¦k | 2 | 2 | - | Z | Z' | | XORAM | 0111 1001 | Acc←Acc^RAM[HL] | 1 | 1 | - | Z | Z' | ### (5) Exchange | Mnemonic | Object code (binary) | Operation description | Byte | Cycle | F | lag | | |----------|----------------------|-------------------------------|------|-------|---|-----|----| | | | | | | С | Z | S | | EXA x | 0110 1000 xxxx xxxx | $Acc \leftrightarrow RAM[x]$ | 2 | 2 | - | Z | 1 | | EXAH | 0110 0110 | Acc↔HR | 1 | 2 | - | Z | _1 | | EXAL | 0110 0100 | Acc⇔LR | 1 | 2 | - | Z | 1 | | EXAM | 0101 1000 | Acc↔RAM[HL] | 1 | 1 | - | Z | 1 | | EXHL x | 0100 1100 xxxx xx00 | $LR \leftrightarrow RAM[x],$ | | | | | 1 | | | | $HR \leftrightarrow RAM[x+1]$ | 2 | 2 | - | - | 1 | ## (6) Branch | Mnemonic | Object code ( binary ) | Operation description | Byte | Cycle | F | lag | | |----------|------------------------|--------------------------------------------------------------|------|-------|---|-----|---| | | | | | | C | Z | S | | SBR a | 00aa aaaa | If SF=1 then $PC \leftarrow PC_{11-6}$ . $a_{5-0}$ else null | 1 | 1 | - | - | 1 | | LBR a | 1100 aaaa aaaa aaaa | If SF= 1 then PC←a else null | 2 | 2 | - | - | 1 | ## (7) Compare | Mnemonic | Object code ( binary ) | Operation description | Byte | Cycle | F | Flag | | |----------|------------------------|-----------------------|------|-------|---|------|-----------| | | | | | | C | Z | S | | CMP #k,y | 0100 1011 kkkk yyyy | k-RAM[y] | 2 | 2 | C | Z | Z' | | CMPA x | 0110 1011 xxxx xxxx | RAM[x]-Acc | 2 | 2 | C | Z | <b>Z'</b> | | CMPAM | 0111 0011 | RAM[HL] - Acc | 1 | 1 | C | Z | Z' | | CMPH #k | 0110 1110 1011 kkkk | k - HR | 2 | 2 | - | Z | С | | CMPIA #k | 1011 kkkk | k - Acc | 1 | 1 | C | Z | Z' | | CMPL #k | 0110 1110 0011 kkkk | k-LR | 2 | 2 | - | Z | С | <sup>\*</sup> This specification are subject to be changed without notice. ### (8) Bit manipulation | Mnemo | nic | Object code ( binary ) | Operation description | Byte | Cycle | F | lag | | |-------|-----|------------------------|---------------------------------------------|------|-------|---|-----|---| | | | | | | | C | Z | S | | CLM | b | 1111 00bb | $RAM[HL]_b \leftarrow 0$ | 1 | 1 | - | - | 1 | | CLP | p,b | 0110 1101 11bb pppp | $PORT[p]_b \leftarrow 0$ | 2 | 2 | - | - | 1 | | CLPL | | 0110 0000 | $PORT[LR_{3-2}+4]LR_{1-0}\leftarrow 0$ | 1 | 2 | - | - | 1 | | CLR | y,b | 0110 1100 11bb yyyy | $RAM[y]_b \leftarrow 0$ | 2 | 2 | - | - | 1 | | SEM | b | 1111 01bb | $RAM[HL]_b \leftarrow 1$ | 1 | 1 | - | - | 1 | | SEP | p,b | 0110 1101 01bb pppp | $PORT[p]_b \leftarrow 1$ | 2 | 2 | - | - | 1 | | SEPL | | 0110 0010 | $PORT[LR_{3-2}+4]LR_{1-0}\leftarrow 1$ | 1 | 2 | - | - | 1 | | SET | y,b | 0110 1100 01bb yyyy | $RAM[y]_b \leftarrow 1$ | 2 | 2 | - | - | 1 | | TF | y,b | 0110 1100 00bb yyyy | $SF \leftarrow RAM[y]_b'$ | 2 | 2 | - | - | * | | TFA | b | 1111 10bb | SF←Acc <sub>b</sub> ' | 1 | 1 | - | - | * | | TFM | b | 1111 11bb | SF←RAM[HL] <sub>b</sub> ' | 1 | 1 | - | - | * | | TFP | p,b | 0110 1101 00bb pppp | $SF \leftarrow PORT[p]_{b}'$ | 2 | 2 | - | - | * | | TFPL | | 0110 0001 | $SF \leftarrow PORT[LR_{3-2} + 4]LR_{1-0}'$ | 1 | 2 | - | - | * | | TT | y,b | 0110 1100 10bb yyyy | $SF \leftarrow RAM[y]_b$ | 2 | 2 | - | - | * | | TTP | p,b | 0110 1101 10bb pppp | $SF \leftarrow PORT[p]_b$ | 2 | 2 | - | - | * | ### (9) Subroutine | Mnemonic | Object code ( binary ) | Operation description | Byte | Cycle | - | lag | | |----------|------------------------|-------------------------------------------------|------|-------|---|-----|---| | | | | | | С | Z | S | | LCALL a | 0100 0aaa aaaa aaaa | STACK[SP]←PC, | 2 | 2 | - | - | - | | | | SP←SP -1, PC←a | | | | | | | SCALL a | 1110 nnnn | STACK[SP]←PC, | 1 | 2 | - | - | - | | | | SP←SP - 1, PC←a, | | | | | | | | | $a = 8n + 6 (n=1\sim15),0086h (n=0)$ | | | | | | | RET | 0100 1111 | $SP \leftarrow SP + 1, PC \leftarrow STACK[SP]$ | 1 | 2 | - | - | - | ### (10) Input/output | Mnemonic | Object code ( binary ) | Operation description | Byte | Cycle | F | lag | | |----------|------------------------|-------------------------|------|-------|---|-----|----| | | | | | | C | Z | S | | INA p | 0110 1111 0100 pppp | $Acc\leftarrow PORT[p]$ | 2 | 2 | - | Z | Z' | | INM p | 0110 1111 1100 pppp | RAM[HL]←PORT[p] | 2 | 2 | • | - | Z' | | OUT #k,p | 0100 1010 kkkk pppp | PORT[p]←k | 2 | 2 | - | - | 1 | | OUTA p | 0110 1111 000p pppp | PORT[p]←Acc | 2 | 2 | - | - | 1 | | OUTM p | 0110 1111 100p pppp | PORT[p]←RAM[HL] | 2 | 2 | - | - | 1 | ### (11) Flag manipulation | Mnemonic | Object code ( binary ) | Operation description | Byte | Cycle | F | Flag | | | | |----------|------------------------|-----------------------|------|-------|---|------|---|--|--| | | | | | | C | Z | S | | | | CGF | 0101 0111 | GF←0 | 1 | 1 | - | - | 1 | | | | SGF | 0101 0101 | GF←1 | 1 | 1 | 1 | - | 1 | | | | TFCFC | 0101 0011 | SF←CF', CF←0 | 1 | 1 | 0 | - | * | | | <sup>\*</sup> This specification are subject to be changed without notice. | TGS | 0101 0100 | SF←GF | 1 | 1 | - | _ | * | | |-------|-----------|-------------|---|---|---|---|---|--| | TTCFS | 0101 0010 | SF←CF, CF←1 | 1 | 1 | 1 | - | * | | | TZS | 0101 1011 | SF←ZF | 1 | 1 | - | - | * | | ### (12) Interrupt control | Mnemonic | Object code ( binary ) | Operation description | Byte | Cycle | Flag | | | |----------|------------------------|-------------------------------------------|------|-------|------|---|---| | | | | | | С | | S | | CIL r | 0110 0011 11rr rrrr | IL←IL & r | 2 | 2 | - | - | 1 | | DICIL r | 0110 0011 10rr rrrr | EIF←0,IL←IL&r | 2 | 2 | - | - | 1 | | EICIL r | 0110 0011 01rr rrrr | EIF←1,IL←IL&r | 2 | 2 | - | - | 1 | | EXAE | 0111 0101 | MASK↔Acc | 1 | 1 | - | - | 1 | | RTI | 0100 1101 | SP←SP+1,FLAG.PC | 1 | 2 | * | * | * | | | | $\leftarrow$ STACK[SP],EIF $\leftarrow$ 1 | | | | | | ### (13) CPU control | Mnemonic | Object code ( binary ) | Operation description | Byte | Cycle | Flag | | | |----------|------------------------|-----------------------|------|-------|------|---|---| | | | | | | C | Z | S | | NOP | 0101 0110 | no operation | 1 | 1 | - | - | - | ### (14) Timer/Counter & Data pointer & Stack pointer control | Mnemonic | Object code ( binary ) | Operation description | Byte | Cycle | Flag | | | |----------|------------------------|---------------------------|------|-------|--------------|---|---| | | | | | | $\mathbf{C}$ | Z | S | | LDADPL | 0110 1010 1111 1100 | $Acc\leftarrow[DP]_{L}$ | 2 | 2 | - | Z | 1 | | LDADPM | 0110 1010 1111 1101 | $Acc \leftarrow [DP]_{M}$ | 2 | 2 | - | Z | 1 | | LDADPH | 0110 1010 1111 1110 | Acc←[DP] <sub>H</sub> | 2 | 2 | - | Z | 1 | | LDASP | 0110 1010 1111 1111 | Acc←SP | 2 | 2 | - | Z | 1 | | LDATAL | 0110 1010 1111 0100 | $Acc \leftarrow [TA]_{L}$ | 2 | 2 | - | Z | 1 | | LDATAM | 0110 1010 1111 0101 | Acc←[TA] <sub>M</sub> | 2 | 2 | - | Z | 1 | | LDATAH | 0110 1010 1111 0110 | Acc←[TA] <sub>H</sub> | 2 | 2 | - | Z | 1 | | LDATBL | 0110 1010 1111 1000 | Acc←[TB] <sub>L</sub> | 2 | 2 | - | Z | 1 | | LDATBM | 0110 1010 1111 1001 | Acc←[TB] <sub>M</sub> | 2 | 2 | - | Z | 1 | | LDATBH | 0110 1010 1111 1010 | Acc←[TB] <sub>H</sub> | 2 | 2 | - | Z | 1 | | STADPL | 0110 1001 1111 1100 | $[DP]_L \leftarrow Acc$ | 2 | 2 | - | - | 1 | | STADPM | 0110 1001 1111 1101 | $[DP]_{M} \leftarrow Acc$ | 2 | 2 | - | - | 1 | | STADPH | 0110 1001 1111 1110 | $[DP]_{H} \leftarrow Acc$ | 2 | 2 | - | - | 1 | | STASP | 0110 1001 1111 1111 | SP←Acc | 2 | 2 | - | - | 1 | | STATAL | 0110 1001 1111 0100 | [TA] <sub>L</sub> ←Acc | 2 | 2 | - | - | 1 | | STATAM | 0110 1001 1111 0101 | [TA] <sub>M</sub> ←Acc | 2 | 2 | - | - | 1 | | STATAH | 0110 1001 1111 0110 | [TA] <sub>H</sub> ←Acc | 2 | 2 | - | - | 1 | | STATBL | 0110 1001 1111 1000 | [TB] <sub>L</sub> ←Acc | 2 | 2 | - | - | 1 | | STATBM | 0110 1001 1111 1001 | [TB] <sub>M</sub> ←Acc | 2 | 2 | - | - | 1 | | STATBH | 0110 1001 1111 1010 | $[TB]_{H} \leftarrow Acc$ | 2 | 2 | - | - | 1 | ### \*\*\*\* SYMBOL DESCRIPTION | Symbol | Description | Symbol | Description | |----------------------|-------------------------------------|----------------------|---------------------------------------| | HR | H register | LR | L register | | PC | Program counter | DP | Data pointer | | SP | Stack pointer | STACK[SP] | Stack specified by SP | | A <sub>CC</sub> | Accumulator | FLAG | All flags | | CF | Carry flag | ZF | Zero flag | | SF | Status flag | GF | General flag | | EI | Enable interrupt register | IL | Interrupt latch | | MASK | Interrupt mask | PORT[p] | Port ( address : p ) | | TA | Timer/counter A | TB | Timer/counter B | | RAM[HL] | Data memory (address : HL ) | RAM[x] | Data memory (address : x ) | | ROM[DP] <sub>L</sub> | Low 4-bit of program memory | ROM[DP] <sub>H</sub> | High 4-bit of program memory | | [DP] <sub>L</sub> | Low 4-bit of data pointer register | [DP] <sub>M</sub> | Middle 4-bit of data pointer register | | [DP] <sub>H</sub> | High 4-bit of data pointer register | $[TA]_L([TB]_L)$ | Low 4-bit of timer/counter A | | | | | (timer/counter B) register | | $[TA]_{M}([TB]_{M})$ | Middle 4-bit of timer/counter A | $[TA]_{H}([TB]_{H})$ | High 4-bit of timer/counter A | | | (timer/counter B) register | | (timer/counter B) register | | $\leftarrow$ | Transfer | $\leftrightarrow$ | Exchange | | + | Addition | - | Substraction | | & | Logic AND | | Logic OR | | ^ | Logic XOR | f<br>1 | Inverse operation | | | Concatenation | # <b>k</b> | 4-bit immediate data | | X | 8-bit RAM address | у | 4-bit zero-page address | | p | 4-bit or 5-bit port address | b | Bit address | | r | 6-bit interrupt latch | PC <sub>11-6</sub> | Bit 11 to 6 of program counter | | LR <sub>1-0</sub> | Contents of bit assigned by bit | a <sub>5-0</sub> | Bit 5 to 0 of destination address for | | | 1 to 0 of LR | . , | branch instruction | | LR <sub>3-2</sub> | Bit 3 to 2 of LR | | |