## DRAM ## **64K x 4 DRAM** FAST PAGE MODE # AVAILABLE AS MILITARY SPECIFICATION - SMD 5962-92132 - MIL-STD-883 #### FEATURES - · Industry standard pinout and timing - All inputs, outputs and clocks are fully TTL compatible - · Single +5V±10% power supply - · Low power, 15mW standby; 150mW active, typical - · Optional PAGE MODE access cycle - Refresh modes: RAS\-ONLY, CAS\-BEFORE-RAS, and HIDDEN - · 256-cycle refresh distributed across 4ms - Specifications guaranteed over full military DRAM temperature range (-55°C to +125°C) | OPTIONS M | | MARK | IARKING | | | | | | |-----------|------------------------------------------------|------|---------|--|--|--|--|--| | | Timing | | | | | | | | | | 100ns access | -10 | | | | | | | | | 120ns access | -12 | | | | | | | | | 150ns access | -15 | | | | | | | | | Packages | | | | | | | | | | Ceramic DIP (300 mil) | C | No.101 | | | | | | | | Cerammic LCC | EC | No. 200 | | | | | | | | Ceramic LCC | EA | No. 201 | | | | | | | | NOTE: Contact Sectory for other package option | ns. | | | | | | | #### GENERAL DESCRIPTION The AS4C4067 883C is a randomly accessed solid-state memory containing 262,144 bits organized in a 65,536 x 4 configuration. The 16 address bits are entered 8 bits at a time using RAS\ to latch the first 8 bits and CAS\ the latter 8 bits. If WE\ goes LOW after data reaches the output pins, the output pins are activated and retain the selected cell data as long as CAS\ and OE\ remain LOW (regardless of WE\ or RAS\). This late WE\ pulse results in a READ-MODIFY-WRITE cycle. Data in is latched when WE\ strobes LOW. CAS\ may be toggled-in by holding RAS\ LOW to execute several faster READ, WRITE or READ-MODIFY-WRITE cycles within the RAS\ address defined page boundary. Returning RAS\ HIGH terminates the memory cycle and decreases chip current to a reduced standby level. Also, the chip is preconditioned for the next cycle during the RAS\ HIGH time. Memory cell data is retained in its correct state by maintaining power and executing a RAS\ (READ, WRITE, RAS\-ONLY or HIDDEN REFRESH) cycle so that all 256 combinations of RAS\ addresses are executed at least every 4ms (regardless of sequence). ## EQUIVALENT FUNCTIONAL BLOCK DIAGRAM PAGE MODE #### TRUTH TABLE | | | | | | ADDRE | SSES | | |------------------------|-------|-------|-------|-----|----------------|----------------|--------------------| | FUNCTION | RAS | CAS | WE | ŌE | t <sub>R</sub> | t <sub>C</sub> | | | Standby | Н | Н | Н | Н | X | X | High-Z | | READ | L | L | Н | L | ROW | COL | Data Out | | WRITE (EARLY-WRITE) | L | L | L | X | ROW | COL | Data In | | READ-WRITE | L | L | H→L→H | L→H | ROW | COL | Data Out, Data In | | PAGE-MODE READ | L | H→L→H | Н | L | ROW | COL | Data Out, Data Out | | PAGE-MODE WRITE | L | H→L→H | L | × | ROW | COL | Data In, Data In | | PAGE-MODE READ-WRITE | L | H→L→H | H→L→H | L→H | ROW | COL | Data Out, Data In | | RAS-ONLY REFRESH | L | Н | Х | Н | ROW | n/a | High-Z | | HIDDEN REFRESH | L→H→L | L | Н | L | ROW | COL | Data Out | | CAS-BEFORE-RAS REFRESH | H→L | L | Н | X | X | Х | High-Z | #### ABSOLUTE MAXIMUM RATINGS\* | Voltage on any pin relative to Vss | 1.5V to +7.0V | |-------------------------------------|-----------------| | Storage Temperature Range | -65°C to +150°C | | Power Dissipation | | | Lead Temperature (soldering 5 sec.) | | | Junction Temperature (Tj) | | | Short Circuit Output Current | | \*Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. ## ELECTRICAL CHARACTERISTICS AND RECOMMENDED DC OPERATING CONDITIONS (Notes: 4, 6, 7) (-55°C $\leq$ T<sub>C</sub> $\leq$ +125°C; Vcc = 5.0V $\pm$ 10%) | PARAMETER/CONDITION | SYMBOL | MIN | MAX | UNITS | NOTES | |--------------------------------------------------------------------------------------------------------------------------------|--------|-----|-----|-------|-------| | Supply Current from Vcc (Active); RAS and CAS Cycling;<br>tRC = tRC (MIN) | lcc1 | | 70 | mA | 2 | | Supply Current from Vcc (Active, PAGE MODE); $\overline{RAS} = V_{IL}$ , $\overline{CAS}$ Cycling; ${}^{t}PC = {}^{t}PC$ (MIN) | lcc2 | | 65 | mA | 2 | | Supply Current from Vcc (Standby); RAS and CAS = ViH | lcc3 | | 8 | mA | | | Supply Current from Vcc (REFRESH, RAS only); RAS Cycling, CAS = Vi⊩ | Icc4 | | 70 | mA | 2 | | Supply Current from Vcc (REFRESH, CAS-BEFORE-RAS); | Icc5 | | 70 | mA | 2 | | Output High Voltage (Ion = -5mA) | Vон | 2.4 | | V | 1 | | Output Low Voltage (IoL = 5mA) | Vol | | 0.4 | ٧ | 1 | | Input Leakage | Tin . | -5 | 5 | μА | | | Any input (0V ≤ Vin ≤ Vcc), all other pins = 0V | lı. | -5 | 5 | μА | | | Output Leakage (0 ≤ Vouт ≤ Vcc) | loz | -5 | 5 | μА | 1 | | PARAMETER/CONDITION | SYMBOL | MIN | MAX | UNITS | NOTES | |---------------------------------------|--------|-----|--------|-------|-------| | Vcc Supply Voltage | Vcc | 4.5 | 5.5 | ٧ | | | Vss Power Supply and Signal Reference | Vss | 0.0 | 0.0 | ٧ | 1 | | High Level Input Voltage, all inputs | ViH | 2.4 | Vcc+.5 | ٧ | 1 | | Low Level Input Voltage, all inputs | VIL | 5 | 0.8 | ٧ | 1 | #### CAPACITANCE | PARAMETER | SYMBOL | MIN | MAX | UNITS | NOTES | |-------------------------------------|--------|-----|-----|-------|-------| | Input Capacitance: A0-A8 | Cit | | 7 | pF | 2 | | Input Capacitance: RAS, CAS, WE, OE | Cl2 | | 7 | pF | 2 | | Output Capacitance: DQ | Co | | 8 | pF | 2 | # ASI) AUSTIN SEMICONDUCTOR, INC. ELECTRICAL CHARACTERISTICS AND RECOMMENDED AC OPERATING CONDITIONS (Notes: 4, 5, 6, 7, 8) (-55°C $\leq$ T C $\leq$ 125°C, VCC = 5.0V $\pm$ 10%) | AC CHARACTERISTICS | | - | 10 | -12 | | | | | | |---------------------------------------------|-------------------|-------|--------|-------|--------|-----|--------|-------|---------| | PARAMETER | SYM | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | NOTE | | Random READ or WRITE cycle time | t RC | 180 | 3.5 | 210 | | 250 | | ns | | | READ-MODIFY-WRITE cycle time | 1 RWC | 245 | | 280 | | 330 | 14 | ns | 20 | | PAGE-MODE cycle time | t PC | 75 | 5.572 | 90 | | 110 | | ns | 20 | | Access time from RAS\ | <sup>t</sup> RAC | | 100 | | 120 | | 150 | ns | 9 | | Access time from CAS\ | t CAC | 7.355 | 50 | | 60 | | 75 | ns | 10 | | RAS\ pulse width | ¹ RAS | 100 | 10,000 | 120 | 10,000 | 150 | 10,000 | ns | | | CAS\ pulse width | 'CAS | 50 | 10,000 | 60 | 10,000 | 75 | 10,000 | ns | | | RAS precharge time | t RP | 70 | | 80 | | 90 | | ns | | | RAS hold time | t RSH | 50 | | 60 | | 75 | | ns | | | RAS\ to CAS\ delay time | <sup>1</sup> RCD | 25 | 50 | 30 | 60 | 35 | 75 | ns | 16 | | CAS\ precharge time | <sup>t</sup> CPN | 15 | | 20 | | 25 | | ns | 20 | | CAS\ precharge time (PAGE-MODE) | t CP | 15 | | 20 | | 25 | | ns | 11 | | CAS to RAS\ set-up time | t CRP | 5 | | 5 | | 5 | 2 | ns | | | CAS\ hold time | ' CSH | 110 | | 120 | | 150 | | ns | | | Row address set-up time | 1 ASR | 0 | | 0 | | 0 | | ns | 20 | | Row address hold time | t RAH | 15 | | 15 | | 20 | | ns | | | Column address set-up time | 1 ASC | 0 | | 0 | | 0 | | ns | 20 | | Column address hold time | ¹ CAH | 20 | | 25 | | 25 | | ns | | | Column address hold time referenced to RAS\ | t AR | 70 | | 80 | | 100 | | ns | | | READ command set-up time | 'RCS | 0 | | 0 | | 0 | | ns | 20 | | READ command hold time referenced to CAS\ | t RCH | 0 | | 0 | | 0 | | ns | 20 | | READ command hold time referenced to RAS\ | t RRH | 10 | | 10 | | 10 | | ns | | | Output disable delay | ¹ OFF | 0 | 20 | 0 | 20 | 0 | 25 | ns | 12 | | Output disable | <sup>†</sup> OD | | 20 | | 20 | | 25 | ns | 12 | | Output Enable | ¹ OE | | 25 | | 25 | | 30 | ns | 13 | | WRITE command set-up time | <sup>1</sup> WCS | 0 | | 0 | 913365 | 0 | | ns | 14 | | WRITE command hold time | 1 WCH | 35 | | 40 | | 45 | | ns | | | WRITE command hold time referenced to RAS\ | 1 WCR | 85 | | 100 | | 120 | | ns | | | WRITE command pulse width | 1 WP | 35 | | 40 | | 45 | | ns | | | WRITE command to RAS\ lead time | ' RWL | 35 | | 40 | | 45 | | ns | | | WRITE command to CAS\ lead time | t CWL | 35 | | 40 | | 45 | | ns | | | Data-in set-up time | <sup>t</sup> DS | 0 | | 0 | | 0 | | ns | 15,20 | | Data-in hold time | t DH | 35 | | 35 | | 45 | | ns | 15 | | Data-in hold time referenced to RAS\ | <sup>1</sup> DHR | 85 | | 100 | | 120 | | ns | | | CAS\ to WRITE delay | <sup>†</sup> CWD | 70 | | 90 | | 110 | | ns | 14 | | RAS\ to WRITE delay | t RWD | 125 | | 145 | | 180 | | ns | 14 | | Transition time (rise or fall) | ¹T | 3 | 50 | 3 | 50 | 3 | 50 | ns | 20 | | CAS\ set-up time (CAS-BEFORE-RAS REFRESH) | * CSR | 10 | | 10 | | 10 | | ns | 17 | | CAS\ hold time (CAS-BEFORE-RAS REFRESH) | <sup>†</sup> CHR | 20 | | 25 | | 30 | | ns | 17 | | Refresh period (256 cycles distributed) | REFD | 100 | 4 | | 4 | | 4 | ms | 18 | | Refresh period (256 cycles burst) | <sup>t</sup> REFB | | 4 | 17.88 | 4 | | 4 | ms | 19 | | RAS\ to CAS\ precharge time | 1 RPC | 0 | | 0 | | 0 | | ns | 20 | | WE\ set-up time before RAS\ low | ¹WRP | 10 | | 10 | | 10 | | ns | 9,10,11 | | WE\ hold time after RAS\ low | | | | | | 10 | | ne | 9,10,11 | | CAS\ before RAS\ refresh | 'WRH | 10 | | 10 | | 10 | | ns | 3,10,11 | #### NOTES - All voltages referenced to Vss. - Specified values are obtained with the output load equal to 2TTL loads and 100pF to Vss. - 3. This parameter is sampled. $Vcc = 5V \pm 10\%$ , f = 1 MHz. - An initial pause of 100µs is required after power-up followed by any 8 RAS only refresh cycles or CBR refresh cycle (WE\ held high) before proper device operation is assured. - AC characteristics assume transition time (T)=5ns. This parameter is not measured. - VIL (MAX) and VIH (MIN) are reference levels for measuring timing of input signals. Transition times are measured between VIL and VIH. - In addition to meeting the transition rate specification, all input signals must transit between Vil and Vih (or between Vih and Vil) in a monotonic manner. - If CAS = VIH or OE = VIH, DQs are High-Z. If CAS = VIL or OE = VIL, DQs may contain data from the last valid READ cycle. - Assumes that <sup>t</sup>RCD < <sup>t</sup>RCD (MAX). - 10. Assumes that 'RCD ≥ 'RCD (MAX). - 11. If CAS is LOW at the falling edge of RAS, DQs will be maintained from the previous cycle. To initiate a new cycle and clear the data out buffer, CAS must be pulsed HIGH for ICP. Note 8 applies to determine valid data out. - This paramater refers to the time when the outputs are no longer driven. - If OE is taken LOW then HIGH, DQs go open. If OE is tied permanently LOW a READ-WRITE or READ-MODIFY-WRITE operation requires a separate READ and WRITE cycle. - 14. 'WCS, 'CWD and 'RWD are restrictive operating parameters in READ-MODIFY-WRITE cycle only. If 'WCS ≥ 'WCS (MIN) the cycle is an EARLY-WRITE cycle and the DQs will remain open circuit throughout the entire cycle. If 'CWD ≥ 'CWD (MIN) and 'RWD ≥ 'RWD (MIN), the cycle is a READ-WRITE and the DQs will contain data read from the selected address. When performing LATE-WRITE cycle 'WCS, 'CWD and 'RWD do not apply. - These parameters are referenced to CAS leading edge in EARLY-WRITE cycles and to the WE leading edge in LATE-WRITE or READ-MODIFY-WRITE cycles. - 16. Operation within the <sup>t</sup>RCD (MAX) limit ensures that <sup>t</sup>RAC (MAX) can be met. <sup>t</sup>RCD (MAX) is specified as a reference point only; if <sup>t</sup>RCD is greater than the specified <sup>t</sup>RCD (MAX) limit, then access time is controlled exclusively by <sup>t</sup>CAC. - 17. Enables on-chip refresh and address counters. - 18. A 256-cycle distributed refresh consists of an address location refresh cycle being performed within 15.625µS so that all 256 RAS address combinations are executed within 4ms (regardless of sequence). Micron recommends distributed refresh. - 19. A 256-cycle burst refresh consists of refreshing, as rapidly as minimum cycle time allows, all 256 combinations of RAS addresses (regardless of sequence). The refresh mode must be executed within 4ms. - 20. This parameter is a "conditionally" guaranteed parameter that is specified to aid with device application. It is not directly verified by a specific test but is used, with several other parameters, in the performance verification of other attributes. - A HIDDEN REFRESH may also be performed after a Write cycle. In this case WE = LOW and OE = HIGH. ## READ CYCLE ## (OE = DON'T CARE) # READ-WRITE CYCLE (LATE-WRITE and READ-MODIFY-WRITE CYCLES) \*Not required for LATE-WRITE cycle ### PAGE-MODE READ CYCLE ### PAGE-MODE EARLY-WRITE CYCLE (OE = DON'T CARE) DON'T CARE W UNDEFINED ### RAS-ONLY REFRESH CYCLE (ADDR = A0-A7; WE = DON'T CARE) ### CAS-BEFORE-RAS REFRESH CYCLE (A0-A7; WE, OE = DON'T CARE) ### HIDDEN REFRESH CYCLE 21 (WE = HIGH) ### **ELECTRICAL TEST REQUIREMENTS** | MIL-STD-883 TEST REQUIREMENTS | SUBGROUPS<br>(per Method 5005, Table I) | |----------------------------------------------------------------|-----------------------------------------| | INTERIM ELECTRICAL (PRE-BURN-IN) TEST PARAMETERS (Method 5004) | 2, 8A, 10 | | FINAL ELECTRICAL TEST PARAMETERS<br>(Method 5004) | 1*, 2, 3, 7*, 8, 9, 10, 11 | | GROUP A TEST REQUIREMENTS<br>(Method 5005) | 1, 2, 3, 4**, 7, 8, 9, 10, 11 | | GROUP C AND D END-POINT ELECTRICAL PARAMETERS (Method 5005) | 1, 2, 3, 7, 8, 9, 10, 11 | PDA applies to subgroups 1 and 7. Subgroup 4 shall be measured only for initial qualification and after process or design changes, which may affect input or output capacitance.