

# BAND PASS FILTER FOR AUDIO SPECTRUM ANALYZER DISPLAY

#### **■** GENERAL DESCRIPTION

The NJU7505 is a band pass filter for audio spectrum analyzer display.

It consists of high and low band pass filters, CR oscillation circuit, control circuit and DC transfer circuit.

Each band pass filter using the switched capacitor filter technology operates at the shared time by 5 bands which filter constant is switched by the internal clock.

Therefore, the audio signal shared of 5 bands is output from a serial output terminal.

The 10 bands version using the double by the cascade connection is prepared.

### **■ PACKAGE OUTLINE**





#### **■ FEATURES**

- BPF for the audio spectrum analyzer display of the 5 bands
- 10 bands extension is available by the cascade connection (Version of A: For 5-band application by the single) (Version of B: For 10-band application by the double)
- BPF using the switched capacitor filter technology
- CR oscillation circuit on chip (External clock input is available)
- Power-on initialization circuit on chip (External reset input is available)
- C-MOS Technology
- Package Outline

DIP8, DMP8

### **■ PIN CONFIGURATION**



## **■ BLOCK DIAGRAM**



## **■ TERMINAL DESCRIPTION**

| NO. | SYMBOL           | FUNCTION                                                                          |  |  |  |  |  |
|-----|------------------|-----------------------------------------------------------------------------------|--|--|--|--|--|
| 1   | OSC1             | External Resistor connecting terminal.                                            |  |  |  |  |  |
| 2   | OSC2             | External Resistor connecting terminal or External clock input terminal.           |  |  |  |  |  |
| 3   | RST/CLKO         | Both as Reset input terminal                                                      |  |  |  |  |  |
| 3   | K31/CLKO         | and the clock of (2/3)*fosc output terminal.                                      |  |  |  |  |  |
| 4   | RD               | Trigger signal for reading-out the A <sub>OUT</sub> of each band output terminal. |  |  |  |  |  |
| 5   | $V_{SS}$         | GND 0V                                                                            |  |  |  |  |  |
| 8   | $V_{DD}$         | Positive power supply +5.0 V                                                      |  |  |  |  |  |
| 6   | A <sub>OUT</sub> | Peak voltage of each band output terminal.                                        |  |  |  |  |  |
| 7   | A <sub>IN</sub>  | Audio signal input terminal.                                                      |  |  |  |  |  |

#### ■ VERSION LINEUP AND PEAK FREQUENCY

The NJU7505 prepares two version of A and B which are different of the peak frequency of each bands. The version of A is recommended for the 5 bands application using the single and the version of B is recommended for the 10 bands using the double by the cascade connection, however, the version of A can be used for the 10 bands using the double and the version of B can be used for the 5 bands using the single.

|      | Peak Frequency ( Hz ) |              |                  |              |  |  |  |  |
|------|-----------------------|--------------|------------------|--------------|--|--|--|--|
| Band | Using th              | e single     | Using the double |              |  |  |  |  |
|      | Version of A          | Version of B | Version of A     | Version of B |  |  |  |  |
| f1a  | 12k                   | 18k          | 12k              | 18k          |  |  |  |  |
| f1b  | -                     | -            | 8k               | 12k          |  |  |  |  |
| f2a  | 3.5k                  | 5.3k         | 3.5k             | 5.3k         |  |  |  |  |
| f2b  | -                     | -            | 2.3k             | 3.5k         |  |  |  |  |
| f3a  | 1k                    | 1.5k         | 1k               | 1.5k         |  |  |  |  |
| f3b  | •                     | •            | 670              | 1k           |  |  |  |  |
| f4a  | 250                   | 375          | 250              | 375          |  |  |  |  |
| f4b  | -                     | -            | 165              | 250          |  |  |  |  |
| f5a  | 63                    | 95           | 63               | 95           |  |  |  |  |
| f5b  | -                     | -            | 42 <sup>*</sup>  | 63           |  |  |  |  |

- Note 1) The bands of f1a, f2a, ... f5a correspond to the master side and the bands of f1b, f2b, ... f5b correspond to the slave side at the cascade connection of the double.
- Note 2) It may not be output along the expectation at the peak frequency of \* marking, since the sampling time is not enough.



#### **■ FUNCTIONAL DESCRIPTION**

Interface to external controller

The example of the interface between the NJU7505 and the external controller is shown below;

(1) Example of the interface to the external controller (Using the single)

After the RST signal from the external controller is input and then the internal circuit is initialized, each band data is output as shown below timing chart;

Since the RD signal is output before each band is switched, the external controller is to count the number of the RD signal and is to recognize the status of the band and is to read the output data from the  $A_{OUT}$  terminal through the external A/D converter.

The output type of the external controller connected to the RST/CLKO terminal as the RST input should be the N-channel and open-drain type or the diode should be connected between the RST/CLKO terminal and the output terminal of the external controller, so that the voltage of the RST/CLKO terminal is not gotten over the  $V_{SS}$  level.



Since the RD signal is output before  $248/f_{OSC}$  of each band switched, the output data should be read out within the limited time as shown right;



If the  $\overline{\text{RST}}$  signal which pulse width is more than  $4/f_{\text{OSC}}$  is input, the internal circuit is initialized and the data of f1 band is output from the  $A_{\text{OUT}}$  terminal after  $52/f_{\text{OSC}}$  of the rise edge of the RST signal.



(2) Example of the interface to the external controller (Using the double)

The 10 bands application is available using the cascade connection of the double NJU7505 as shown blow.

After the RST signals from the external controller are input to each of the master and the slave of the NJU7505 and then each internal circuit is initialized, each band data is output as shown below timing chart;

Since the RD signals are output from the master and the slave before each band is switched, the external controller is to count the number of the RD signals and is to recognize the status of the band and is to read the output data from each  $A_{OUT}$  terminals through the external A/D converter.

The master clock for the slave is provided with the output signal from the RST/CLKO terminal of the master. The master clock for the slave is stopped when the RST signal is input from the external controller to the master, so that the RST/CLKO terminal of the master is used both as the RST input of the master and the master clock for the slave.

The output type of the external controller connected to each RST/CLKO terminal as the RST input should be the N-channel and open-drain type or the diode's should be connected between each  $\overline{RST}/CLKO$  terminal and the output terminals of the external controller, so that the voltage of each  $\overline{RST}/CLKO$  terminal is not gotten over the  $V_{SS}$  level.





Since each RD signal of the master and the slave is output before 248/f<sub>OSC</sub> (248/f<sub>OSC</sub>\*3/2) of each band switched, the output data should be read out within the limited time as shown right;

\* The "()" is corresponded to the slave.



If the  $\overline{\text{RST}}$  signal which pulse width is more than  $4/f_{\text{OSC}}$  is input to the master, the internal circuit is initialized and the data of f1 band is output from the  $A_{\text{OUT}}$  terminal of the master after  $52/f_{\text{OSC}}$  of the rise edge of the RST signal.

The RST signal for the slave should be set to "L" level while the RST signal for the master is "L" level and should keep "L" level more than  $6/f_{OSC}$ . So the slave operates as same as the master after  $78/f_{OSC}$  of the rise edge of the RST signal for the slave.



## ■ ABSOLUTE MAXIMUM RATINGS

(Ta=25°C)

| PARAMETER                | SYMBOL    | RATINGS                | UNIT                         | NOTE |
|--------------------------|-----------|------------------------|------------------------------|------|
| Supply Voltage           | $V_{DD}$  | -0.3 to +7             | V                            |      |
| Input Voltage            | $V_{IN}$  | $-0.3$ to $V_{DD}+0.3$ | -0.3 to V <sub>DD</sub> +0.3 |      |
| input voitage            | $V_{IO}$  | -0.3 to 0              | ٧                            | 5, 8 |
| Output Voltage           | $V_{OUT}$ | $-0.3$ to $V_{DD}+0.3$ | V                            |      |
| Power Dissipation        | $P_{D}$   | 500(DIP), 300(DMP)     | mW                           |      |
| Operating<br>Temperature | $T_{opr}$ | -30 to 85              | °C                           |      |
| Storage Temperature      | $T_{stg}$ | -55 to 125             | °C                           |      |

- Note 3) If the IC are used on condition above the absolute maximum ratings, the IC may be destroyed. Using the IC within electric characteristic conditions will cause malfunction and poor reliability.
- Note 4) All voltage values are specified as  $V_{SS} = 0V$ .
- Note 5) When the voltage of the RST/CLKO terminal is gotten over the  $V_{SS}$  level, the diode should be connected between the RST/CLKO terminal and the external.
- Note 6) Decoupling capacitor should be connected between the  $V_{DD}$  terminal and the  $V_{SS}$  due to the stabilization of the operation.
- Note 7) Applied to the  $\underline{A_{IN}}$  or the OSC2 terminals.
- Note 8) Applied to the RST/CLKO terminal.

# **■ ELECTRICAL CHARACTERISTICS**

DC CHARACTERISTICS

 $(V_{DD}=5V, V_{SS}=0V, Ta=25^{\circ}C)$ 

|                       |                    |                                             |                                    | ( 22 , 66 , ,        |       |       |        |         |      |
|-----------------------|--------------------|---------------------------------------------|------------------------------------|----------------------|-------|-------|--------|---------|------|
| PARAMETER             | SYMBOL             | CONDITITONS                                 |                                    |                      | MIN   | TYP   | MAX    | UNIT    | NOTE |
| Operating Voltage     | $V_{DD}$           |                                             |                                    |                      | 4.5   | 5.0   | 6.0    | V       |      |
| Operating Current     | $I_{DD}$           | V <sub>DD</sub> TERMINAL                    |                                    |                      | -     | 6.0   | 12     | mA      |      |
| Input Leak Current 1  | I <sub>IL1</sub>   | A <sub>IN</sub> TERMINAL                    |                                    | V <sub>IL1</sub> =0V | -0.1  | -0.05 | -0.033 | mA      |      |
| input Leak Current 1  | $I_{\mathrm{IH1}}$ | A <sub>IN</sub> I ERIVIINAL                 |                                    | $V_{IH1}=5V$         | 0.033 | 0.05  | 0.1    |         |      |
| Input Leak Current 2  | $I_{\rm IL2}$      | RST/CLKO TERMINAL V <sub>IH2</sub> =0V      |                                    |                      | -0.2  | -0.1  | -0.05  | mA      |      |
| External Clock        | $V_{ILC}$          | OSC2 TERMINAL                               |                                    |                      | 0     | -     | 1.5    | V       |      |
| Input Voltage         | $V_{IHC}$          | USCZ TERWINAL                               |                                    | 3.5                  | -     | 5.0   | V      |         |      |
| Output Voltage 1      | $V_{OL1}$          | RD TERMINAL                                 | I <sub>OL1</sub> =                 | =100μA               | 0     | ı     | 0.5    | V       |      |
| Output voltage 1      | $V_{OH1}$          | ND TENVIINAL                                | I <sub>OH1</sub> =                 | 100μA                | 4.5   | -     | 5.0    | V       |      |
| Output Voltage 2      | $V_{OL2}$          | RST/CLKO                                    | I <sub>OL1</sub> =                 | -100μA               | 0     | -     | 0.5    | V       |      |
|                       | $V_{OH2}$          | TERMINAL I <sub>OH1</sub>                   |                                    | =-5μA                | 4.25  | 4.5   | 4.75   | V       |      |
| Output Offset Voltage | $V_{OS}$           | A <sub>OUT</sub> TERMINAL                   | DUT TERMINAL A <sub>IN</sub> :OPEN |                      | -     | -     | 300    | mV      |      |
| BPF Output Voltage    | $V_{OUT}$          | A <sub>OUT</sub> TERMINAL Sine Wave Input   |                                    | -                    | 26.0  | -     | dB     | 9,10,11 |      |
|                       |                    | $f_{IN}$ =f1 to f5 $V_{IN}$ =200m $V_{p-p}$ |                                    | 3.5                  | -     | -     | V      | 9,10    |      |

Note 9) This specification is tested on condition of f<sub>CLK</sub>=400KHz (The external clock is input to the OSC2 terminal through the capacitor for AC coupling.

Note 10) Each input frequency of f1 to f5 is referred to the table of the " VERSION LINEUP AND PEAK FREQUENCY".

Note 11) This specification is calculated from "  $V_{OUT}/V_{IN}$  ".

## **■** AC CHARACTERISTICS

(  $V_{DD}$ =4.5 to 6.0V,  $V_{SS}$ =0V, Ta=25°C)

| PARAMETER                | SYMBOL            | CONDITIONS        |                                          | MIN                                      | TYP                                            | MAX | UNIT | NOTE |
|--------------------------|-------------------|-------------------|------------------------------------------|------------------------------------------|------------------------------------------------|-----|------|------|
| Oscillation Clock Freq   | f <sub>OSC</sub>  | RST/CLKO Terminal | $V_{DD}=5V$                              | 360                                      | 400                                            | 440 | KHz  | 12   |
| External Clock Frequency | f <sub>CLK</sub>  | RST/CLKO Terminal | $V_{ILC}$ =0 $V$<br>$V_{IHC}$ = $V_{DD}$ |                                          | 400                                            | 800 | KHz  | 13   |
| RD Pulse Width           | t <sub>PWRD</sub> | RD Terminal       | Master                                   |                                          | 8/f <sub>OSC</sub><br>8/f <sub>CLK</sub>       |     | μs   | 14   |
|                          |                   |                   | Slave                                    |                                          | 12/f <sub>OS</sub><br>c<br>12/f <sub>CLK</sub> |     |      |      |
| RST Pulse Width          | t <sub>PWRS</sub> | RST/CLKO Terminal | Master                                   | 4/f <sub>OSC</sub><br>4/f <sub>CLK</sub> |                                                |     | μs   | 15   |
| KST Puise Wlath          |                   |                   | Slave                                    | 6/f <sub>OSC</sub><br>6/f <sub>CLK</sub> |                                                |     |      |      |
| RST Rise/Fall Time       | tr, tf            | RST/CLKO Terminal |                                          |                                          |                                                | 100 | nA   | 15   |

Note 12) The example for the CR Oscillation



RT: 13KΩ(±2%)

CT: 220pF(±5%)

\*The oscillation clock frequency is calculated from the output frequency of the  $\overline{\text{RST}}/\text{CLKO}$  terminal by 3/2.

Note 13) The example for the external clock input



The input signal for the OSC2 terminal should be the condition of the pulse of DUTY50%±10%.

\* The oscillation clock frequency is calculated from the output frequency of the RST/CLKO terminal by 3/2.

Note 14) The output wave form of the RD terminal.



Note 15) The input wave form of the  $\overline{\text{RST}}$  terminal.

$$\begin{array}{c|c}
tf & T_{PWRS} & tr \\
\hline
0.8V_{DD} & 0.8V_{DD} \\
0.2V_{DD} & 0.2V_{DD}
\end{array}$$

# ■ APPLICATION CIRCUIT (1)



- \*1) The capacitor for AC coupling connected to the A<sub>IN</sub> terminal should be needed.
- \*2) Connecting the attenuator, the dynamic range of the display can be changed.
  \*3) When the voltage of the output terminal of the µCOM gets over the V<sub>SS</sub> level, the diode should be connected between the RST/CLKO terminal and the output of the  $\mu\dot{C}OM$ .

# ■ APPLICATION CIRCUIT (2)



- \*1 ) The capacitor for AC coupling connected to the A<sub>IN</sub> terminal should be needed.
- \*2) Connecting the attenuator, the dynamic range of the display can be changed.
- \*3 ) When the voltage of the output terminal of the  $\mu$ COM gets over the V<sub>SS</sub> level, the diode should be connected between the RST/CLKO terminal and the output of the  $\mu$ COM.

#### [CAUTION]

The specifications on this databook are only given for information , without any guarantee as regards either mistakes or omissions. The application circuits in this databook are described only to show representative usages of the product and not intended for the guarantee or permission of any right including the industrial rights