6251-494-1PD ## Contents | Page | Section | Title | |------|----------|------------------------------------------------------------------| | 5 | 1. | Introduction | | 6 | 1.1. | Features of the MSP 34x8G Family | | 6 | 1.2. | MSP 34x8G Version List | | 7 | 1.3. | MSP 34x8G Versions and their Application Fields | | 8 | 2. | Functional Description | | 9 | 2.1. | Architecture of the MSP 34x8G Family | | 9 | 2.2. | Sound IF Processing | | 9 | 2.2.1. | Analog Sound IF Input | | 9 | 2.2.2. | Demodulator: Standards and Features | | 10 | 2.2.3. | Preprocessing of Demodulator Signals | | 10 | 2.2.4. | Automatic Sound Select | | 10 | 2.3. | Preprocessing for SCART and I <sup>2</sup> S Input Signals | | 12 | 2.4. | Source Selection and Output Channel Matrix | | 12 | 2.4.1. | Mixing Unit | | 12 | 2.5. | Audio Baseband Processing | | 12 | 2.5.1. | Automatic Volume Correction (AVC) | | 12 | 2.5.2. | Loudspeaker and Aux Outputs | | 12 | 2.5.3. | Quasi-Peak Detector | | 13 | 2.6. | SCART Signal Routing | | 13 | 2.6.1. | SCART DSP In and SCART Out Select | | 13 | 2.6.2. | Stand-by Mode | | 13 | 2.7. | I <sup>2</sup> S Bus Interfaces | | 13 | 2.7.1. | Synchronous I2S-Interface(s) | | 13 | 2.7.2. | Asynchronous I2S-Interface | | 14 | 2.8. | ADR Bus Interface | | 14 | 2.9. | Digital Control I/O Pins and Status Change Indication | | 14 | 2.10. | Preemphasis | | 14 | 2.11. | Clock PLL Oscillator and Crystal Specifications | | 15 | 3. | Control Interface | | 15 | 3.1. | I <sup>2</sup> C Bus Interface | | 15 | 3.1.1. | Device and Subaddresses | | 16 | 3.1.2. | Protocol Description | | 17 | 3.1.3. | Proposals for General MSP 34x8G I <sup>2</sup> C Telegrams | | 17 | 3.1.3.1. | Symbols | | 17 | 3.1.3.2. | Write Telegrams | | 17 | 3.1.3.3. | Read Telegrams | | 17 | 3.1.3.4. | Examples | | 17 | 3.2. | Start-Up Sequence: Power-Up and I <sup>2</sup> C Controlling | | 17 | 3.3. | MSP 34x8G Programming Interface | | 17 | 3.3.1. | User Registers Overview | | 20 | 3.3.2. | Description of User Registers | | 21 | 3.3.2.1. | STANDARD SELECT Register | | 21 | 3.3.2.2. | STANDARD RESULT Register | | 22 | 3.3.2.3. | Write Registers on I <sup>2</sup> C Subaddress 10 <sub>hex</sub> | | 24 | 3.3.2.4. | Read Registers on I <sup>2</sup> C Subaddress 11 <sub>hex</sub> | ## Contents, continued | Page | Section | Title | |------|-----------|------------------------------------------------------------------| | 25 | 3.3.2.5. | Write Registers on I <sup>2</sup> C Subaddress 12 <sub>hex</sub> | | 31 | 3.3.2.6. | Read Registers on I <sup>2</sup> C Subaddress 13 <sub>hex</sub> | | 33 | 3.4. | Programming Tips | | 33 | 3.5. | Examples of Minimum Initialization Codes | | 33 | 3.5.1. | B/G-FM (A2 or NICAM) | | 33 | 3.5.2. | BTSC-Stereo | | 33 | 3.5.3. | BTSC-SAP with SAP at Loudspeaker Channel | | 34 | 3.5.4. | FM-Stereo Radio | | 34 | 3.5.5. | Automatic Standard Detection | | 34 | 3.5.6. | Software Flow for Interrupt driven STATUS Check | | 35 | 4. | Specifications | | 35 | 4.1. | Outline Dimensions | | 37 | 4.2. | Pin Connections and Short Descriptions | | 40 | 4.3. | Pin Descriptions | | 43 | 4.4. | Pin Configurations | | 47 | 4.5. | Pin Circuits | | 49 | 4.6. | Electrical Characteristics | | 49 | 4.6.1. | Absolute Maximum Ratings | | 50 | 4.6.2. | Recommended Operating Conditions ( $T_A = 0$ to 70 °C) | | 50 | 4.6.2.1. | General Recommended Operating Conditions | | 50 | 4.6.2.2. | Analog Input and Output Recommendations | | 51 | 4.6.2.3. | Recommendations for Analog Sound IF Input Signal | | 52 | 4.6.2.4. | Crystal Recommendations | | 53 | 4.6.3. | Characteristics | | 53 | 4.6.3.1. | General Characteristics | | 54 | 4.6.3.2. | Digital Inputs, Digital Outputs | | 55 | 4.6.3.3. | Reset Input and Power-Up | | 56 | 4.6.3.4. | I <sup>2</sup> C-Bus Characteristics | | 57 | 4.6.3.5. | I <sup>2</sup> S-Bus Characteristics | | 59 | 4.6.3.6. | Analog Baseband Inputs and Outputs, AGNDC | | 61 | 4.6.3.7. | Sound IF Inputs | | 61 | 4.6.3.8. | Power Supply Rejection | | 62 | 4.6.3.9. | Analog Performance | | 65 | 4.6.3.10. | Sound Standard Dependent Characteristics | | 68 | 5. | Appendix A: Overview of TV-Sound Standards | | 68 | 5.1. | NICAM 728 | | 69 | 5.2. | A2-Systems | | 70 | 5.3. | BTSC-Sound System | | 70 | 5.4. | Japanese FM Stereo System (EIA-J) | | 71 | 5.5. | FM Satellite Sound | | 71 | 5.6. | FM-Stereo Radio | ## Contents, continued | Page | Section | Title | |------|----------|----------------------------------------------------------------------| | 72 | 6. | Appendix B: Manual Mode | | 72 | 6.1. | Demodulator Write and Read Registers for Manual Mode | | 73 | 6.2. | DSP Write and Read Registers for Manual Mode | | 74 | 6.3. | Manual Mode: Description of Demodulator Write Registers | | 74 | 6.3.1. | Automatic Switching between NICAM and Analog Sound | | 74 | 6.3.1.1. | Function in Automatic Sound Select Mode | | 74 | 6.3.1.2. | Function in Manual Mode | | 75 | 6.3.2. | A2 Threshold | | 75 | 6.3.3. | Carrier-Mute Threshold | | 76 | 6.3.4. | DCO-Registers | | 77 | 6.4. | Manual Mode: Description of Demodulator Read Registers | | 77 | 6.4.1. | NICAM Mode Control/Additional Data Bits Register | | 77 | 6.4.2. | Additional Data Bits Register | | 77 | 6.4.3. | CIB Bits Register | | 78 | 6.4.4. | NICAM Error Rate Register | | 78 | 6.4.5. | Automatic Search Function for FM-Carrier Detection in Satellite Mode | | 79 | 6.5. | Manual Mode: Description of DSP Write Registers | | 79 | 6.5.1. | Additional Channel Matrix Modes | | 79 | 6.5.2. | FM Fixed Deemphasis | | 79 | 6.5.3. | FM Adaptive Deemphasis | | 79 | 6.5.4. | NICAM Deemphasis | | 80 | 6.5.5. | Identification Mode for A2 Stereo Systems | | 80 | 6.6. | Manual Mode: Description of DSP Read Registers | | 80 | 6.6.1. | Stereo Detection Registerfor A2 Stereo Systems | | 80 | 6.6.2. | DC Level Register | | 80 | 6.7. | Demodulator Source Channels in Manual Mode | | 80 | 6.7.1. | Terrestrial Sound Standards | | 80 | 6.7.2. | SAT Sound Standards | | 82 | 6.8. | Exclusions of Audio Baseband Features | | 82 | 6.9. | Phase Relationship of Analog Outputs | | 83 | 7. | Appendix C: Application Circuit | | 84 | 8. | Data Sheet History | ## **Multistandard Sound Processor Family** The hardware and software description in this document is valid only for the MSP 3438G version A1. All new versions of the MSP 3438G and all other mentioned members of the MSP 34x8G family will be realized within the MSP 44x8G family with an extended feature set. Please refer to the appropriate data sheet. #### 1. Introduction The MSP 34x8G family of Multistandard Sound Processors covers the sound processing of all analog TV-Standards worldwide, as well as the NICAM digital sound standards. The full TV sound processing, starting with analog sound IF signal-in, down to processed analog AF-out, is performed on a single chip. Figure 1–1 shows a simplified functional block diagram of the MSP 34x8G. The high-quality A/D and D/A converters offer the full audio bandwidth of 20 kHz and the backend DSP processing is performed at a 48 kHz sample rate. The MSP 34x8G has been designed for the usage in hybrid set-top boxes and multimedia applications. Its asynchronous I<sup>2</sup>S slave interface allows the reception of digital stereo signals with arbitrary sample rates ranging from 5 to 50 kHz. Synchronization is per- formed by means of an adaptive sample rate converter. The processed standards include the multichannel television sound signal (MTS) which conforms to the recommendations of the BTSC, as well as the Japanese FM-FM multiplex standard (EIA-J). For these standards, optimum stereo separation is achieved without any adjustment. In addition, the MSP 34x8G is also able to receive FM stereo radio and, in conjunction with the DRP 3510, ASTRA Digital Radio (ADR). The DBX noise reduction is performed alignment-free. The MSP 34x8G versions are pin and software compatible to other MSP families. Standard selection requires only a single I<sup>2</sup>C transmission. Several built-in automatic functions detect the actual sound standard (Automatic Standard Detection) or evaluate pilot levels and identification signals. Automatic switching between mono/stereo/bilingual is performed by the Automatic Sound Selection. A status change indication signal makes polling of status information unnecessary. The ICs are produced in submicron CMOS technology and are available in the following packages: PQFP80, PLQFP64, PLCC68, and PSDIP64. Fig. 1–1: Simplified functional block diagram of the MSP 34x8G ## 1.1. Features of the MSP 34x8G Family | Feature | 3408 | 3418 | 3438 | 3448 | 3458 | |-------------------------------------------------------------------------------------------------------------------|------|------|------|------|------| | Standard Selection with single I <sup>2</sup> C transmission | Χ | X | Х | X | Χ | | Automatic Sound Selection (mono, stereo, or bilingual) | Χ | Χ | Х | X | Χ | | Automatic Carrier Mute function | Χ | X | Х | X | Χ | | Interrupt output programmable (indicating status change) | Χ | X | Х | Х | Χ | | Loudspeaker and Aux channel with volume | Χ | X | Х | X | Χ | | AVC: Automatic Volume Correction | Χ | X | Х | X | Χ | | Processing of all deemphasis filtering | Χ | X | Х | X | Χ | | Two selectable sound IF (SIF) inputs | Χ | X | Х | X | Χ | | Four stereo SCART (line) inputs, one mono input; two stereo SCART outputs | Χ | X | Х | X | Χ | | Complete SCART in/out switching matrix | Χ | X | Х | X | Χ | | Two 48 kHz I <sup>2</sup> S inputs; one async. 550 kHz I <sup>2</sup> S input; one 48 kHz I <sup>2</sup> S output | Χ | X | х | X | Χ | | Automatic Standard Detection of terrestrial TV standards | Χ | X | Х | X | Χ | | All analog FM-Stereo A2 standards | Χ | X | | | Χ | | Simultaneous demodulation of high-deviation FM-Mono and NICAM | Χ | X | | | Χ | | Very high-deviation FM-Mono mode | Χ | X | | | Χ | | FM demodulation of all analog satellite standards | Χ | X | | | Χ | | Adaptive deemphasis for satellite (Wegener-Panda, according to ASTRA specification) | Χ | X | | | Χ | | ASTRA Digital Radio (ADR) in conjunction with DRP 3510A | Χ | X | | | Χ | | All NICAM standards | | X | | | Χ | | Demodulation of the BTSC multiplex signal and the SAP channel | | | Х | X | Χ | | Alignment-free digital DBX noise reduction | | | Х | X | Χ | | BTSC stereo separation (MSP 3448G also EIA-J) significantly better than specification | | | Х | X | Χ | | SAP and stereo detection for BTSC system | | | Х | Χ | Χ | | Demodulation of the FM-Radio multiplex signal | | | Х | Χ | Χ | | Korean FM-Stereo A2 standard | | | | Χ | Χ | | Alignment-free Japanese standard EIA-J | | | | X | X | ## 1.2. MSP 34x8G Version List | Version | Status | Description | |-----------|-------------------------------|-----------------------------------------------------------------| | MSP 3408G | will be realized as MSP 4408G | A2 Version | | MSP 3418G | will be realized as MSP 4418G | NICAM Version (can handle all A2 systems and all NICAM systems) | | MSP 3438G | A1 available | BTSC Version | | MSP 3448G | will be realized as MSP 4448G | NTSC Version (can handle A2 Korea, BTSC, and Japanese EIA-J) | | MSP 3458G | will be realized as MSP 4458G | Global Version (can handle all systems) | ## 1.3. MSP 34x8G Versions and their Application Fields Table 1–1 provides an overview of TV sound standards that can be processed by the MSP 34x8G family. In addition, the MSP 34x8G is able to handle the terrestrial FM-Radio standard. With the MSP 34x8G, a complete multimedia receiver covering all TV sound standards together with terrestrial and satellite radio sound can be built; even ASTRA Digital Radio can be processed (with a DRP 3510A coprocessor). Table 1–1: TV Stereo Sound Standards covered by the MSP 34x8G Family (details see Appendix A) | | ISP V | /ersic | n | System Position of Sound Carrier / MHz | | Sound<br>Modulation | Color<br>System | Broadcast e.g. in: | |------|-------|--------|------|----------------------------------------|--------------------------------------|---------------------------------------------------------------------|-----------------|------------------------| | 3408 | | | | B/G | 5.5/5.7421875 | FM-Stereo (A2) | PAL | Germany | | | | | | Б/G | 5.5/5.85 | FM-Mono/NICAM | PAL | Scandinavia, Spain | | | | | | L | 6.5/5.85 | AM-Mono/NICAM | SECAM-L | France | | | | | | I | 6.0/6.552 | FM-Mono/NICAM | PAL | UK, Hong Kong | | | | | | | 6.5/5.85 | FM-Mono/NICAM | PAL | China, Hungary | | | | 3418 | | D/K | 6.5/6.2578125 | FM-Stereo (A2, D/K1) | SECAM-East | Slovak. Rep. | | | | 37 | ~ | | 6.5/6.7421875 | FM-Stereo (A2, D/K2) | PAL | currently no broadcast | | | | | 3458 | | 6.5/5.7421875 | FM-Stereo (A2, D/K3) | SECAM-East | Poland | | 3408 | | | | Satellite | 6.5<br>7.02/7.2<br>7.38/7.56<br>etc. | FM-Mono<br>FM-Stereo<br>ASTRA Digital Radio (ADR)<br>with DRP 3510A | PAL | Europe Sat.<br>ASTRA | | | | | | | 4.5/4.724212 | FM-Stereo (A2) | NTSC | Korea | | | 3448 | | | М | 4.5 | FM-FM (EIA-J) | NTSC | Japan | | | 34 | 3438 | | | 4.5 | BTSC-Stereo + SAP | NTSC | USA | | | | 34 | | FM-Radio | 10.7 | FM-Stereo Radio | | USA, Europe | Fig. 1–2: Typical MSP 34x8G application **MICRONAS** INTERMETALL ANA INI+ ODACM\_L Automatic Soundselect FM/AM Loudspeake Deemphasis. 50/75 μs FM/AM Fig. 2–1: Signal flow block diagram of the MSP 34x8G (input and output names correspond to pin names) #### 2.1. Architecture of the MSP 34x8G Family Fig. 2–1 on page 8 shows a simplified block diagram of the IC. The block diagram contains all features of the MSP 3458G. Other members of the MSP 34x8G family do not have the complete set of features, handling only a subset of the standards. ## 2.2. Sound IF Processing ### 2.2.1. Analog Sound IF Input The input pins ANA\_IN1+, ANA\_IN2+, and ANA\_IN-offer the possibility to connect two different sound IF (SIF) sources to the MSP 34x8G. The preselected sound IF signal is fed into an A/D-converter. An analog automatic gain circuit (AGC) allows a wide range of input levels. The highpass filters, formed by the coupling capacitors at pins ANA\_IN1+ and ANA\_IN2+ (see Section 7. "Appendix C: Application Circuit" on page 83), are sufficient in most cases to suppress video components. Some combinations of SAW filters and sound IF mixer ICs, however, show large picture components on their outputs. In this case, further filtering is recommended. #### 2.2.2. Demodulator: Standards and Features The MSP 34x8G is able to demodulate all TV-sound standards worldwide including the digital NICAM system. Depending on the MSP 34x8G version, the following demodulation modes can be performed: **A2 Systems:** Detection and demodulation of two separate FM carriers (FM1 and FM2), demodulation and evaluation of the identification signal of carrier FM2. **NICAM Systems:** (Only possible in the MSP 3418G and MSP 3458G). Demodulation and decoding of the NICAM carrier, detection and demodulation of the analog (FM or AM) carrier. For D/K-NICAM, the FM carrier may have a maximum deviation of 384 kHz. **Very high deviation FM-Mono:** Detection and robust demodulation of one FM carrier with a maximum deviation of 540 kHz. **BTSC-Stereo:** Detection and FM demodulation of the aural carrier resulting in the MTS/MPX signal. Detection and evaluation of the pilot carrier, AM demodulation of the (L-R)-carrier and detection of the SAP subcarrier. Processing of the DBX noise reduction. **BTSC-Mono + SAP:** Detection and FM demodulation of the aural carrier resulting in the MTS/MPX signal. Detection and evaluation of the pilot carrier, detection and FM demodulation of the SAP subcarrier. Processing of the DBX noise reduction. **Japan Stereo:** Detection and FM demodulation of the aural carrier resulting in the MPX signal. Demodulation and evaluation of the identification signal and FM demodulation of the (L–R)-carrier. **FM-Satellite Sound:** Demodulation of one or two FM carriers. Processing of high-deviation mono or narrow bandwidth mono, stereo, or bilingual satellite sound according to the ASTRA specification. **FM-Stereo-Radio:** Detection and FM demodulation of the aural carrier resulting in the MPX signal. Detection and evaluation of the pilot carrier and AM demodulation of the (L-R)-carrier. The demodulator blocks of all MSP 34x8G versions have identical user interfaces. Even completely different systems like the BTSC and NICAM systems are controlled the same way. Standards are selected by means of MSP Standard Codes. Automatic processes handle standard detection and identification without controller interaction. The key features of the MSP 34x8G demodulator blocks are described below. **Standard Selection:** The controlling of the demodulator is minimized: All parameters, such as tuning frequencies or filter bandwidth, are adjusted automatically by transmitting one single value to the STANDARD SELECT register. For all standards, specific MSP standard codes are defined. **Automatic Standard Detection:** If the TV sound standard is unknown, the MSP 34x8G can automatically detect the actual standard, switch to that standard, and respond the actual MSP standard code. Automatic Carrier Mute: To prevent noise effects or FM identification problems in the absence of an FM carrier, the MSP 34x8G offers a carrier mute feature, which is activated automatically if the standard is selected by means of the STANDARD SELECT register. If no FM carrier is available at one of the two MSP demodulator channels, the corresponding demodulator output is muted. ### 2.2.3. Preprocessing of Demodulator Signals All demodulated signals must be processed by a deemphasis filter and adjusted in level (analog signals must also be dematrixed). The correct deemphasis filters are already selected by setting the standard in the STANDARD SELECT register. The level adjustment has to be done by means of the FM/AM and NICAM prescale registers. The necessary dematrix function depends on the selected sound standard and the actual broadcasted sound mode (mono, stereo, or bilingual). It can be manually set by the FM Matrix Mode register or automatically set by the Automatic Sound Selection. #### 2.2.4. Automatic Sound Select In the Automatic Sound Select mode, the dematrix function is automatically selected based on the identification information in the STATUS register. No $\rm I^2C$ interaction is necessary when the broadcasted sound mode changes (e.g. from mono to stereo). The demodulator supports the identification check by switching between mono compatible standards (standards that have the same FM mono carrier) automatically and non-audible. If B/G-FM or B/G-NICAM is selected, the MSP will switch between these standards. The same action is performed for the standards: D/K1-FM, D/K2-FM, and D/K-NICAM. Switching is only done in the absence of any stereo or bilingual identification. If identification is found, the MSP keeps the detected standard. In case of high bit-error rates, the MSP 34x8G automatically falls back from digital NICAM sound to analog FM or AM mono. Table 2–1 summarizes all actions that take place when Automatic Sound Select is switched on. To provide more flexibility, the Automatic Sound Select block prepares four different source channels of demodulated sound (Fig 2–3). By choosing one of the four demodulator channels, the preferred sound mode can be selected by means of the Source Select registers, independent for all MSP-outputs. The following source channels of demodulated sound are defined: - "FM/AM" channel: Analog mono sound, stereo if available. In case of NICAM, analog mono only (FM or AM mono). - "Stereo or A/B" channel: Analog or digital mono sound, stereo if available. In case of bilingual broadcast, it contains both languages A (left) and B (right). - "Stereo or A" channel: Analog or digital mono sound, stereo if available. In case of bilingual broadcast, it contains language A (on left and right). - "Stereo or B" channel: Analog or digital mono sound, stereo if available. In case of bilingual broadcast, it contains language B (on left and right). Fig. 2–2 shows the source channel assignment of demodulated signals in case of manual mode. If manual mode is required, more information can be found in the section "Demodulator Source Channels in Manual Mode" on page 80. Fig. 2–3 and Table 2–2 show the source channel assignment of the demodulated signals in case of Automatic Sound Select mode for all sound standards. **Note:** The analog primary input channel contains the signal of the mono FM/AM carrier or the L+R signal of the MPX carrier. The secondary input channel contains the signal of the second FM carrier, the L-R signal of the MPX carrier, or the SAP signal. Fig. 2–2: Source channel assignment of demodulated signals in Manual Mode Fig. 2–3: Source channel assignment of demodulated signals in Automatic Sound Select Mode # 2.3. Preprocessing for SCART and I<sup>2</sup>S Input Signals The SCART and I<sup>2</sup>S inputs need only be adjusted in level by means of the SCART and I<sup>2</sup>S prescale registers. Table 2–1: Performed actions of the Automatic Sound Selection | Selected TV Sound Standard | Performed Actions | |--------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | B/G-FM, D/K-FM, M-Korea,<br>and M-Japan | Evaluation of the identification signal and automatic switching to mono, stereo, or bilingual. Preparing four demodulator source channels according to Table 2–2. Identification is acquired after 500 ms. | | B/G-NICAM, L-NICAM, I-NICAM, and D/K-NICAM | Evaluation of NICAM-C-bits and automatic switching to mono, stereo, or bilingual. Preparing four demodulator source channels according to Table 2–2. NICAM detection is acquired within 150 ms. | | | In case of bad or no NICAM reception, the MSP switches automatically to FM/AM mono and switches back to NICAM if possible. A hysteresis prevents periodical switching. | | B/G-FM, B/G-NICAM<br>or<br>D/K1-FM, D/K2-FM, D/K-NICAM | Automatic searching for stereo/bilingual-identification in case of mono transmission. Automatic and non-audible changes between Dual-FM and FM-NICAM standards while listening to the basic FM-Mono sound carrier. Example: If starting with B/G-FM-Stereo, there will be a periodical alternation to B/G-NICAM in the absence of FM-Stereo/Bilingual or NICAM-identification. Once an identification is detected, the MSP keeps the corresponding standard. | | M-BTSC-STEREO, FM Radio | Evaluation of the pilot signal and automatic switching to mono or stereo. Preparing four demodulator source channels according to Table 2–2. Detection of the SAP carrier. Pilot detection is acquired after 200 ms. | | M-BTSC-SAP | In the absence of SAP, the MSP switches to BTSC-Stereo if available. If SAP is detected, the MSP switches automatically to SAP (see Table 2–2). | Table 2-2: Sound modes for the demodulator source channels with Automatic Sound Select | | | | Source | ce Channels in Auto | matic Sound Sele | ct Mode | | |----------------------------------|--------------------------------------------------|--------------------------------------------|-----------------------------|-----------------------------------|--------------------------------|--------------------------------|--| | Broadcasted<br>Sound<br>Standard | Selected<br>MSP Standard<br>Code <sup>3)</sup> | Broadcasted<br>Sound Mode | FM/AM<br>(source select: 0) | Stereo or A/B (source select: 1) | Stereo or A (source select: 3) | Stereo or B (source select: 4) | | | M-Korea | 02 | MONO | Mono | Mono | Mono | Mono | | | B/G-FM<br>D/K-FM | 03, 08 <sup>1)</sup><br>04, 05, 0B <sup>1)</sup> | STEREO | Stereo | Stereo | Stereo | Stereo | | | M-Japan | 30 | BILINGUAL:<br>Languages A and B | Left = A<br>Right = B | Left = A<br>Right = B | Α | В | | | B/G-NICAM<br>L-NICAM | 08, 03 <sup>2)</sup><br>09 | NICAM not available or error rate too high | analog Mono | analog Mono | analog Mono | analog Mono | | | I-NICAM<br>D/K-NICAM | 0A<br>0B, 04 <sup>2)</sup> , 05 <sup>2)</sup> | MONO | analog Mono | NICAM Mono | NICAM Mono | NICAM Mono | | | D/K-NICAM<br>(with high | 0C | STEREO | analog Mono | NICAM Stereo | NICAM Stereo | NICAM Stereo | | | deviation FM) | | BILINGUAL:<br>Languages A and B | analog Mono | Left = NICAM A<br>Right = NICAM B | NICAM A | NICAM B | | | | 20, 21 | MONO | Mono | Mono | Mono | Mono | | | | | STEREO | Stereo | Stereo | Stereo | Stereo | | | | 20 | MONO+SAP | Mono | Mono | Mono | Mono | | | M-BTSC | | STEREO+SAP | Stereo | Stereo | Stereo | Stereo | | | | 21 | MONO+SAP | Left = Mono<br>Right = SAP | Left = Mono<br>Right = SAP | Mono | SAP | | | | | STEREO+SAP | Left = Mono<br>Right = SAP | Left = Mono<br>Right = SAP | Mono | SAP | | | FM Radio | 40 | MONO | Mono | Mono | Mono | Mono | | | | | STEREO | Stereo | Stereo | Stereo | Stereo | | <sup>1)</sup> The Automatic Sound Select process will automatically switch to the mono compatible analog standard. 2) The Automatic Sound Select process will automatically switch to the mono compatible digital standard. 3) The MSP Standard Codes are defined in Table 3–6 on page 20. ## 2.4. Source Selection and Output Channel Matrix The Source Selector makes it possible to distribute all source signals (one of the demodulator source channels, SCART, or I<sup>2</sup>S input) to the desired output channels (loudspeaker, Aux, etc.). All input and output signals can be processed simultaneously. Each source channel is identified by a unique source address. For each output channel, the output channel matrix can be set to sound A, sound B, stereo, or mono. If Automatic Sound Select is on, the output channel matrix can stay fixed to stereo (transparent) for demodulated signals. #### 2.4.1. Mixing Unit Any source can be selected as the input for the two channels of the Mixing unit. The mixer channel matrices and the scaling factors can be programmed separately for each channel. After adding up both channels, the signal is fed back and is available as source 15 (Mix output) of the Source Selector. #### 2.5. Audio Baseband Processing ## 2.5.1. Automatic Volume Correction (AVC) Different sound sources (e.g. terrestrial channels, SAT channels, or SCART) fairly often do not have the same volume level. Advertisements during movies usually have a higher volume level than the movie itself. This results in annoying volume changes. The AVC solves this problem by equalizing the volume level. To prevent clipping, the AVC's gain decreases quickly in dynamic boost conditions. To suppress oscillation effects, the gain increases rather slowly for low-level inputs. The decay time is programmable by the AVC register (see page 28). For input signals ranging from -24 dBr to 0 dBr, the AVC maintains a fixed output level of -18 dBr. Fig. 2-4 shows the AVC output level versus its input level. For prescale and volume registers set to 0 dB, a level of 0 dBr corresponds to full scale input / output. This is: - SCART in-, output 0 dBr = 2.0 $V_{rms}$ - Loudspeaker and Aux output 0 dBr = 1.4 V<sub>rms</sub> Fig. 2-4: Simplified AVC characteristics ## 2.5.2. Loudspeaker and Aux Outputs The Loudspeaker and Aux output channels are adjustable in volume. A square wave beeper with adjustable frequency and volume can be added to them. ## 2.5.3. Quasi-Peak Detector The Quasi-Peak Readout register can be used to read out the quasi-peak level of any input source. The feature is based on following filter time constants: attack time: 1.3 msdecay time: 37 ms ## 2.6. SCART Signal Routing #### 2.6.1. SCART DSP In and SCART Out Select The SCART DSP Input Select and SCART Output Select blocks include full matrix switching facilities. To design a TV set with four pairs of SCART-inputs and two pairs of SCART-outputs, no external switching hardware is required. The switches are controlled by the ACB user register (see page 30). ## 2.6.2. Stand-by Mode If the MSP 34x8G is switched off by first pulling STANDBYQ low and then (after >1 $\mu s$ delay) switching off the 5-V, but keeping the 8-V power supply ('Standby'-mode), the SCART switches maintain their position and function. This allows the copying from selected SCART-inputs to SCART-outputs in the TV set's stand-by mode. In case of power on or starting from stand-by (see details on the power-up sequence in Fig. 4–22 on page 55), all internal registers except the ACB register (page 30) are reset to the default configuration (see Table 3–4 on page 18). The reset position of the ACB register becomes active after the first $\rm I^2C$ transmission into the Baseband Processing part (subaddress $\rm 12_{hex}$ ). By transmitting the ACB register first, the reset state can be redefined. ## 2.7. I<sup>2</sup>S Bus Interfaces Routing can be done with each input source and output channel via the I<sup>2</sup>S inputs and outputs. The MSP 34x8G has two different kinds of interfaces: synchronous master/slave input/output interfaces running on 48 kHz and an asynchronous slave interface, which is capable of dealing with arbitrary sample rates ranging from 5...50 kHz. All interfaces support two possible formats: - 1. The SONY format: I<sup>2</sup>S Wordstrobe changes at the word boundaries. - 2. The PHILIPS format: I<sup>2</sup>S Wordstrobe changes one I<sup>2</sup>S Clock period before the word boundaries. All I<sup>2</sup>S options can be set by means of the MODUS register (see page 23). The I2S\_DA\_IN2/3 pin is used in the PQFP80 package as a second synchronous interface data input. The asynchronous data input of the PQFP80 is I2S\_DA\_IN3. In the PLCC and PSDIP packages, the I2S DA IN2/3 serves as an asynchronous data input. ## 2.7.1. Synchronous I<sup>2</sup>S-Interface(s) The synchronous I<sup>2</sup>S bus interface consists of the pins: - I2S\_DA\_IN1, (I2S\_DA\_IN2/3 for PQFP80 package): signals are accepted, in the format: two channels per line, 2\*16 bits per sampling cycle (48 kHz), MSB first. - I2S\_DA\_OUT: For output, two channels. 2\*16 bits per sampling cycle (48 kHz) are transmitted. - I2S\_CL: Gives the timing for the transmission of I<sup>2</sup>S serial data. - I2S\_WS: The word strobe line defines the left and right sample. If the MSP 34x8G serves as the master on the I<sup>2</sup>S interface, the clock and word strobe lines are driven by the MSP. In slave mode, these lines are input to the MSP 34x8G and the MSP clock is synchronized to 384 times the I2S\_WS rate (48 kHz). NICAM operation is not possible in slave mode. An $I^2S$ timing diagram is shown in Fig. 4–24 on page 58. ## 2.7.2. Asynchronous I<sup>2</sup>S-Interface The following pins are used for the asynchronous I<sup>2</sup>S bus interface: - I2S\_WS3 (serves only as input) - I2S\_CL3 (serves only as input) - I2S\_DA\_IN2/3 (I2S\_DA\_IN3 in PQFP80 package). The interface accepts I<sup>2</sup>S-input streams with MSB first and with sample widths of 16,18...32 bits. With Sony/ Philips, left/right alignment and Wordstrobe polarity, there are additional parameters available for the adaption to a variety of formats in the MODUS register (see page 23). Synchronization is performed by means of an adaptive sample rate converter, which interpolates sound signals with arbitrary input sample rates in the range of 5...50 kHz to 48 kHz data. The complete digital baseband processing is exclusively performed with 48 kHz. #### 2.8. ADR Bus Interface For the ASTRA Digital Radio System (ADR), the MSP 3408G, MSP 3418G, and MSP 3458G performs preprocessing such as carrier selection and filtering. Via the 3-line ADR-bus, the resulting signals are transferred to the DRP 3510A coprocessor, where the source decoding is performed. To be prepared for an upgrade to ADR with an additional DRP board, the following lines of MSP 34x8G should be provided on a feature connector: - AUD CL OUT - I2S DA IN1, 2, or 3 - I2S DA OUT, I2S WS, I2S CL - ADR\_CL, ADR\_WS, ADR\_DA For more details, please refer to the DRP 3510A data sheet. # 2.9. Digital Control I/O Pins and Status Change Indication The static level of the digital input/output pins D\_CTR\_I/O\_0/1 is switchable between HIGH and LOW via the I<sup>2</sup>C-bus by means of the ACB register (see page 30). This enables the controlling of external hardware switches or other devices via I<sup>2</sup>C-bus. The digital input/output pins can be set to high impedance by means of the MODUS register (see page 23). In this mode, the pins can be used as input. The current state can be read out of the STATUS register (see page 24). Optionally, the pin D\_CTR\_I/O\_1 can be used as an interrupt request signal to the controller, indicating any changes in the read register STATUS. This makes polling unnecessary, I<sup>2</sup>C bus interactions are reduced to a minimum (see STATUS register on page 24 and MODUS register on page 23). ## 2.10. Preemphasis When using the Aux output for feeding an external modulator, a preemphasis can be applied to the right channel. The signal is scaled down by -3 dB. An overmodulation protection is included in the algorithm which limits the output signal to 0 dBFS. Due to the nature of a preemphasis, its gain at high frequencies exceeds 3 dB. Thus, even with 0 dB input signals and prescaler / volume set to 0 dB, clipping can occur. There are three modes present: preemphasis off, 50 $\mu s,$ and 75 $\mu s.$ (see Table 3–10 on page 25) for the register settings. ## 2.11. Clock PLL Oscillator and Crystal Specifications The MSP 34x8G derives all internal system clocks from the 18.432 MHz oscillator. In NICAM or in $I^2S$ -Slave mode of the synchronous interface, the clock is phase-locked to the corresponding source. Therefore, it is not possible to use NICAM and $I^2S$ -Slave mode of the synchronous interface at the same time. For proper performance, the MSP clock oscillator requires a 18.432-MHz crystal. Note that for the phase-locked modes (NICAM, I<sup>2</sup>S-Slave), crystals with tighter tolerance are required. Please note also, that the asynchronous I<sup>2</sup>S3 slave interface uses a different locking mechanism and does not require tighter crystal tolerances. #### Remark on using the crystal: External capacitors at each crystal pin to ground are required. They are necessary for tuning the open-loop frequency of the internal PLL and for stabilizing the frequency in closed-loop operation. The higher the capacitors, the lower the resulting clock frequency. The nominal free running frequency should match 18.432 MHz as closely as possible. Clock measurements should be done at pin AUD\_CL\_OUT. This pin must be activated for this purpose (see Table 3–8 on page 22). #### 3. Control Interface ## 3.1. I<sup>2</sup>C Bus Interface #### 3.1.1. Device and Subaddresses The MSP 34x8G is controlled via the I<sup>2</sup>C bus slave interface. The IC is selected by transmitting one of the MSP 34x8G device addresses. In order to allow up to three MSP ICs to be connected to a single bus, an address select pin (ADR\_SEL) has been implemented. With ADR\_SEL pulled to high, low, or left open, the MSP 34x8G responds to different device addresses. A device address pair is defined as a write address (80, 84, or 88 hex) and a read address (81, 85, or 89 hex) (see Table 3–1). Writing is done by sending the device write address, followed by the subaddress byte, two address bytes, and two data bytes. Reading is done by sending the write device address, followed by the subaddress byte and two address bytes. Without sending a stop condition, reading of the addressed data is completed by sending the device read address (81, 85, or 89 hex) and reading two bytes of data. Refer to section 3.1.2. for the I<sup>2</sup>C bus protocol and to section "Programming Tips" on page 33 for proposals of MSP 34x8G I<sup>2</sup>C telegrams. See Table 3–2 for a list of available subaddresses. By means of the RESET bit in the CONTROL register, the MSP can be reset by the controller. Due to the internal architecture of the MSP 34x8G, the IC cannot react immediately to an I<sup>2</sup>C request. The typical response time is about 0.3 ms. If the MSP cannot accept another complete byte of data until it has performed some other function (for example, servicing an internal interrupt), it will hold the clock line I2C\_CL LOW to force the transmitter into a wait state. The positions within a transmission where this may happen are indicated by 'Wait' in section 3.1.2. The maximum wait period of the MSP during normal operation mode is less than 1 ms. #### Hardware problem handling: In case of any hardware problems (e.g. interruption of the power supply of the MSP), the MSP's wait period is extended to 1.8 ms. After this time, the MSP does NOT send the acknowledge bit after the device address. The data line will be left HIGH by the MSP and the clock line will be released. The master can then generate a STOP condition to abort the transfer. The master is able to recognize the error state by the missing acknowledge bit from the MSP. The MSP can be reset via I<sup>2</sup>C-bus by means of the CONTROL register. While transmitting the reset protocol to 'CONTROL', the master must ignore the missing acknowledge bits (NAK) from the MSP. A general timing diagram of the $I^2C$ Bus is shown in Fig. 4–23 on page 56. Table 3-1: I<sup>2</sup>C Bus Device Addresses | ADR_SEL | Lo | ow . | Hi | gh | Left Open | | | |--------------------|--------|--------|--------|--------|-----------|--------|--| | Mode | Write | Read | Write | Read | Write | Read | | | MSP device address | 80 hex | 81 hex | 84 hex | 85 hex | 88 hex | 89 hex | | Table 3-2: I<sup>2</sup>C Bus Subaddresses | Name | Binary Value | Hex Value Mode | | Function | |---------|--------------|----------------|-------|---------------------------------------| | CONTROL | 0000 0000 | 00 | Write | software reset of MSP (see Table 3-3) | | TEST | 0000 0001 | 01 | Write | only for internal use | | WR_DEM | 0001 0000 | 10 | Write | write address demodulator | | RD_DEM | 0001 0001 | 11 | Write | read address demodulator | | WR_DSP | 0001 0010 | 12 | Write | write address DSP | | RD_DSP | 0001 0011 | 13 | Write | read address DSP | Table 3-3: Control Register (Subaddress: 00hex) | Name | Subaddress | 15 (MSB) | 14 | 131 | 0 (LSB) | |---------|------------|-------------------------|----|-----|---------| | CONTROL | 00 hex | 1 : RESET<br>0 : normal | 0 | 0 | 0 | ## 3.1.2. Protocol Description #### Write to DSP or Demodulator | S | write | Wait | ACK | sub-addr | ACK | addr-byte | ACK | addr-byte | ACK | data-byte- | ACK | data-byte | ACK | Р | |---|---------|------|-----|----------|-----|-----------|-----|-----------|-----|------------|-----|-----------|-----|---| | | device | | | | | high | | low | | high | | low | | | | | address | | | | | | | | | | | | | | ## Read from DSP or Demodulator | S | write | Wait | ACK | sub-addr | ACK | addr-byte | ACK | addr-byte | ACK | S | read | Wait | ACK | data-byte- | ACK | data-byte | NAK | Р | | |---|---------|------|-----|----------|-----|-----------|-----|-----------|-----|---|---------|------|-----|------------|-----|-----------|-----|---|---| | | device | | | | | high | | low | | | device | | | high | | low | | | l | | | address | | | | | | | | | | address | | | _ | | | | | | | | addicoo | | | | | | | | | | addicoo | | | | | | | | | ## Write to Control or Test Registers | S | write | Wait | ACK | sub-addr | ACK | data-byte | ACK | data-byte | ACK | Р | |---|---------|------|-----|----------|-----|-----------|-----|-----------|-----|---| | | device | | | | | high | | low | | | | | address | | | | | | | | | | Note: $S = I^2C$ -Bus Start Condition from master $P = I^2C$ -Bus Stop Condition from master ACK = Acknowledge-Bit: LOW on I2C\_DA from slave (= MSP, light gray) or master (= controller dark gray) NAK = Not Acknowledge-Bit: HIGH on I2C\_DA from master (dark gray) to indicate 'End of Read' or from MSP indicating internal error state Wait = $I^2$ C-Clock line is held low, while the MSP is processing the $I^2$ C command. This waiting time is max. 1 ms. Fig. 3–1: I<sup>2</sup>C bus protocol (MSB first; data must be stable while clock is high) PRELIMINARY DATA SHEET MSP 3438G # 3.1.3. Proposals for General MSP 34x8G I<sup>2</sup>C Telegrams ## 3.1.3.1. Symbols daw write device address (80<sub>hex</sub>, 84<sub>hex</sub> or 88<sub>hex</sub>) read device address (81<sub>hex</sub>, 85<sub>hex</sub> or 89<sub>hex</sub>) Start Condition Stop Condition aa Address Byte dd Data Byte ### 3.1.3.2. Write Telegrams | <daw< th=""><th>00</th><th>d0</th><th>00:</th><th>&gt;</th><th></th><th>write to CONTROL register</th></daw<> | 00 | d0 | 00: | > | | write to CONTROL register | |--------------------------------------------------------------------------------------------------------------------|----|----|-----|----|-----|-----------------------------| | <daw< td=""><td>10</td><td>aa</td><td>aa</td><td>dd</td><td>dd&gt;</td><td>write data into demodulator</td></daw<> | 10 | aa | aa | dd | dd> | write data into demodulator | | <daw< td=""><td>12</td><td>aa</td><td>aa</td><td>dd</td><td>dd&gt;</td><td>write data into DSP</td></daw<> | 12 | aa | aa | dd | dd> | write data into DSP | ## 3.1.3.3. Read Telegrams ``` <daw 11 aa aa <dar dd dd> read data from demodulator <daw 13 aa aa <dar dd dd> read data from DSP ``` #### 3.1.3.4. Examples | <80 | 00 | 80 | 00> | > | | | RESET MSP statically | |-----|----|----|-----|-----|-----|-----|---------------------------------------------| | <80 | 00 | 00 | 00> | > | | | Clear RESET | | <80 | 10 | 00 | 20 | 00 | 03> | | Set demodulator to stand. 03 <sub>hex</sub> | | <80 | 11 | 02 | 00 | <81 | dd | dd> | Read STATUS | | <80 | 12 | 00 | 80 | 01 | 20> | | Set loudspeaker channel | | | | | | | | | source to NICAM and | | | | | | | | | Matrix to STEREO | More examples of typical application protocols are listed in section "Programming Tips" on page 33. # 3.2. Start-Up Sequence: Power-Up and I<sup>2</sup>C Controlling After POWER ON or RESET (see Fig. 4–22), the IC is in an inactive state. All registers are in the reset position (see tables 3–4 and 3–5), the analog outputs are muted. The controller has to initialize all registers for which a non-default setting is necessary. ## 3.3. MSP 34x8G Programming Interface #### 3.3.1. User Registers Overview The MSP 34x8G is controlled by means of user registers. The complete list of all user registers is given in the following tables. The registers are partitioned into the Demodulator section (Subaddress $10_{\rm hex}$ for writing, $11_{\rm hex}$ for reading) and the Baseband Processing sections (Subaddress $12_{\rm hex}$ for writing, $13_{\rm hex}$ for reading). Write and read registers are 16-bit wide, whereby the MSB is denoted bit [15]. Transmissions via I<sup>2</sup>C bus have to take place in 16-bit words (two byte transfers, with the most significant byte transferred first). All write registers, except the demodulator write registers, are readable. Unused parts of the 16-bit write registers must be zero. Addresses not given in this table must not be written. An overview of all MSP 34x8G Write Registers is shown in Table 3–4; all Read Registers are given in Table 3–5. To provide more flexibility and for reasons of software compatibility to the MSP 34x0D, an Expert/Compatibility Mode is available. Additional read and write registers, together with a detailed description of the expert mode, can be found in the "Appendix B: Manual Mode" on page 72. Table 3-4: List of MSP 34x8G Write Registers | Write Register | Address<br>(hex) | Bits | Description and Adjustable Range | Reset | See<br>Page | |-----------------------------------------------------------------|---------------------|--------------|-------------------------------------------------------------------------------|--------------------------------------------|-------------| | I <sup>2</sup> C Subaddress = 10 <sub>hex</sub> ; Registers are | e not readal | ole | | | <b>"</b> | | STANDARD SELECT | 00 20 | [150] | Initial Programming of complete Demodulator | 00 00 | 21 | | MODUS | 00 30 | [150] | Demodulator, Automatic and I <sup>2</sup> S options | 00 00 | 22 | | I <sup>2</sup> C Subaddress = 12 <sub>hex</sub> ; Registers are | e <i>all</i> readab | le by usin | g I <sup>2</sup> C Subaddress = 13 <sub>hex</sub> | | | | Volume loudspeaker channel | 00 00 | [158] | [+12 dB –114 dB, MUTE] | MUTE | 28 | | | | [75]<br>[40] | 1/8 dB Steps<br>must be set to 0 | 000 <sub>bin</sub> | | | Volume Aux channel | 00 06 | [158] | [+12 dB –114 dB, MUTE] | MUTE | 28 | | | | [75]<br>[40] | 1/8 dB Steps<br>must be set to 0 | 000 <sub>bin</sub><br>00000 <sub>bin</sub> | | | Volume SCART1 output channel | 00 07 | [158] | [+12 dB –114 dB, MUTE] | MUTE | 29 | | Loudspeaker source select | 00 08 | [158] | [FM/AM, NICAM, SCART, I <sup>2</sup> S13, Mix output] | FM/AM | 27 | | Loudspeaker channel matrix | 1 | [70] | [SOUNDA, SOUNDB, STEREO, MONO] | SOUNDA | 27 | | Aux source select | 00 09 | [158] | [FM/AM, NICAM, SCART, I <sup>2</sup> S13, Mix output] | FM/AM | 27 | | Aux channel matrix | | [70] | [SOUNDA, SOUNDB, STEREO, MONO] | SOUNDA | 27 | | SCART1 source select | 00 0A | [158] | [FM/AM, NICAM, SCART, I <sup>2</sup> S13, Mix output] | FM/AM | 27 | | SCART1 channel matrix | | [70] | [SOUNDA, SOUNDB, STEREO, MONO] | SOUNDA | 27 | | I <sup>2</sup> S source select | 00 0B | [158] | [FM/AM, NICAM, SCART, I <sup>2</sup> S13, Mix output] | FM/AM | 27 | | I <sup>2</sup> S channel matrix | | [70] | [SOUNDA, SOUNDB, STEREO, MONO] | SOUNDA | 27 | | Quasi-peak detector source select | 00 0C | [158] | [FM/AM, NICAM, SCART, I <sup>2</sup> S13, Mix output] | FM/AM | 27 | | Quasi-peak detector matrix | | [70] | [SOUNDA, SOUNDB, STEREO, MONO] | SOUNDA | 27 | | Prescale SCART input | 00 0D | [158] | [00 <sub>hex</sub> 7F <sub>hex</sub> ] | 00 <sub>hex</sub> | 26 | | Prescale FM/AM | 00 0E | [158] | [00 <sub>hex</sub> 7F <sub>hex</sub> ] | 00 <sub>hex</sub> | 25 | | FM matrix | | [70] | [NO_MAT, GSTEREO, KSTEREO] | NO_MAT | 26 | | Prescale NICAM | 00 10 | [158] | [00 <sub>hex</sub> 7F <sub>hex</sub> ] | 00 <sub>hex</sub> | 26 | | Prescale I <sup>2</sup> S3 | 00 11 | [158] | [00 <sub>hex</sub> 7F <sub>hex</sub> ] | 10 <sub>hex</sub> | 26 | | Prescale I <sup>2</sup> S2 | 00 12 | [158] | [00 <sub>hex</sub> 7F <sub>hex</sub> ] | 10 <sub>hex</sub> | 26 | | ACB: SCART Switches a. D_CTR_I/O | 00 13 | [150] | Bits [150] | 00 <sub>hex</sub> | 30 | | Beeper | 00 14 | [150] | [00 <sub>hex</sub> 7F <sub>hex</sub> ]/[00 <sub>hex</sub> 7F <sub>hex</sub> ] | 00/00 <sub>hex</sub> | 31 | | Prescale I <sup>2</sup> S1 | 00 16 | [158] | [00 <sub>hex</sub> 7F <sub>hex</sub> ] | 10 <sub>hex</sub> | 26 | | Automatic Volume Correction | 00 29 | [158] | [off, on, decay time] | off | 28 | | Aux Preemphasis on right channel | 00 34 | [158] | [OFF, 50µs, 75µs] | OFF | 28 | | Mix1 source select | 00 38 | [158] | [FM/AM, NICAM, SCART, I <sup>2</sup> S13, Mix output] | FM/AM | 27 | | Mix1 channel matrix | 1 | [70] | [SOUNDA, SOUNDB, STEREO, MONO] | SOUNDA | 27 | | Mix2 source select | 00 39 | [158] | [FM/AM, NICAM, SCART, I <sup>2</sup> S13, Mix output] | FM/AM | 27 | | Mix2 channel matrix | 1 | [70] | [SOUNDA, SOUNDB, STEREO, MONO] | SOUNDA | 27 | | Scale Mix1 | 00 3A | [158] | [00 <sub>hex</sub> 7F <sub>hex</sub> ] | 00 <sub>hex</sub> | 31 | | Scale Mix2 | 00 3B | [158] | [00 <sub>hex</sub> 7F <sub>hex</sub> ] | 00 <sub>hex</sub> | 31 | Table 3-4: List of MSP 34x8G Write Registers, continued | Write Register | Address<br>(hex) | Bits | Description and Adjustable Range | Reset | See<br>Page | |------------------------------|------------------|-------|-------------------------------------------------------|-------------------|-------------| | Volume SCART2 output channel | 00 40 | [158] | [+12 dB –114 dB, MUTE] | 00 <sub>hex</sub> | 29 | | SCART2 source select | 00 41 | [158] | [FM/AM, NICAM, SCART, I <sup>2</sup> S13, Mix output] | FM | 27 | | SCART2 channel matrix | | [70] | [SOUNDA, SOUNDB, STEREO, MONO] | SOUNDA | 27 | Table 3–5: List of MSP 34x8G Read Registers | Read Register | Address<br>(hex) | Bits | Description and Adjustable Range | See<br>Page | | | | | |-------------------------------------------------------------------------------------|-------------------------|-------|-----------------------------------------------------------------|-------------|--|--|--|--| | I <sup>2</sup> C Subaddress = 11 <sub>hex</sub> ; Registers | s are <i>not</i> writab | le | | • | | | | | | STANDARD RESULT | 00 7E | [150] | Result of Automatic Standard Detection (see Table 3–7) | 24 | | | | | | STATUS | 02 00 | [150] | Monitoring of settings e.g. Stereo, Mono, Mute, D_CTR_I/O etc | 24 | | | | | | I <sup>2</sup> C Subaddress = 13 <sub>hex</sub> ; Registers are <i>not</i> writable | | | | | | | | | | Quasi peak readout left | 00 19 | [150] | [00 <sub>hex</sub> 7FFF <sub>hex</sub> ]16 bit two's complement | 31 | | | | | | Quasi peak readout right | 00 1A | [150] | [00 <sub>hex</sub> 7FFF <sub>hex</sub> ]16 bit two's complement | 31 | | | | | | MSP hardware version code | 00 1E | [158] | [00 <sub>hex</sub> FF <sub>hex</sub> ] | 32 | | | | | | MSP major revision code | | [70] | [00 <sub>hex</sub> FF <sub>hex</sub> ] | 32 | | | | | | MSP product code | 00 1F | [158] | [00 <sub>hex</sub> FF <sub>hex</sub> ] | 32 | | | | | | MSP ROM version code | | [70] | [00 <sub>hex</sub> FF <sub>hex</sub> ] | 32 | | | | | ## 3.3.2. Description of User Registers Table 3–6: Standard Codes for STANDARD SELECT register | MSP Standard<br>Code<br>(Data in hex) | TV Sound Standard | Sound Carrier<br>Frequencies in<br>MHz | MSP 34x8G<br>Version | |---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|---------------------------| | | Automatic Standard Detect | tion | | | 00 01 | Start Automatic Standard Detection | | all | | | Standard Selection | | | | 00 02 | M-Dual FM-Stereo | 4.5/4.724212 | 3408, 3418, 3448,<br>3458 | | 00 03 | B/G -Dual FM-Stereo <sup>1)</sup> | 5.5/5.7421875 | 3408, 3418, 3458 | | 00 04 | D/K1-Dual FM-Stereo <sup>2)</sup> | 6.5/6.2578125 | | | 00 05 | D/K2-Dual FM-Stereo <sup>2)</sup> | 6.5/6.7421875 | | | 00 06 | D/K -FM-Mono with HDEV3 <sup>3)</sup> , not detectable by Automatic Standard Detection, for China HDEV3 <sup>3)</sup> SAT-Mono (i.e. Eutelsat, s. Table 6–11) | 6.5 | | | 00 07 | D/K3-Dual FM-Stereo | 6.5/5.7421875 | 3408, 3418, 3458 | | 00 08 | B/G -NICAM-FM <sup>1)</sup> | 5.5/5.85 | 3418, 3458 | | 00 09 | L -NICAM-AM | 6.5/5.85 | | | 00 0A | I -NICAM-FM | 6.0/6.552 | | | 00 0B | D/K -NICAM-FM <sup>2)</sup> | 6.5/5.85 | | | 00 0C | D/K -NICAM-FM with HDEV2 <sup>4)</sup> , not detectable by Automatic Standard Detection, for China | 6.5/5.85 | | | 00 0D | D/K -NICAM-FM with HDEV3 <sup>3)</sup> , not detectable by Automatic Standard Detection, for China | 6.5/5.85 | 3418, 3458 | | 00 20 | M-BTSC-Stereo | 4.5 | <b>3438</b> , 3448, 3458 | | 00 21 | M-BTSC-Mono + SAP | | | | 00 30 | M-EIA-J Japan Stereo | 4.5 | 3448, 3458 | | 00 40 | FM-Stereo Radio | 10.7 | <b>3438</b> , 3448, 3458 | | 00 50 | SAT-Mono (s. Table 6–11) | 6.5 | 3408, 3418, 3458 | | 00 51 | SAT-Stereo (s. Table 6-11) | 7.02/7.20 | 3408, 3418, 3458 | | 00 60 | SAT ADR (Astra Digital Radio) | 7.2 | 3408, 3418, 3458 | <sup>1)</sup> In case of Automatic Sound Select, the B/G-codes 3<sub>hex</sub> and 8<sub>hex</sub> are equivalent. 2) In case of Automatic Sound Select, the D/K-codes 4<sub>hex</sub>, 5<sub>hex</sub> and B<sub>hex</sub> are equivalent. 3) HDEV3: Max. FM deviation must not exceed 540 kHz 4) HDEV2: Max. FM deviation must not exceed 360 kHz #### 3.3.2.1. STANDARD SELECT Register The TV sound standard of the MSP 34x8G demodulator is determined by the STANDARD SELECT Register. There are two ways to use the STANDARD SELECT Register: - Setting up the demodulator for a TV sound standard by sending the corresponding standard code with a single I<sup>2</sup>C-Bus transmission. - Starting the Automatic Standard Detection for terrestrial TV standards. This is the most comfortable way to set up the demodulator. Within 0.5 s, the detection and set-up of the actual TV sound standard is performed. The detected standard can be read out of the STANDARD RESULT register by the control processor. This feature is recommended for the primary set-up of a TV set. Outputs should be muted during Automatic Standard Detection. The Standard Codes are listed in Table 3-6. Selecting a TV sound standard via the STANDARD SELECT register initializes the demodulator. This includes: AGC, tuning frequency, band-pass filters, demodulation mode (FM, AM, or NICAM), carrier mute, deemphasis, and identification mode. If a present sound standard is impossible for a specific MSP version, it switches to the analog mono sound of this standard. In that case, stereo or bilingual processing will not be possible. For a complete setup of the TV sound processing from analog IF input to the source selection, the following transmissions are necessary: MODUS register, STAN-DARD SELECT register, prescale values, FM matrix. **Note:** The FM matrix is set automatically if Automatic Sound Select is active (MODUS[0]=1). In this case, the FM matrix will be initialized with "Sound A Mono". During operation, the FM matrix will be automatically selected according to the actual identification information. ### 3.3.2.2. STANDARD RESULT Register If Automatic Standard Detection is selected in the STANDARD SELECT register, status and result of the Automatic Standard Detection process can be read out of the STANDARD RESULT register. The possible results are based on the mentioned Standard Code and are listed in Table 3–7. In cases where no sound standard has been detected (no standard present, too much noise, strong interferers, etc.) the STANDARD RESULT register contains 00 $00_{\text{hex}}$ . In that case, the controller has to start further actions (for example, set the standard according to a preference list or by manual input). As long as the STANDARD RESULT register contains a value greater than 07 $FF_{hex}$ , the Automatic Standard Detection is still active. During this period, the MODUS and STANDARD SELECT register must not be written. The STATUS register will be updated when the Automatic Standard Detection has finished. If a present sound standard is impossible for a specific MSP version, it detects and switches to the analog mono sound of this standard. #### Example: The MSPs 3438G and 3448G will detect a B/G-NICAM signal as standard 3 and will switch to the analog FM-Mono sound. **Table 3–7:** Results of the Automatic Standard Detection | Broadcasted Sound<br>Standard | STANDARD RESULT Register<br>Read 007E <sub>hex</sub> | |--------------------------------------------------------------------|------------------------------------------------------| | Automatic Standard<br>Detection could not<br>find a sound standard | 0000 <sub>hex</sub> | | B/G-FM | 0003 <sub>hex</sub> | | B/G-NICAM | 0008 <sub>hex</sub> | | 1 | 000A <sub>hex</sub> | | FM-Radio | 0040 <sub>hex</sub> | | M-Korea<br>M-Japan | 0002 <sub>hex</sub> (if MODUS[14,13]=00) | | M-BTSC | 0020 <sub>hex</sub> (if MODUS[14,13]=01) | | | 0030 <sub>hex</sub> (if MODUS[14,13]=10) | | L-AM<br>D/K1 | 0009 <sub>hex</sub> (if MODUS[12]=0) | | D/K1<br>D/K2 | 0004 <sub>hex</sub> (if MODUS[12]=1) | | L-NICAM<br>D/K-NICAM | 0009 <sub>hex</sub> (if MODUS[12]=0) | | D/K-INICAIVI | 000B <sub>hex</sub> (if MODUS[12]=1) | | Automatic Standard<br>Detection still active | >07FF <sub>hex</sub> | ## 3.3.2.3. Write Registers on I<sup>2</sup>C Subaddress 10<sub>hex</sub> **Table 3–8:** Write Registers on I<sup>2</sup>C Subaddress 10<sub>hex</sub> | Register<br>Address | Function | Name | | | | | | | |----------------------|-------------------------------------------------------------------------------------------------------------------------|--------------|--|--|--|--|--|--| | STANDAR | STANDARD SELECTION | | | | | | | | | 00 20 <sub>hex</sub> | STANDARD SELECTION Register | STANDARD_SEL | | | | | | | | | Defines TV Sound or FM-Radio Standard | | | | | | | | | | bit [15:0] 00 01 <sub>hex</sub> start Automatic Standard Detection Standard Codes (see Table 3–6)) 00 60 <sub>hex</sub> | | | | | | | | 22 **Table 3–8:** Write Registers on I<sup>2</sup>C Subaddress 10<sub>hex</sub>, continued | Register<br>Address | Function | 1 | | Name | |----------------------|-------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | MODUS | | | | | | 00 30 <sub>hex</sub> | MODUS | Register | | MODUS | | | General I | MSP 34x80 | G Options | | | | bit [0] | 0/1 | off/on: Automatic Sound Select | | | | bit [1] | 0/1 | disable/enable STATUS change indication by means of<br>the digital I/O pin D_CTR_I/O_1<br>Necessary condition: MODUS[3] = 0 (active) | | | | bit [2] | 0 | undefined, must be 0 | | | | bit [3] | 0 | state of digital output pins D_CTR_I/O_0 and _1 active: D_CTR_I/O_0 and _1 are output pins (can be set by means of the ACB register. see also: MODUS[1]) tristate: D_CTR_I/O_0 and _1 are input pins | | | | 1.20.543 | 0/4 | (level can be read out of STATUS[4,3]) | | | | bit [4] | 0/1 | active/tristate state of I <sup>2</sup> S output pins | | | | bit [5] | 0/1 | master/slave mode of I <sup>2</sup> S interface (must be set to 0 (= Master) in case of NICAM mode) | | | | bit [6] | 0/1 | Sony/Philips format of I <sup>2</sup> S word strobe I2S_WS (synchronous I <sup>2</sup> S) | | | | bit [7] | 0/1 | active/tristate state of audio clock output pin AUD_CL_OUT | | | | bit [8] | 0/1 | ANA_IN_1+/ANA_IN_2+; select analog sound IF input pin | | | | bit [9] | 0/1 | Sony/Philips format of I <sup>2</sup> S word strobe I2S_WS3 (affects asynchronous I <sup>2</sup> S). Must be 0 for right aligned data ([11]=1) | | | | bit [10] | 0/1 | WS=0: left, WS=1: right / WS=0: right, WS=1: left Word strobe polarity (affects asynchronous I <sup>2</sup> S only) | | | | bit [11] | 0/1 | left aligned (16, 1832 bit)/right aligned (16 bit) data (affects asynchronous I <sup>2</sup> S only) | | | | Preference | ce in Autom | natic Standard Detection: | | | | bit [12] | 0 | detected 6.5 MHz carrier is interpreted as: <sup>1)</sup> standard L (SECAM) standard D/K1, D/K2, or D/K NICAM | | | | bit [14:13 | 0<br>1<br>2<br>3 | detected 4.5 MHz carrier is interpreted as: <sup>1)</sup> standard M (Korea) standard M (BTSC) standard M (Japan) Carrier at 4.5 MHz is ignored (chroma carrier) | | | | bit [15] | 0 | undefined, must be 0 | | | 1) Valid at t | he next sta | rt of Autom | atic Standard Detection. | | ## 3.3.2.4. Read Registers on I<sup>2</sup>C Subaddress 11<sub>hex</sub> **Table 3–9:** Read Registers on I<sup>2</sup>C Subaddress 11<sub>hex</sub> | Register<br>Address | Function | Name | | | |----------------------|------------|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------| | STANDAR | D RESULT | | | | | 00 7E <sub>hex</sub> | STANDA | RD RESUL | T Register | STANDARD_RES | | | Readbac | k of the det | ected TV Sound or FM-Radio Standard | | | | bit [15:0] | 00 00 <sub>hex</sub> | Automatic Standard Detection could not find<br>a sound standard<br>MSP Standard Codes (see Table 3–7) | | | | | 00 40 <sub>hex</sub><br>>07 FF <sub>hex</sub> | Automatic Standard Detection still active | | | STATUS | | | | | | 02 00 <sub>hex</sub> | STATUS | Register | | STATUS | | | Contains | all user rele | evant internal information about the status of the MSP | | | | bit [0] | | undefined | | | | bit [1] | 0<br>1 | detected primary carrier (Mono or MPX carrier) no primary carrier detected | | | | bit [2] | 0<br>1 | detected secondary carrier (2nd A2 or SAP carrier) no secondary carrier detected | | | | bit [3] | 0/1 | low/high level of digital I/O pin D_CTR_I/O_0 | | | | bit [4] | 0/1 | low/high level of digital I/O pin D_CTR_I/O_1 | | | | bit [5,9] | 00<br>01<br>10<br>11 | analog sound standard (FM or AM) active not obtainable digital sound (NICAM) available (MSP 3418G and MSP 3458G only) bad reception condition of digital sound (NICAM) due to: a. high error rate b. unimplemented sound code c. data transmission only | | | | bit [6] | 0/1 | mono/stereo indication | | | | bit [7] | 0/1 | "1" indicates independent mono sound (only for NICAM on MSP 3418G and MSP 3458G) | | | | bit [8] | 0/1 | "1" indicates bilingual sound mode or SAP present | | | | bit [15:10 | ] | undefined | | | | change ir | n the STATU | ndication is activated by means of MODUS[1]: Each JS register sets the digital I/O pin D_CTR_I/O_1 to high TATUS register resets D_CTR_I/O_1. | | 24 ## 3.3.2.5. Write Registers on I<sup>2</sup>C Subaddress 12<sub>hex</sub> **Table 3–10:** Write Registers on I<sup>2</sup>C Subaddress 12<sub>hex</sub> | Register<br>Address | Function | | | Name | | | |----------------------|---------------------------------|-------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|------|--|--| | PREPROC | PREPROCESSING | | | | | | | 00 0E <sub>hex</sub> | FM/AM P | PRE_FM | | | | | | | bit [15:8] | 00 <sub>hex</sub> 7 | F <sub>hex</sub> Defines the input prescale gain for the demodulated FM or AM signal | | | | | | | 00 <sub>hex</sub> | off (RESET condition) | | | | | | For all FM | 1 modes ex | scept satellite FM, the below combinations of prescale value and FM deviation lead to internal full scale. | | | | | | FM mode | | | | | | | | bit [15:8] | 7F <sub>hex</sub> 48 <sub>hex</sub> 30 <sub>hex</sub> 24 <sub>hex</sub> 18 <sub>hex</sub> | 28 kHz FM deviation 50 kHz FM deviation 75 kHz FM deviation 100 kHz FM deviation 150 kHz FM deviation 180 kHz FM deviation (limit) | | | | | | FM high c | deviation m | node (HDEV2, MSP Standard Code = C <sub>hex</sub> ) | | | | | | bit [15:8] | 30 <sub>hex</sub><br>14 <sub>hex</sub> | 150 kHz FM deviation<br>360 kHz FM deviation (limit) | | | | | | FM very h | nigh deviat | ion mode (HDEV3, MSP Standard Code = 6) | | | | | | bit [15:8] | 20 <sub>hex</sub><br>1A <sub>hex</sub> | 450 kHz FM deviation<br>540 kHz FM deviation (limit) | | | | | | Satellite F | M with ad | aptive deemphasis | | | | | | bit [15:8] | 10 <sub>hex</sub> | recommendation | | | | | | AM mode (MSP Standard Code = 9) | | | | | | | | bit [15:8] | 7C <sub>hex</sub> | recommendation for SIF input levels from 0.1 $\rm V_{pp}$ to 0.8 $\rm V_{pp}$ | | | | | | | | (Due to the AGC switched on, the AM-output level remains stable and independent of the actual SIF-level in the mentioned input range) | | | | Table 3–10: Write Registers on I<sup>2</sup>C Subaddress 12<sub>hex</sub>, continued | Register<br>Address | Function | Name | |----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------| | (continued) | FM Matrix Modes | FM_MATRIX | | 00 0E <sub>hex</sub> | Defines the dematrix function for the demodulated FM signal | | | | bit [7:0] 00 <sub>hex</sub> no matrix (used for bilingual and unmatrixed stereo sound) 01 <sub>hex</sub> O2 <sub>hex</sub> O2 <sub>hex</sub> Norean stereo (Standard B/G) 03 <sub>hex</sub> Sound A mono (left and right channel contain the mono sound of the FM/AM mono carrier) 04 <sub>hex</sub> sound B mono (i.e. SAP) | | | | In case of <b>Automatic Sound Select</b> , the FM Matrix Mode is set automatically, i.e. the low-part of any I <sup>2</sup> C transmission to the register 00 0E <sub>hex</sub> is ignored. | | | | To enable a <b>Forced Mono Mode</b> for all analog stereo systems by overriding the internal pilot or identification evaluation, the following steps must be transmitted: | | | | <ol> <li>MODUS with bit[0] = 0 (Automatic Sound Select off)</li> <li>FM Presc./Matrix with FM Matrix = Sound A Mono (SAP: Sound B Mono)</li> <li>Select FM/AM source channel, with channel matrix set to "Stereo" (transparent)</li> </ol> | | | 00 10 <sub>hex</sub> | NICAM Prescale | PRE_NICAM | | | Defines the input prescale value for the digital NICAM signal | | | | bit [15:8] 00 <sub>hex</sub> 7F <sub>hex</sub> prescale gain | | | | examples: | | | | 00 <sub>hex</sub> off<br>20 <sub>hex</sub> 0 dB gain<br>5A <sub>hex</sub> 9 dB gain (recommendation)<br>7F <sub>hex</sub> +12 dB gain (maximum gain) | | | 00 16 <sub>hex</sub><br>00 12 <sub>hex</sub><br>00 11 <sub>hex</sub> | I2S1 Prescale<br>I2S2 Prescale<br>I2S3 Prescale | PRE_I2S1<br>PRE_I2S2<br>PRE_I2S3 | | | Defines the input prescale value for digital I <sup>2</sup> S input signals | | | | bit [15:8] 00 <sub>hex</sub> 7F <sub>hex</sub> prescale gain | | | | examples: 00 <sub>hex</sub> off 10 <sub>hex</sub> 0 dB gain (recommendation) 7F <sub>hex</sub> +18 dB gain (maximum gain) | | | 00 0D <sub>hex</sub> | SCART Input Prescale | PRE_SCART | | | Defines the input prescale value for the analog SCART input signal | | | | bit [15:8] 00 <sub>hex</sub> 7F <sub>hex</sub> prescale gain | | | | examples: $00_{hex}$ off $19_{hex}$ 0 dB gain (2 $V_{RMS}$ input leads to digital full scale) $7F_{hex}$ +14 dB gain (400 m $V_{RMS}$ input leads to digital full scale) | | 26 Table 3–10: Write Registers on I<sup>2</sup>C Subaddress 12<sub>hex</sub>, continued | Register<br>Address | Function | | | Name | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|--|--| | SOURCE | SOURCE SELECT AND OUTPUT CHANNEL MATRIX | | | | | | | 00 08 <sub>hex</sub><br>00 09 <sub>hex</sub><br>00 0A <sub>hex</sub><br>00 41 <sub>hex</sub><br>00 0B <sub>hex</sub><br>00 0C <sub>hex</sub><br>00 38 <sub>hex</sub><br>00 39 <sub>hex</sub> | Source fo | Loudsper<br>Aux Outp<br>SCART1<br>SCART2<br>I <sup>2</sup> S Outpu<br>Quasi-Pe<br>Mix1 inpu | r: Loudspeaker Output Aux Output SCART1 DA Output SCART2 DA Output I <sup>2</sup> S Output Quasi-Peak Detector Mix1 input Mix2 input | | | | | | bit [15:8] | 0 | "FM/AM": demodulated FM or AM mono signal | | | | | | | 1 | "Stereo or A/B": demodulator Stereo or A/B signal | | | | | | | 3 | "Stereo or A": demodulator Stereo Sound or Language A (only defined for Automatic Sound Select) | | | | | | | 4 | "Stereo or B": demodulator Stereo Sound or<br>Language B (only defined for Automatic Sound Select) | | | | | | | 2 | SCART input | | | | | | | 5 | I <sup>2</sup> S1 input | | | | | | | 6 | I <sup>2</sup> S2 input | | | | | | | 7 | I <sup>2</sup> S3 input | | | | | | | 15 | Mix output | | | | | | For demo | dulator sou | rces, see Table 2-2. | | | | | 00 08 <sub>hex</sub><br>00 09 <sub>hex</sub><br>00 0A <sub>hex</sub><br>00 41 <sub>hex</sub><br>00 0B <sub>hex</sub><br>00 0C <sub>hex</sub><br>00 38 <sub>hex</sub><br>00 39 <sub>hex</sub> | Matrix Mo | Loudspe<br>Aux Outp<br>SCART1<br>SCART2<br>I <sup>2</sup> S Outpu | DA Output<br>DA Output<br>ut<br>ak Detector<br>ut | MAT_MAIN MAT_AUX MAT_SCART1 MAT_SCART2 MAT_I2S MAT_QPEAK MAT_MIX1 MAT_MIX2 | | | | | bit [7:0] | 00 <sub>hex</sub><br>10 <sub>hex</sub><br>20 <sub>hex</sub><br>30 <sub>hex</sub> | Sound A Mono (or Left Mono) Sound B Mono (or Right Mono) Stereo (transparent mode) Mono (sum of left and right inputs divided by 2) More modes are listed in section 6.5.1. | | | | | | In Automatic Sound Select mode, the demodulator source channels are set according to Table 2–2. Therefore, the matrix modes of the corresponding output channels should be set to "Stereo" (transparent). | | | | | | Table 3–10: Write Registers on I<sup>2</sup>C Subaddress 12<sub>hex</sub>, continued | Register<br>Address | Function | Name | | | |----------------------------------------------|--------------------------------------|----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------| | LOUDSPE | AKER AND | AUX PRO | DCESSING | | | 00 00 <sub>hex</sub><br>00 06 <sub>hex</sub> | Volume L<br>Volume A | ₋oudspeak<br>\ux | cer | VOL_MAIN<br>VOL_AUX | | | bit [15:8] | volume ta<br>7F <sub>hex</sub><br>7E <sub>hex</sub> | | | | | | 74 <sub>hex</sub> | +1 dB<br>0 dB<br>-1 dB | | | | | 02 <sub>hex</sub><br>01 <sub>hex</sub><br>00 <sub>hex</sub><br>FF <sub>hex</sub> | <ul> <li>-113 dB</li> <li>-114 dB</li> <li>Mute (reset condition)</li> <li>Fast Mute (needs about 75ms until the signal is completely ramped down)</li> </ul> | | | | bit [7:5] | 0 | solution volume table<br>+0 dB<br>+0.125 dB increase in addition to the volume table | | | | | 7 | +0.875 dB increase in addition to the volume table | | | | bit [4:0] | not used<br>must be s | set to 0 | | | | With large | | | | | | and an ar<br>digital vol<br>DC plops | nalog section<br>lume only.<br>. To turn vo | adspeaker and aux volume function is divided into a digital on. With Fast Mute, volume is reduced to mute position by Analog volume is not changed. This reduces any audible olume on again, the volume step that has been used before ated must be transmitted. | | | 00 29 <sub>hex</sub> | Automati | ic Volume | Correction (AVC) Loudspeaker Channel | AVC | | | bit [15:12] | ] 00 <sub>hex</sub><br>08 <sub>hex</sub> | AVC off (and reset internal variables) AVC on | | | | bit [11:8] | 08 <sub>hex</sub><br>04 <sub>hex</sub><br>02 <sub>hex</sub><br>01 <sub>hex</sub> | 8 sec decay time 4 sec decay time 2 sec decay time 20 ms decay time (intended for quick adaptation to the average volume level after channel change) | | | | Note: To on again recomme | | | | | | Note: AV | | | | | 00 34 <sub>hex</sub> | Preemph | PREEMP_AUX | | | | | bit [15:8] | 00 <sub>hex</sub><br>7F <sub>hex</sub><br>FF <sub>hex</sub> | Preemphasis OFF<br>Preemphasis 50 μ (–3 dB scaling)<br>Preemphasis 75 μ (–3 dB scaling) | | **Table 3–10:** Write Registers on I<sup>2</sup>C Subaddress 12<sub>hex</sub>, continued | Register<br>Address | Function | 1 | | Name | | | |----------------------------------------------|------------|-------------------------------------------------------------|--------------------------------------------------------------------------------------|------|--|--| | SCART O | JTPUT CH | ANNEL | | | | | | 00 07 <sub>hex</sub><br>00 40 <sub>hex</sub> | | Volume SCART1 Output Channel Volume SCART2 Output Channel | | | | | | | bit [15:8] | | able with 1 dB step size<br>+12 dB (maximum volume)<br>+11 dB | | | | | | | 74 <sub>hex</sub><br>73 <sub>hex</sub><br>72 <sub>hex</sub> | +1 dB<br>0 dB<br>–1 dB | | | | | | | 02 <sub>hex</sub><br>01 <sub>hex</sub><br>00 <sub>hex</sub> | -113 dB<br>-114 dB<br>Mute (reset condition) | | | | | | bit [7:5] | higher re<br>0<br>1 | solution volume table<br>+0 dB<br>+0.125 dB increase in addition to the volume table | | | | | | | 7 | +0.875 dB increase in addition to the volume table | | | | | | bit [4:0] | 01 <sub>hex</sub> | this must be 01 <sub>hex</sub> | | | | Table 3–10: Write Registers on I<sup>2</sup>C Subaddress 12<sub>hex</sub>, continued | Register<br>Address | Function | | | Name | | |-------------------------------------|------------|------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--| | SCART SWITCHES AND DIGITAL I/O PINS | | | | | | | 00 13 <sub>hex</sub> | ACB Reg | ister | | ACB_REG | | | | Defines th | e level of the | e digital output pins and the position of the SCART switches | | | | | bit [15] | 0/1 | low/high of digital output pin D_CTR_I/O_0 (MODUS[3]=0) | | | | | bit [14] | 0/1 | low/high of digital output pin D_CTR_I/O_1 (MODUS[3]=0) | | | | | bit [13:5] | xxxx00 xx0<br>xxxx01 xx0<br>xxxx10 xx0<br>xxxx11 xx0<br>xxxx00 xx1 | SP Input Select SCART1 to DSP input (RESET position) MONO to DSP input (Sound A Mono must be selected in the channel matrix mode for the corresponding output channels) SCART2 to DSP input SCART3 to DSP input SCART4 to DSP input mute DSP input | | | | | bit [13:5] | xx00xx x0x<br>xx01xx x0x<br>xx10xx x0x<br>xx11xx x0x<br>xx00xx x1x<br>xx01xx x1x<br>xx10xx x1x | SCART3 input to SCART1 output (RESET position) SCART2 input to SCART1 output MONO input to SCART1 output SCART1 DA to SCART1 output SCART2 DA to SCART1 output SCART1 input to SCART1 output SCART1 input to SCART1 output SCART4 input to SCART1 output mute SCART1 output | | | | | bit [13:5] | 00xxxx 0xx<br>01xxxx 0xx<br>10xxxx 0xx<br>00xxxx 1xx<br>01xxxx 1xx | • | | | | | on the co | ntrol bus to | becomes active at the time of the first write transmission the audio processing part. By writing to the ACB register can be redefined. | | | 30 MICRONAS INTERMETALL 31 Table 3–10: Write Registers on I<sup>2</sup>C Subaddress 12<sub>hex</sub>, continued | Register<br>Address | Function | Name | | | | | | |----------------------------------------------|------------|--------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|----------------------|--|--|--| | MIXING UI | NIT | | | | | | | | 00 3A <sub>hex</sub><br>00 3B <sub>hex</sub> | Scale MIX | | | VOL_MIX1<br>VOL_MIX2 | | | | | | Defines th | ne input sca | ale value for the digital mixing unit | | | | | | | bit [15:8] | 20 <sub>hex</sub> | off<br>50% (-6 dB gain)<br>100% (0 dB gain)<br>200% (+6 dB gain = maximum gain) | | | | | | | | <b>Note:</b> If the sum of both mixing inputs exceeds 100%, clipping may occur in the successive processing. | | | | | | | BEEPER | | | | | | | | | 00 14 <sub>hex</sub> | Beeper V | olume and | l Frequency | BEEPER | | | | | | bit [15:8] | 00 <sub>hex</sub> | olume<br>off<br>maximum volume | | | | | | | bit [7:0] | | | | | | | ## 3.3.2.6. Read Registers on I<sup>2</sup>C Subaddress 13<sub>hex</sub> Table 3–11: Read Registers on I<sup>2</sup>C Subaddress 13<sub>hex</sub> | Register<br>Address | Function | Name | |----------------------------------------------|---------------------------------------------------------------------------------------------------|--------------------| | QUASI-PE | | | | 00 19 <sub>hex</sub><br>00 1A <sub>hex</sub> | Quasi-Peak Detector Readout Left<br>Quasi-Peak Detector Readout Right | QPEAK_L<br>QPEAK_R | | | bit [150] 0 <sub>hex</sub> 7FFF <sub>hex</sub> values are 16 bit two's complement (only positive) | | MSP 3438G PRELIMINARY DATA SHEET Table 3–11: Read Registers on I<sup>2</sup>C Subaddress 13<sub>hex</sub>, continued | Register<br>Address | Function | Name | | | | | | |----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--|--|--|--|--| | ABC 1111 | ABC 1111A VERSION READOUT Registers | | | | | | | | 00 1E <sub>hex</sub> | MSP Hardware Version Code | MSP_HARD | | | | | | | | bit [158] 01 <sub>hex</sub> MSP 34x8G - <u>A</u> 2 | | | | | | | | | A change in the hardware version code defines hardware optimizations that may have influence on the chip's behavior. The readout of this register is identical to the hardware version code in the chip's imprint. | | | | | | | | | MSP Major Revision Code | MSP_REVISION | | | | | | | | bit [70] 07 <sub>hex</sub> MSP 34x8 <u>G</u> - A2 | | | | | | | | 00 1F <sub>hex</sub> | MSP Product Code | MSP_PRODUCT | | | | | | | | bit [158] 08 <sub>hex</sub> MSP 34 <u>08</u> G - A2<br>12 <sub>hex</sub> MSP 34 <u>18</u> G - A2<br>26 <sub>hex</sub> MSP 34 <u>38</u> G - A2<br>30 <sub>hex</sub> MSP 34 <u>48</u> G - A2<br>3A <sub>hex</sub> MSP 34 <u>58</u> G - A2 | | | | | | | | | By means of the MSP-Product Code, the control processor is able to decide which TV sound standards have to be considered. | | | | | | | | | MSP ROM Version Code | MSP_ROM | | | | | | | | bit [70] 42 <sub>hex</sub> MSP 34x8G - A <u>2</u> | | | | | | | | | A change in the ROM version code defines internal software optimizations, that may have influence on the chip's behavior, e.g. new features may have been included. While a software change is intended to create no compatibility problems, customers that want to use the new functions can identify new MSP 34x8G versions according to this number. | | | | | | | | | To avoid compatibility problems with MSP 3410B and MSP 34x0D, an offset of $40_{\rm hex}$ is added to the ROM version code of the chip's imprint. | | | | | | | 32 MICRONAS INTERMETALL ### 3.4. Programming Tips This section describes the preferred method for initializing the MSP 34x8G. The initialization is grouped into four sections: analog signal path, demodulator input, input processing for SCART and I<sup>2</sup>S, and output processing. See Fig. 2–1 on page 8 for a complete signal flow. ### **SCART Signal Path** - Select analog input for the SCART baseband processing (SCART DSP Input Select) by means of the ACB register. - Select the source for each analog SCART output (SCART Output Select) by means of the ACB register. ## **Demodulator Input** For a complete setup of the sound processing from analog IF input to the source selection, the following steps must be performed: - Set MODUS register to the preferred mode and Sound IF input. - 2. Write STANDARD SELECT register. - 3. Choose preferred prescale (FM and NICAM) values. If Automatic Sound Select is not active, the following step has to be done repeatedly: Choose FM matrix according to the sound mode indicated in the STATUS register. ## SCART and I<sup>2</sup>S Inputs - 1. Select preferred prescale for SCART. - Select preferred prescale for I<sup>2</sup>S inputs (set to 0 dB after RESET). ## **Output Channels** - Select the source channel and matrix for each output channel. - 2. Set audio baseband features (i.e. AVC, 75 $\mu s$ preemphasis) - 3. Select volume for each output channel. ### 3.5. Examples of Minimum Initialization Codes Initialization of the MSP 34x8G according to these listings reproduces sound of the selected standard on the loudspeaker output. All numbers are hexadecimal. The examples have the following structure: - 1. Perform an I<sup>2</sup>C controlled reset of the IC. - Write MODUS register (with Automatic Sound Select). - 3. Write STANDARD SELECT register. - 4. Set Prescale (FM and/or NICAM and dummy FM matrix). - 5. Set Source Selection for loudspeaker channel (with matrix set to STEREO). - 6. Set Volume loudspeaker channel to 0 dB. ## 3.5.1. B/G-FM (A2 or NICAM) #### 3.5.2. BTSC-Stereo ``` <80 00 80 00> // Softreset <80 00 00 00> // MODUS-Register: Automatic = on <80 10 00 30 20 03> // MODUS-Register: Automatic = on <80 10 00 20 00 20> // Standard Select: BTSC-STEREO <80 12 00 0E 24 03> // FM/AM-Prescale = 24<sub>hex</sub>, FM-Matrix = Sound A Mono <80 12 00 08 03 20> // Source Sel. = (St or A) & Ch. Matr. = St <80 12 00 00 73 00> // Loudspeaker Volume 0 dB ``` ## 3.5.3. BTSC-SAP with SAP at Loudspeaker Channel #### 3.5.4. FM-Stereo Radio ``` <80 00 80 00> // Softreset <80 00 00 00> <80 10 00 30 20 03> // MODUS-Register: Automatic = on <80 10 00 20 00 40> // Standard Select: FM-STEREO <80 12 00 0E 24 03> // FM/AM-Prescale = 24<sub>hex</sub>, FM-Matrix = Sound A Mono <80 12 00 08 03 20> // Source Sel. = (St or A) & Ch. Matr. = St <80 12 00 00 73 00> // Loudspeaker Volume 0 dB ``` #### 3.5.5. Automatic Standard Detection ``` <80 00 80 00> // Softreset <80 00 00 00> // MODUS-Register: Automatic = on <80 10 00 30 20 03> // MODUS-Register: Automatic = on <80 10 00 20 00 01> // Standard Select: Automatic Standard Detection <80 12 00 0E 24 03> // FM/AM-Prescale = 24hex, FM-Matrix = Sound A Mono <80 12 00 10 00 5A> // NICAM-Prescale = 5Ahex <80 12 00 08 03 20> // Source Sel. = (St or A) & Ch. Matr. = St // Wait till STANDARD RESULT contains a value ≤ 07FF // IF STANDARD RESULT contains 0000 // do some error handling // ELSE <80 12 00 00 73 00> // Loudspeaker Volume 0 dB ``` # 3.5.6. Software Flow for Interrupt driven STATUS Check If the D\_CTR\_I/O\_1 pin of the MSP 34x8G is connected to an interrupt input pin of the controller, the following interrupt handler can be applied to be automatically called with each status change of the MSP 34x8G. The interrupt handler may adjust the TV display according to the new status information. ``` Interrupt Handler: ``` ``` <80 11 02 00 <81 dd dd> // Read STATUS // adjust TV display with given status information // Return from Interrupt ``` 34 ## 4. Specifications ## 4.1. Outline Dimensions Fig. 4–1: 80-Pin Plastic Quad Flat Pack (PQFP80) Weight approximately 1.61 g Dimensions in mm Fig. 4–2: 64-Pin Plastic Low-Profile Quad Flat Pack (PLQFP64) Weight approximately 0.35 g Dimensions in mm MICRONAS INTERMETALL Fig. 4–3: 68-Pin Plastic Leaded Chip Carrier Package (PLCC68) Weight approximately 4.8 g Dimensions in mm Fig. 4–4: 64-Pin Plastic Shrink Dual-Inline Package (PSDIP64) Weight approximately 9.0 g Dimensions in mm 36 ## 4.2. Pin Connections and Short Descriptions NC = not connected (**leave vacant** for future compatibility reasons) TP = Test Pin (leave vacant - pin is used for production test only) LV = leave vacant OBL = obligatory; connect as described in application circuit diagram | | Pin | No. | | Pin Name | Туре | Connection | Short Description | |----------------|-----------------|----------------|-----------------|--------------|--------|---------------|---------------------------------------| | PQFP<br>80-pin | PLQFP<br>64-pin | PLCC<br>68-pin | PSDIP<br>64-pin | | | (if not used) | | | 1 | 64 | 10 | 8 | NC | | LV | Not connected | | 2 | 1 | 9 | 9 | I2C_CL | IN/OUT | OBL | I <sup>2</sup> C clock | | 3 | 2 | 8 | 10 | I2C_DA | IN/OUT | OBL | I <sup>2</sup> C data | | 4 | 3 | 7 | 11 | I2S_CL | IN/OUT | LV | I <sup>2</sup> S clock | | 5 | 4 | 6 | 12 | I2S_WS | IN/OUT | LV | I <sup>2</sup> S word strobe | | 6 | 5 | 5 | 13 | I2S_DA_OUT | OUT | LV | I <sup>2</sup> S data output | | 7 | 6 | 4 | 14 | I2S_DA_IN1 | IN | LV | I <sup>2</sup> S1 data input | | 8 | 7 | 3 | 15 | ADR_DA | OUT | LV | ADR data output | | _ | _ | 2 | _ | NC | | LV | Not connected | | 9 | 8 | 1 | 16 | ADR_WS | OUT | LV | ADR word strobe | | 10 | 9 | 68 | 17 | ADR_CL | OUT | LV | ADR clock | | 11 | _ | - | _ | DVSUP | | OBL | Digital power supply +5 V | | 12 | - | - | - | DVSUP | | OBL | Digital power supply +5 V | | 13 | 10 | 67 | 18 | DVSUP | | OBL | Digital power supply +5 V | | 14 | - | - | - | DVSS | | OBL | Digital ground | | 15 | - | - | - | DVSS | | OBL | Digital ground | | 16 | 11 | 66 | 19 | DVSS | | OBL | Digital ground | | _ | 12 | 65 | 20 | I2S_DA_IN2/3 | IN | LV | I <sup>2</sup> S2/3-data input | | 17 | 1 | - | _ | I2S_DA_IN2 | IN | LV | PQFP80: pin 22 separate<br>I2S_DA_IN3 | | 18 | 13 | 64 | 21 | NC | | LV | Not connected | | 19 | 14 | 63 | 22 | I2S_CL3 | IN | LV | I <sup>2</sup> S3 clock | | 20 | 15 | 62 | 23 | I2S_WS3 | IN | LV | I <sup>2</sup> S3 word strobe | | 21 | 16 | 61 | 24 | RESETQ | IN | OBL | Power-on-reset | | 22 | _ | _ | _ | I2S_DA_IN3 | IN | LV | I <sup>2</sup> S3-data input | | 23 | _ | _ | _ | NC | | LV | Not connected | | 24 | 17 | 60 | 25 | DACA_R | OUT | LV | Aux out, right | | | Pin | No. | | Pin Name | Туре | Connection | Short Description | |----------------|-----------------|----------------|-----------------|-----------|------|---------------|---------------------------| | PQFP<br>80-pin | PLQFP<br>64-pin | PLCC<br>68-pin | PSDIP<br>64-pin | | | (if not used) | | | 25 | 18 | 59 | 26 | DACA_L | OUT | LV | Aux out, left | | 26 | 19 | 58 | 27 | VREF2 | | OBL | Reference ground 2 | | 27 | 20 | 57 | 28 | DACM_R | OUT | LV | Loudspeaker out, right | | 28 | 21 | 56 | 29 | DACM_L | OUT | LV | Loudspeaker out, left | | 29 | 22 | 55 | 30 | NC | | LV | Not connected | | 30 | 23 | 54 | 31 | NC | | LV | Not connected | | 31 | 24 | 53 | 32 | NC | | LV | Not connected | | 32 | _ | 52 | _ | NC | | LV | Not connected | | 33 | 25 | 51 | 33 | SC2_OUT_R | OUT | LV | SCART output 2, right | | 34 | 26 | 50 | 34 | SC2_OUT_L | OUT | LV | SCART output 2, left | | 35 | 27 | 49 | 35 | VREF1 | | OBL | Reference ground 1 | | 36 | 28 | 48 | 36 | SC1_OUT_R | OUT | LV | SCART output 1, right | | 37 | 29 | 47 | 37 | SC1_OUT_L | OUT | LV | SCART output 1, left | | 38 | 30 | 46 | 38 | CAPL_A | | OBL | Volume capacitor AUX | | 39 | 31 | 45 | 39 | AHVSUP | | OBL | Analog power supply 8.0 V | | 40 | 32 | 44 | 40 | CAPL_M | | OBL | Volume capacitor MAIN | | 41 | _ | _ | _ | NC | | LV | Not connected | | 42 | _ | _ | _ | NC | | LV | Not connected | | 43 | - | _ | _ | AHVSS | | OBL | Analog ground | | 44 | 33 | 43 | 41 | AHVSS | | OBL | Analog ground | | 45 | 34 | 42 | 42 | AGNDC | | OBL | Analog reference voltage | | 46 | _ | 41 | _ | NC | | LV | Not connected | | 47 | 35 | 40 | 43 | SC4_IN_L | IN | LV | SCART 4 input, left | | 48 | 36 | 39 | 44 | SC4_IN_R | IN | LV | SCART 4 input, right | | 49 | 37 | 38 | 45 | ASG | | AHVSS | Analog Shield Ground | | 50 | 38 | 37 | 46 | SC3_IN_L | IN | LV | SCART 3 input, left | | 51 | 39 | 36 | 47 | SC3_IN_R | IN | LV | SCART 3 input, right | | 52 | 40 | 35 | 48 | ASG | | AHVSS | Analog Shield Ground | | 53 | 41 | 34 | 49 | SC2_IN_L | IN | LV | SCART 2 input, left | | 54 | 42 | 33 | 50 | SC2_IN_R | IN | LV | SCART 2 input, right | | 55 | 43 | 32 | 51 | ASG | | AHVSS | Analog Shield Ground | | | Pin | No. | | Pin Name | Туре | Connection | Short Description | |----------------|-----------------|----------------|-----------------|-------------|--------|------------------------|------------------------------------------------------------------------| | PQFP<br>80-pin | PLQFP<br>64-pin | PLCC<br>68-pin | PSDIP<br>64-pin | | | (if not used) | | | 56 | 44 | 31 | 52 | SC1_IN_L | IN | LV | SCART 1 input, left | | 57 | 45 | 30 | 53 | SC1_IN_R | IN | LV | SCART 1 input, right | | 58 | 46 | 29 | 54 | VREFTOP | | OBL | Reference voltage IF A/D converter | | 59 | _ | _ | - | NC | | LV | Not connected | | 60 | 47 | 28 | 55 | MONO_IN | IN | LV | Mono input | | 61 | _ | _ | _ | AVSS | | OBL | Analog ground | | 62 | 48 | 27 | 56 | AVSS | | OBL | Analog ground | | 63 | _ | _ | _ | NC | | LV | Not connected | | 64 | _ | _ | _ | NC | | LV | Not connected | | 65 | _ | _ | _ | AVSUP | | OBL | Analog power supply +5 V | | 66 | 49 | 26 | 57 | AVSUP | | OBL | Analog power supply +5 V | | 67 | 50 | 25 | 58 | ANA_IN1+ | IN | LV | IF input 1 | | 68 | 51 | 24 | 59 | ANA_IN- | IN | AVSS via<br>56 pF / LV | IF common (Can be left vacant, only if IF input 1 is also not in use) | | 69 | 52 | 23 | 60 | ANA_IN2+ | IN | AVSS via<br>56 pF / LV | IF input 2 (Can be left vacant, only if IF input 1 is also not in use) | | 70 | 53 | 22 | 61 | TESTEN | IN | AVSS | Test pin | | 71 | 54 | 21 | 62 | XTAL_IN | IN | OBL | Crystal oscillator | | 72 | 55 | 20 | 63 | XTAL_OUT | OUT | OBL / LV | Crystal oscillator (See also 4.3. Pin descriptions) | | 73 | 56 | 19 | 64 | TP | | LV | Test pin | | 74 | 57 | 18 | 1 | AUD_CL_OUT | OUT | LV | Audio clock output<br>(18.432 MHz) | | _ | _ | 17 | - | NC | | LV | Not connected | | 75 | 58 | 16 | 2 | NC | | LV | Not connected | | 76 | 59 | 15 | 3 | NC | | LV | Not connected | | 77 | 60 | 14 | 4 | D_CTR_I/O_1 | IN/OUT | LV | D_CTR_I/O_1 | | 78 | 61 | 13 | 5 | D_CTR_I/O_0 | IN/OUT | LV | D_CTR_I/O_0 | | 79 | 62 | 12 | 6 | ADR_SEL | IN | OBL | I <sup>2</sup> C Bus address select | | 80 | 63 | 11 | 7 | STANDBYQ | IN | OBL | Stand-by (low-active) | #### 4.3. Pin Descriptions Pin numbers refer to the 80-pin PQFP package. Pin 1, NC - Pin not connected. Pin 2, $I2C\_CL - I^2C$ Clock Input/Output (Fig. 4–10) Via this pin, the $I^2C$ -bus clock signal has to be supplied. The signal can be pulled down by the MSP in case of wait conditions. Pin 3, $I2C_DA - I^2C$ Data Input/Output (Fig. 4–10) Via this pin, the $I^2C$ -bus data is written to or read from the MSP. Pin 4, $I2S\_CL - I^2S$ Clock Input/Output (Fig. 4–13) Clock line for the $I^2S$ bus. In master mode, this line is driven by the MSP; in slave mode, an external $I^2S$ clock has to be supplied. Pin 5, **I2S\_WS** – I<sup>2</sup>S Word Strobe Input/Output (Fig. 4–13) Word strobe line for the I<sup>2</sup>S bus. In master mode, this line is driven by the MSP; in slave mode, an external I<sup>2</sup>S word strobe has to be supplied. Pin 6, I2S\_DA\_OUT1 – $I^2$ S Data Output (Fig. 4–9) Output of digital serial sound data of the MSP on the $I^2$ S bus. Pin 7, $I2S_DA_IN1 - I^2S$ Data Input 1 (Fig. 4–11) First input of digital serial sound data to the MSP via the $I^2S$ bus. Pin 8, **ADR\_DA** – ADR Bus Data Output (Fig. 4–9) Output of digital serial data to the DRP 3510A via the ADR bus. Pin 9, **ADR\_WS** – ADR Bus Word Strobe Output (Fig. 4–9) Word strobe output for the ADR bus. Pin 10, **ADR\_CL** – ADR Bus Clock Output (Fig. 4–9) Clock line for the ADR bus. Pins 11, 12, 13, **DVSUP\*** – Digital Supply Voltage Power supply for the digital circuitry of the MSP. Must be connected to a +5 V power supply. Pins 14, 15, 16, **DVSS\*** – Digital Ground Ground connection for the digital circuitry of the MSP. Pin 17, $I2S_DA_IN2 - I^2S$ Data Input 2 (Fig. 4–11) Second input of digital serial sound data to the MSP via the $I^2S$ bus. In all packages except PQFP-80-pin this pin is also connected to the asynchronous $I^2S$ interface 3. Pins 18, NC - Pin not connected. Pins 19, $I2S_CL3 - I^2S$ Clock Input (Fig. 4–11) Clock line for the $I^2S$ bus. Since only a slave mode is available an external $I^2S$ clock has to be supplied. Pins 20, **I2S\_WS3** – I<sup>2</sup>S Word Strobe Input (Fig. 4–11) Word strobe line for the I<sup>2</sup>S bus. Since only a slave mode is available an external I<sup>2</sup>S word strobe has to be supplied. Pin 21, **RESETQ** – Reset Input (Fig. 4–11) In the steady state, high level is required. A low level resets the MSP 34x8G. Pin 22, **I2S\_DA\_IN3** – I<sup>2</sup>S Data Input 3 (Fig. 4–11) Asynchronous input of digital serial sound data to the MSP via the I<sup>2</sup>S bus. Pins 23, NC - Pin not connected. Pins 24, 25, **DACA\_R/L** – Aux Outputs (Fig. 4–19) Output of the aux signal. A 1 nF capacitor to AHVSS must be connected to these pins. The DC offset on these pins depends on the selected aux volume. Pin 26, VREF2 - Reference Ground 2 Reference analog ground. This pin must be connected separately to the ground (AHVSS). VREF2 serves as a clean ground and should be used as the reference for analog connections to the loudspeaker and headphone outputs. Pins 27, 28, **DACM\_R/L** – Loudspeaker Outputs (Fig. 4–19) Output of the loudspeaker signal. A 1 nF capacitor to AHVSS must be connected to these pins. The DC offset on these pins depends on the selected loudspeaker volume. Pin 29, 30, 31, 32 **NC** – Pin not connected. Pins 33, 34, **SC2\_OUT\_R/L** – SCART2 Outputs (Fig. 4–21) Output of the SCART2 signal. Connections to these pins must use a $100-\Omega$ series resistor and are intended to be AC-coupled. Pin 35, VREF1 - Reference Ground 1 Reference analog ground. This pin must be connected separately to the ground (AHVSS). VREF1 serves as a clean ground and should be used as the reference for analog connections to the SCART outputs. Pins 36, 37, **SC1\_OUT\_R/L** – SCART1 Outputs (Fig. 4–21) Output of the SCART1 signal. Connections to these pins must use a $100-\Omega$ series resistor and are intended to be AC-coupled. Pin 38, **CAPLA** – Volume Capacitor Aux (Fig. 4–16) A 10- $\mu$ F capacitor to AHVSUP must be connected to this pin. It serves as a smoothing filter for aux volume changes in order to suppress audible plops. The value of the capacitor can be lowered to 1- $\mu$ F if faster response is required. The area encircled by the trace lines should be minimized; keep traces as short as possible. This input is sensitive for magnetic induction. Pin 39, **AHVSUP\*** – Analog Power Supply High Voltage Power is supplied via this pin for the analog circuitry of the MSP (except IF input). This pin must be connected to the +8 V supply. (+5 V-operation is possible with restrictions in performance) Pin 40, **CAPLM** – Volume Capacitor Loudspeakers (Fig. 4–16) A 10- $\mu$ F capacitor to AHVSUP must be connected to this pin. It serves as a smoothing filter for loudspeaker volume changes in order to suppress audible plops. The value of the capacitor can be lowered to 1 $\mu$ F if faster response is required. The area encircled by the trace lines should be minimized; keep traces as short as possible. This input is sensitive for magnetic induction. Pins 41, 42, NC - Pins not connected. Pins 43, 44, **AHVSS\*** – Analog Power Supply High Voltage Ground connection for the analog circuitry of the MSP (except IF input). Pin 45, **AGNDC** – Internal Analog Reference Voltage This pin serves as the internal ground connection for the analog circuitry (except IF input). It must be connected to the VREF pins with a 3.3- $\mu$ F and a 100-nF capacitor in parallel. This pins shows a DC level of typically 3.73 V. Pin 46, NC - Pin not connected. Pins 47, 48, **SC4\_IN\_L/R** – SCART4 Inputs (Fig. 4–18) The analog input signal for SCART4 is fed to this pin. Analog input connection must be AC-coupled. Pin 49, **ASG\*** – Analog Shield Ground Analog ground (AHVSS) should be connected to this pin to reduce cross-coupling between SCART inputs. Pins 50, 51, **SC3\_IN\_L/R** – SCART3 Inputs (Fig. 4–18) The analog input signal for SCART3 is fed to this pin. Analog input connection must be AC-coupled. Pin 52, **ASG\*** – Analog Shield Ground Analog ground (AHVSS) should be connected to this pin to reduce cross-coupling between SCART inputs. Pins 53, 54 **SC2\_IN\_L/R** – SCART2 Inputs (Fig. 4–18) The analog input signal for SCART2 is fed to this pin. Analog input connection must be AC-coupled. Pin 55, ASG\* - Analog Shield Ground Analog ground (AHVSS) should be connected to this pin to reduce cross-coupling between SCART inputs. Pins 56, 57 **SC1\_IN\_L/R** – SCART1 Inputs (Fig. 4–18) The analog input signal for SCART1 is fed to this pin. Analog input connection must be AC-coupled. Pin 58, **VREFTOP** – Reference Voltage IF A/D Converter (Fig. 4–15) Via this pin, the reference voltage for the IF A/D converter is decoupled. It must be connected to AVSS pins with a 10- $\mu$ F and a 100- $\mu$ F capacitor in parallel. Traces must be kept short. Pin 59, **NC** – Pin not connected. Pin 60 **MONO\_IN** – Mono Input (Fig. 4–18) The analog mono input signal is fed to this pin. Analog input connection must be AC-coupled. Pins 61, 62, **AVSS\*** – Analog Power Supply Voltage Ground connection for the analog IF input circuitry of the MSP. Pins 63, 64, NC - Pins not connected. Pins 65, 66, **AVSUP\*** – Analog Power Supply Voltage Power is supplied via this pin for the analog IF input circuitry of the MSP. This pin must be connected to the +5 V supply. Pin 67, **ANA\_IN1**+ - IF Input 1 (Fig. 4-15) The analog sound IF signal is supplied to this pin. Inputs must be AC-coupled. This pin is designed as symmetrical input: ANA\_IN1+ is internally connected to one input of a symmetrical op amp, ANA\_IN- to the other. Pin 68, **ANA\_IN**— IF Common (Fig. 4–15) This pins serves as a common reference for ANA\_IN1/ 2+ inputs and must be AC-coupled. Pin 69, **ANA IN2**+ – IF Input 2 (Fig. 4–15) The analog sound if signal is supplied to this pin. Inputs must be AC-coupled. This pin is designed as symmetrical input: ANA\_IN2+ is internally connected to one input of a symmetrical op amp, ANA\_IN- to the other. Pin 70, **TESTEN** – Test Enable Pin (Fig. 4–11) This pin enables factory test modes. For normal operation, it must be connected to ground. MSP 3438G PRELIMINARY DATA SHEET Pins 71, 72 **XTAL\_IN, XTAL\_OUT** – Crystal Input and Output Pins (Fig. 4–14) These pins are connected to an 18.432 MHz crystal oscillator which is digitally tuned by integrated capacitances. An external clock can be fed into XTAL\_IN (leave XTAL\_OUT vacant in this case). The audio clock output signal AUD\_CL\_OUT is derived from the oscillator. External capacitors at each crystal pin to ground (AVSS) are required. It should be verified by layout, that no supply current for the digital circuitry is flowing through the ground connection point. Pin 73, **TP** – This pin enables factory test modes. For normal operation, it must be left vacant. Pin 74, **AUD\_CL\_OUT** – Audio Clock Output (Fig. 4–14) This is the 18.432 MHz main clock output. Pins 75, 76, NC - Pins not connected. Pins 77, 78, **D\_CTR\_I/O\_1/0** – Digital Control Input/ Output Pins (Fig. 4–13) These pins serve as general purpose input/output pins. Pin D\_CTR\_I/O\_1 can be used as an interrupt request pin to the controller. Pin 79, $ADR\_SEL - I^2C$ Bus Address Select (Fig. 4–12) By means of this pin, one of three device addresses for the MSP can be selected. The pin can be connected to ground ( $^{12}$ C device addresses $80/81_{hex}$ ), to +5 V supply ( $84/85_{hex}$ ), or left open ( $88/89_{hex}$ ). ### Pin 80, STANDBYQ - Stand-by In normal operation, this pin must be High. If the MSP is switched off by first pulling STANDBYQ low and then (after >1 $\mu$ s delay) switching off the 5 V, but keeping the 8-V power supply ('**Stand-by'-mode**), the SCART switches maintain their position and function. #### \* Application Note: All ground pins should be connected to one low-resistive ground plane. All supply pins should be connected separately with short and low-resistive lines to the power supply. Decoupling capacitors from DVSUP to DVSS, AVSUP to AVSS, and AHVSUP to AHVSS are recommended as closely as possible to these pins. Decoupling of DVSUP and DVSS is most important. We recommend using more than one capacitor. By choosing different values, the frequency range of active decoupling can be extended. In our application boards we use: 220 pF, 470 pF, 1.5 nF, and 10 $\mu$ F. The capacitor with the lowest value should be placed nearest to the pins. The ASG pins should be connected as closely as possible to the MSP ground. They are intended for leading with the SCART signals as shield lines and should <u>not</u> be connected to ground at the SCART-connector. ### 4.4. Pin Configurations Fig. 4-5: 80-pin PQFP package Fig. 4-6: 64-pin PLQFP package Fig. 4-7: 68-pin PLCC package Fig. 4-8: 64-pin PSDIP package ### 4.5. Pin Circuits Pin numbers refer to the PQFP80 package. **Fig. 4–9:** Output Pins 6, 8, 9, and 10 (I2S\_DA\_OUT, ADR\_DA, ADR\_WS, ADR\_CL) Fig. 4–13: Input/Output Pins 4, 5, 77, and 78 (I2S\_CL, I2S\_WS, D\_CTR\_I/O\_1, D\_CTR\_I/O\_0) Fig. 4–10: Input/Output Pins 2 and 3 (I2C\_CL, I2C\_DA) Fig. 4–14: Output/Input Pins 71, 72, and 74 (XTAL\_IN, XTAL\_OUT, AUD\_CL\_OUT) Fig. 4–11: Input Pins 7, 17, 22, 19, 20, 21, 70, and 80 (I2S\_DA\_IN1..3, I2S\_CL3, I2S\_WS3, RESETQ, TESTEN, STANDBYQ) Fig. 4-12: Input Pin 79 (ADR\_SEL) Fig. 4–15: Input Pins 58, 67, 68, and 69 (VREFTOP, ANA\_IN1+, ANA\_IN-, ANA\_IN2+) Fig. 4–16: Capacitor Pins 38 and 40 (CAPL\_A, CAPL\_M) Fig. 4-17: Input Pin 60 (MONO\_IN) ≈ 3.75 V **Fig. 4–18:** Input Pins 47, 48, 50, 51, 53, 54, 56, and 57 **(SC4-1\_IN\_L/R)** **Fig. 4–19:** Output Pins 24, 25, 27, and 28 (DACA\_R/L, DACM\_R/L) Fig. 4-20: Pin 45 (AGNDC) **Fig. 4–21:** Output Pins 33, 34, 36, and 37 (SC\_2\_OUT\_R/L, SC\_1\_OUT\_R/L) ### 4.6. Electrical Characteristics ### 4.6.1. Absolute Maximum Ratings | Symbol | Parameter | Pin Name | Min. | Max. | Unit | |---------------------|---------------------------------------------------------------------|------------------------------------|--------|-----------------------------|------------------| | T <sub>A</sub> | Ambient Operating Temperature | _ | 0 | 70 | °C | | T <sub>S</sub> | Storage Temperature | _ | -40 | 125 | °C | | V <sub>SUP1</sub> | First Supply Voltage | AHVSUP | -0.3 | 9.0 | V | | V <sub>SUP2</sub> | Second Supply Voltage | DVSUP | -0.3 | 6.0 | V | | V <sub>SUP3</sub> | Third Supply Voltage | AVSUP | -0.3 | 6.0 | V | | dV <sub>SUP23</sub> | Voltage between AVSUP and DVSUP | AVSUP, -0.5<br>DVSUP | | 0.5 | V | | P <sub>TOT</sub> | Package Power Dissipation<br>PLCC68<br>PSDIP64<br>PLQFP64<br>PQFP80 | AHVSUP,<br>DVSUP,<br>AVSUP | | 1200<br>1300<br>960<br>1000 | mW<br>mW<br>mW | | V <sub>Idig</sub> | Input Voltage, all Digital Inputs | | -0.3 | V <sub>SUP2</sub> +0.3 | V | | I <sub>ldig</sub> | Input Current, all Digital Pins | | -20 | +20 | mA <sup>1)</sup> | | V <sub>Iana</sub> | Input Voltage, all Analog Inputs | SCn_IN_s, <sup>2)</sup><br>MONO_IN | -0.3 | V <sub>SUP1</sub> +0.3 | V | | I <sub>lana</sub> | Input Current, all Analog Inputs | SCn_IN_s, <sup>2)</sup><br>MONO_IN | -5 | +5 | mA <sup>1)</sup> | | I <sub>Oana</sub> | Output Current, all SCART Outputs | SCn_OUT_s <sup>2)</sup> | 3), 4) | 3), 4) | | | l <sub>Oana</sub> | Output Current, all Analog Outputs except SCART Outputs | DACp_s <sup>2)</sup> | 3) | 3) | | | I <sub>Cana</sub> | Output Current, other pins connected to capacitors | CAPL_p, <sup>2)</sup><br>AGNDC | 3) | 3) | | <sup>1)</sup> positive value means current flowing into the circuit Stresses beyond those listed in the "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only. Functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions/Characteristics" of this specification is not implied. Exposure to absolute maximum ratings conditions for extended periods may affect device reliability. <sup>2) &</sup>quot;n" means "1", "2", "3", or "4", "s" means "L" or "R", "p" means "M" or "A" <sup>3)</sup> The Analog Outputs are short-circuit proof with respect to First Supply Voltage and Ground. <sup>4)</sup> Total chip power dissipation must not exceed absolute maximum rating. # 4.6.2. Recommended Operating Conditions (T<sub>A</sub> = 0 to 70 $^{\circ}C)$ # 4.6.2.1. General Recommended Operating Conditions | Symbol | Parameter | Pin Name | Min. | Тур. | Max. | Unit | |---------------------|-----------------------------------------------------------------|--------------------|------|------|------|----------| | V <sub>SUP1</sub> | First Supply Voltage (8-V Operation) | AHVSUP | 7.6 | 8.0 | 8.7 | <b>V</b> | | | First Supply Voltage (5-V Operation) | | 4.75 | 5.0 | 5.25 | V | | V <sub>SUP2</sub> | Second Supply Voltage | DVSUP | 4.75 | 5.0 | 5.25 | V | | V <sub>SUP3</sub> | Third Supply Voltage | AVSUP | 4.75 | 5.0 | 5.25 | V | | t <sub>STBYQ1</sub> | STANDBYQ Setup Time before<br>Turn-off of Second Supply Voltage | STANDBYQ,<br>DVSUP | 1 | | | μs | # 4.6.2.2. Analog Input and Output Recommendations | Symbol | Parameter | Pin Name | Min. | Тур. | Max. | Unit | |---------------------|--------------------------------------------------|---------------------------------|------|------|------|------------------| | C <sub>AGNDC</sub> | AGNDC-Filter-Capacitor | AGNDC | -20% | 3.3 | | μF | | | Ceramic Capacitor in Parallel | | -20% | 100 | | nF | | C <sub>inSC</sub> | DC-Decoupling Capacitor in front of SCART Inputs | SCn_IN_s <sup>1)</sup> | -20% | 330 | | nF | | V <sub>inSC</sub> | SCART Input Level | | | | 2.0 | V <sub>RMS</sub> | | V <sub>inMONO</sub> | Input Level, Mono Input | MONO_IN | | | 2.0 | V <sub>RMS</sub> | | R <sub>LSC</sub> | SCART Load Resistance | SCn_OUT_s <sup>1)</sup> | 10 | | | kΩ | | C <sub>LSC</sub> | SCART Load Capacitance | | | | 6.0 | nF | | C <sub>VMA</sub> | Main/AUX Volume Capacitor | CAPL_M,<br>CAPL_A | | 10 | | μF | | C <sub>FMA</sub> | Main/AUX Filter Capacitor | DACM_s,<br>DACA_s <sup>1)</sup> | -10% | 1 | +10% | nF | | 1) "n" means | "1", "2", or "3", "s" means "L" or "R", "p" | means "M" or "A" | | | • | | # 4.6.2.3. Recommendations for Analog Sound IF Input Signal | Symbol | Parameter | Pin Name | Min. | Тур. | Max. | Unit | |-------------------------|-------------------------------------------------------------------------------------------------------|------------------------|------------|-----------|----------------------|-------------------| | C <sub>VREFTOP</sub> | VREFTOP-Filter-Capacitor | VREFTOP | -20 % | 10 | | μF | | | Ceramic Capacitor in Parallel | | -20 % | 100 | | nF | | F <sub>IF_FMTV</sub> | Analog Input Frequency Range for TV Applications | ANA_IN1+,<br>ANA_IN2+, | 0 | | 9 | MHz | | F <sub>IF_FMRADIO</sub> | Analog Input Frequency for FM-Radio Applications | ANA_IN- | | 10.7 | | MHz | | V <sub>IF_FM</sub> | Analog Input Range FM/NICAM | | 0.1 | 0.8 | 3 | V <sub>pp</sub> | | V <sub>IF_AM</sub> | Analog Input Range AM/NICAM | | 0.1 | 0.45 | 0.8 | V <sub>pp</sub> | | R <sub>FMNI</sub> | Ratio: NICAM Carrier/FM Carrier (unmodulated carriers) BG: I: | | -20<br>-23 | -7<br>-10 | 0 0 | dB<br>dB | | R <sub>AMNI</sub> | Ratio: NICAM Carrier/AM Carrier (unmodulated carriers) | | -25 | -11 | 0 | dB | | R <sub>FM</sub> | Ratio: FM-Main/FM-Sub Satellite | | | 7 | | dB | | R <sub>FM1/FM2</sub> | Ratio: FM1/FM2<br>German FM-System | | | 7 | | dB | | R <sub>FC</sub> | Ratio: Main FM Carrier/<br>Color Carrier | | 15 | - | _ | dB | | R <sub>FV</sub> | Ratio: Main FM Carrier/<br>Luma Components | | 15 | - | _ | dB | | PR <sub>IF</sub> | Passband Ripple | | _ | _ | ±2 | dB | | SUP <sub>HF</sub> | Suppression of Spectrum above 9.0 MHz (not for FM Radio) | | 15 | | | dB | | FM <sub>MAX</sub> | Maximum FM-Deviation (approx.) normal mode HDEV2: high deviation mode HDEV3: very high deviation mode | | | | ±180<br>±360<br>±540 | kHz<br>kHz<br>kHz | ## 4.6.2.4. Crystal Recommendations | Symbol | Parameter | Pin Name | Min. | Тур. | Max. | Unit | |------------------|------------------------------------------------------------------|----------------------|--------------------------------------------------------------|--------------------------|---------------------------|-----------------------| | General Cr | ystal Recommendations | | | | | | | f <sub>P</sub> | Crystal Parallel Resonance Frequency at 12 pF Load Capacitance | | | 18.432 | | MHz | | R <sub>R</sub> | Crystal Series Resistance | | | 8 | 25 | Ω | | C <sub>0</sub> | Crystal Shunt (Parallel) Capacitance | | | 6.2 | 7.0 | pF | | C <sub>L</sub> | External Load Capacitance <sup>1)</sup> | XTAL_IN,<br>XTAL_OUT | PSDIP approx. 1.5<br>PLCC approx. 3.3<br>P(L)QFP approx. 3.3 | | 3.3 | pF<br>pF<br>pF | | Crystal Red | commendations for Master-Slave Appli | cations (MSP-clock n | nust perfor | m synchroi | nization to | <sup>2</sup> S clock) | | f <sub>TOL</sub> | Accuracy of Adjustment | | -20 | | +20 | ppm | | D <sub>TEM</sub> | Frequency Variation versus Temperature | | -20 | | +20 | ppm | | C <sub>1</sub> | Motional (Dynamic) Capacitance | | 19 | 24 | | fF | | f <sub>CL</sub> | Required Open Loop Clock<br>Frequency (T <sub>amb</sub> = 25 °C) | AUD_CL_OUT | 18.431 | | 18.433 | MHz | | Crystal Red | commendations for FM / NICAM Applic | ations (No MSP-clock | synchroni | zation to I <sup>2</sup> | S clock pos | ssible) | | f <sub>TOL</sub> | Accuracy of Adjustment | | -30 | | +30 | ppm | | D <sub>TEM</sub> | Frequency Variation versus Temperature | | -30 | | +30 | ppm | | C <sub>1</sub> | Motional (Dynamic) Capacitance | | 15 | | | fF | | f <sub>CL</sub> | Required Open Loop Clock<br>Frequency (T <sub>amb</sub> = 25 °C) | AUD_CL_OUT | 18.4305 | | 18.4335 | MHz | | Crystal Red | commendations for all analog FM/AM A | Applications (No MSF | P-clock syn | chronizatio | n to I <sup>2</sup> S clo | ck possible) | | f <sub>TOL</sub> | Accuracy of Adjustment | | -100 | | +100 | ppm | | D <sub>TEM</sub> | Frequency Variation versus Temperature | | -50 | | +50 | ppm | | f <sub>CL</sub> | Required Open Loop Clock<br>Frequency (T <sub>amb</sub> = 25 °C) | AUD_CL_OUT | 18.429 | | 18.435 | MHz | | Amplitude | Recommendation for Operation with E | xternal Clock Input | (C <sub>load</sub> afte | er reset ty | ⁄р. 22 pF) | | | V <sub>XCA</sub> | External Clock Amplitude | XTAL_IN | 0.7 | | | V <sub>pp</sub> | | | - | | | | | | <sup>1)</sup> External capacitors at each crystal pin to ground are required. They are necessary to tune the open-loop frequency of the internal PLL and to stabilize the frequency in closed-loop operation. Due to different layouts, the accurate capacitor size should be determined with the customer PCB. The suggested values (1.5...3.3 pF) are figures based on experience and should serve as "start value". To define the capacitor size, reset the MSP without transmitting any further I2C telegrams. Measure the frequency at AUD\_CL\_OUT-pin. Change the capacitor size until the free running frequency matches 18.432 MHz as closely as possible. The higher the capacity, the lower the resulting clock frequency. ### 4.6.3. Characteristics at $T_A$ = 0 to 70 °C, $f_{CLOCK}$ = 18.432 MHz, $V_{SUP1}$ = 7.6 to 8.7 V, $V_{SUP2}$ = 4.75 to 5.25 V for min./max. values at $T_A$ = 60 °C, $f_{CLOCK}$ = 18.432 MHz, $V_{SUP1}$ = 8 V, $V_{SUP2}$ = 5 V for typical values, $T_J$ = Junction Temperature MAIN (M) = Loudspeaker Channel, AUX (A) = Headphone Channel ### 4.6.3.1. General Characteristics | Symbol | Parameter | Pin Name | Min. | Тур. | Max. | Unit | Test Conditions | |------------------------|----------------------------------------------------------------------------------------------------------------------------------------|----------------------|------------|--------------|--------------|-------------------|---------------------------| | Supply | | | | | • | | | | I <sub>SUP1A</sub> | First Supply Current (active)<br>(8-V Operation)<br>Analog Volume for Main and Aux at 0 dB<br>Analog Volume for Main and Aux at –30 dB | AHVSUP | 9.6<br>6.3 | 17.1<br>11.2 | 24.6<br>16.1 | mA<br>mA | | | | First Supply Current (active)<br>(5-V Operation)<br>Analog Volume for Main and Aux at 0 dB<br>Analog Volume for Main and Aux at –30 dB | | 6.4<br>4.2 | 11.4<br>7.5 | 16.4<br>10.7 | mA<br>mA | | | I <sub>SUP2A</sub> | Second Supply Current (active) | DVSUP | 50 | 70 | 85 | mA | | | I <sub>SUP3A</sub> | Third Supply Current (active) | AVSUP | 20 | 35 | 45 | mA | | | I <sub>SUP1S</sub> | First Supply Current (8-V Operation) (standby mode) at T <sub>j</sub> = 27 °C | AHVSUP | 3.5 | 5.6 | 7.7 | mA | STANDBYQ = low | | | First Supply Current (5-V Operation) (standby mode) at T <sub>j</sub> = 27 °C | | 2.3 | 3.7 | 5.1 | mA | STANDBYQ = low | | Clock | · | | | | | | | | f <sub>CLOCK</sub> | Clock Input Frequency | XTAL_IN | | 18.432 | | MHz | | | D <sub>CLOCK</sub> | Clock High to Low Ratio | | 45 | | 55 | % | | | t <sub>JITTER</sub> | Clock Jitter (Verification not provided in Production Test) | | | | 50 | ps | | | V <sub>xtalDC</sub> | DC-Voltage Oscillator | | | 2.5 | | V | | | t <sub>Startup</sub> | Oscillator Startup Time at VDD Slew-rate of 1 V/μs | XTAL_IN,<br>XTAL_OUT | | 0.4 | 2 | ms | | | V <sub>ACLKAC</sub> | Audio Clock Output AC Voltage | AUD_CL_OUT | 1.2 | 1.8 | | V <sub>pp</sub> | load = 40 pF | | V <sub>ACLKDC</sub> | Audio Clock Output DC Voltage | | 0.4 | | 0.6 | V <sub>SUP3</sub> | I <sub>max</sub> = 0.2 mA | | r <sub>outHF_ACL</sub> | HF Output Resistance | | | 140 | | Ω | | # 4.6.3.2. Digital Inputs, Digital Outputs | Symbol | Parameter | Pin Name | Min. | Тур. | Max. | Unit | Test Conditions | |---------------------|-------------------------------|---------------------------------------------------------------------------|------|------|------|-------------------|--------------------------------------------------------------| | Digital Inpu | ts Levels | | | | | | | | $V_{DIGIL}$ | Digital Input Low Voltage | STANDBYQ<br>D_CTR_I/O_0/1 | | | 0.2 | V <sub>SUP2</sub> | | | $V_{DIGIH}$ | Digital Input High Voltage | D_C11\(\(\begin{array}{c} \blue{0} \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ | 0.5 | | | V <sub>SUP2</sub> | | | Z <sub>DIGI</sub> | Input Impedance | | | | 5 | pF | | | I <sub>DLEAK</sub> | Digital Input Leakage Current | | -1 | | 1 | μΑ | 0 V < U <sub>INPUT</sub> < DVSUP<br>D_CTR_I/O_0/1: tri-state | | V <sub>DIGIL</sub> | ADR_SEL Input Low Voltage | ADR_SEL | | | 0.2 | V <sub>SUP2</sub> | | | $V_{DIGIH}$ | ADR_SEL Input High Voltage | | 0.8 | | | V <sub>SUP2</sub> | | | I <sub>ADRSEL</sub> | Input Current | | -500 | -220 | | μΑ | U <sub>ADR_SEL</sub> = DVSS | | | | | | 220 | 500 | μΑ | U <sub>ADR_SEL</sub> = DVSUP | | Digital Outp | out Levels | | | | | | | | V <sub>DCTROL</sub> | Digital Output Low Voltage | D_CTR_I/O_0<br>D_CTR_I/O_1 | | | 0.4 | V | IDDCTR = 1 mA | | V <sub>DCTROH</sub> | Digital Output High Voltage | | 4.0 | | | V | IDDCTR = -1 mA | ### 4.6.3.3. Reset Input and Power-Up | Symbol | Parameter | Pin Name | Min. | Тур. | Max. | Unit | Test Conditions | | |---------------------|-----------------------------------|----------|------|------|------|-------------------|----------------------------------|--| | RESETQ Input Levels | | | | | | | | | | V <sub>RHL</sub> | Reset High-Low Transition Voltage | RESETQ | 0.45 | | 0.55 | V <sub>SUP2</sub> | | | | V <sub>RLH</sub> | Reset Low-High Transition Voltage | | 0.7 | | 0.8 | V <sub>SUP2</sub> | | | | Z <sub>RES</sub> | Input Impedance | | | | 5 | pF | | | | I <sub>RES</sub> | Input Pin Leakage Current | | -1 | | 1 | μΑ | 0 V < U <sub>INPUT</sub> < DVSUP | | **Note:** The reset should not reach high level before the oscillator has started. This requires a reset delay of >2 ms 0.7 x DVSUP means 3.5 Volt with DVSUP = 5.0 V Fig. 4-22: Power-up sequence # 4.6.3.4. I<sup>2</sup>C-Bus Characteristics | Symbol | Parameter | Pin Name | Min. | Тур. | Max. | Unit | Test Conditions | |---------------------|------------------------------------------------------------------------|----------|------|------|------|-------------------|---------------------------| | V <sub>I2CIL</sub> | I <sup>2</sup> C-BUS Input Low Voltage | 12C_CL, | | | 0.3 | V <sub>SUP2</sub> | | | V <sub>I2CIH</sub> | I <sup>2</sup> C-BUS Input High Voltage | - I2C_DA | 0.6 | | | V <sub>SUP2</sub> | | | t <sub>I2C1</sub> | I <sup>2</sup> C START Condition Setup Time | | 120 | | | ns | | | t <sub>I2C2</sub> | I <sup>2</sup> C STOP Condition Setup Time | | 120 | | | ns | | | t <sub>I2C5</sub> | I <sup>2</sup> C-Data Setup Time<br>before Rising Edge of Clock | | 55 | | | ns | | | t <sub>I2C6</sub> | I <sup>2</sup> C-Data Hold Time<br>after Falling Edge of Clock | | 55 | | | ns | | | t <sub>I2C3</sub> | I <sup>2</sup> C-Clock Low Pulse Time | I2C_CL | 500 | | | ns | | | t <sub>I2C4</sub> | I <sup>2</sup> C-Clock High Pulse Time | | 500 | | | ns | | | f <sub>I2C</sub> | I <sup>2</sup> C-BUS Frequency | | | | 1.0 | MHz | | | V <sub>I2COL</sub> | I <sup>2</sup> C-Data Output Low Voltage | I2C_CL, | | | 0.4 | V | I <sub>I2COL</sub> = 3 mA | | I <sub>I2COH</sub> | I <sup>2</sup> C-Data Output<br>High Leakage Current | - I2C_DA | | | 1.0 | μΑ | V <sub>I2COH</sub> = 5 V | | t <sub>I2COL1</sub> | I <sup>2</sup> C-Data Output Hold Time<br>after Falling Edge of Clock | | 15 | | | ns | | | t <sub>I2COL2</sub> | I <sup>2</sup> C-Data Output Setup Time<br>before Rising Edge of Clock | | 100 | | | ns | f <sub>I2C</sub> = 1 MHz | Fig. 4–23: I<sup>2</sup>C bus timing diagram # 4.6.3.5. I<sup>2</sup>S-Bus Characteristics | Symbol | Parameter | Pin Name | Min. | Тур. | Max. | Unit | Test Conditions | |------------------------|----------------------------------------------------------------------------------|-----------------------------|------|-------|--------|-------------------|---------------------------------------------------------------------| | V <sub>I2SIL</sub> | Input Low Voltage | I2S_DA_IN13 | | | 0.2 | V <sub>SUP2</sub> | | | V <sub>I2SIH</sub> | Input High Voltage | 12S_CL<br>12S_WS<br>12S_CL3 | 0.5 | | | V <sub>SUP2</sub> | | | Z <sub>I2SI</sub> | Input Impedance | 12S_WS3 | | | 5 | pF | | | I <sub>LEAKI2S</sub> | Input Leakage Current | | -1 | | 1 | μΑ | 0 V < U <sub>INPUT</sub> < DVSUP | | t <sub>12S1</sub> | I <sup>2</sup> S-Data Input Setup Time<br>before Rising Edge of Clock | I2S_DA_IN1/2<br>I2S_CL | 20 | | | ns | for details see Fig. 4–24 (synchronous I <sup>2</sup> S inter- | | t <sub>I2S2</sub> | I <sup>2</sup> S-Data Input Hold Time<br>after Falling Edge of Clock | | 0 | | | ns | - face) | | f <sub>I2SWS</sub> | I <sup>2</sup> S-Word Strobe Input Frequency | I2S_WS | | 48.0 | | kHz | | | f <sub>I2SCL</sub> | I <sup>2</sup> S-Clock Input Frequency | I2S_CL | | 1.536 | | MHz | | | R <sub>I2SCL</sub> | I <sup>2</sup> S-Clock Input Ratio | | 0.9 | | 1.1 | | | | t <sub>I2SWS1</sub> | I <sup>2</sup> S-Word Strobe Input Setup Time<br>before Rising Edge of Clock | I2S_WS<br>I2S_CL | 60 | | | ns | | | t <sub>I2SWS2</sub> | I <sup>2</sup> S-Word Strobe Input Hold Time after Falling Edge of Clock | | 0 | | | ns | | | t <sub>I2S31</sub> | I <sup>2</sup> S3-Data Input Setup Time before Rising Edge of Clock | I2S_DA_IN3<br>I2S_CL | 8 | | | ns | for details see Fig. 4–25 (asynchronous I <sup>2</sup> S interface) | | t <sub>l2S32</sub> | I <sup>2</sup> S3-Data Input Hold Time<br>after Falling Edge of Clock | | 0 | | | ns | - lace) | | f <sub>I2S3WS</sub> | I <sup>2</sup> S3-Word Strobe Input Frequency | I2S_WS3 | 5 | | 50 | kHz | | | f <sub>I2S3CL</sub> | I <sup>2</sup> S3-Clock Input Frequency | I2S_CL3 | | | 12.288 | MHz | | | R <sub>I2S3CL</sub> | I <sup>2</sup> S3-Clock Input Ratio | | 0.9 | | 1.1 | | | | t <sub>I2S3WS1</sub> | I <sup>2</sup> S3-Word Strobe Input Setup<br>Time<br>before Rising Edge of Clock | I2S_WS3<br>I2S_CL3 | 8 | | | ns | | | t <sub>12S3WS2</sub> | I <sup>2</sup> S3-Word Strobe Input Hold Time after Falling Edge of Clock | | 0 | | | ns | - | | V <sub>I2SOL</sub> | I <sup>2</sup> S Output Low Voltage | I2S_WS | | | 0.4 | V | I <sub>I2SOL</sub> = 1 mA | | V <sub>I2SOH</sub> | I <sup>2</sup> S Output High Voltage | I2S_CL<br>I2S_DA_OUT | 4.0 | | | V | I <sub>I2SOH</sub> = -1 mA | | f <sub>I2SWS</sub> | I <sup>2</sup> S-Word Strobe Output Frequency | I2S_WS | | 48.0 | | kHz | | | f <sub>I2SCL</sub> | I <sup>2</sup> S-Clock Output Frequency | I2S_CL | | 1.536 | | MHz | | | t <sub>I2S1/I2S2</sub> | I <sup>2</sup> S-Clock High/Low-Ratio | | 0.9 | 1.0 | 1.1 | | | | t <sub>l2S3</sub> | I <sup>2</sup> S-Data Setup Time<br>before Rising Edge of Clock | I2S_CL<br>I2S_DA_OUT | 200 | | | ns | C <sub>L</sub> = 30 pF | | t <sub>l2S4</sub> | I <sup>2</sup> S-Data Hold Time<br>after Falling Edge of Clock | | | | 180 | ns | ] | | t <sub>I2S5</sub> | I <sup>2</sup> S-Word Strobe Setup Time<br>before Rising Edge of Clock | 12S_CL<br>12S_WS | 200 | | | ns | | | t <sub>I2S6</sub> | I <sup>2</sup> S-Word Strobe Hold Time<br>after Falling Edge of Clock | | | | 180 | ns | | Fig. 4–24: I<sup>2</sup>S timing diagram (synchronous interface) Fig. 4–25: I<sup>2</sup>S timing diagram (asynchronous interface) # 4.6.3.6. Analog Baseband Inputs and Outputs, AGNDC | Symbol | Parameter | Pin Name | Min. | Тур. | Max. | Unit | Test Conditions | |---------------------|----------------------------------------------------------|------------------------|----------|--------------|------------|----------|------------------------------------------| | Analog Grou | nd | | | | | | | | V <sub>AGNDC0</sub> | AGNDC Open Circuit Voltage 8-V Operation: 5-V Operation: | AGNDC | | 3.77<br>2.49 | | V<br>V | R <sub>load</sub> ≥10 MΩ | | R <sub>outAGN</sub> | AGNDC Output Resistance 8-V Operation: 5-V Operation: | | 70<br>47 | 125<br>83 | 180<br>120 | kΩ<br>kΩ | 3 V ≤ V <sub>AGNDC</sub> ≤ 4 V | | Analog Input | Resistance | | | | | | | | R <sub>inSC</sub> | SCART Input Resistance from T <sub>A</sub> = 0 to 70 °C | SCn_IN_s <sup>1)</sup> | 25 | 40 | 58 | kΩ | f <sub>signal</sub> = 1 kHz, I = 0.05 mA | | R <sub>inMONO</sub> | MONO Input Resistance from T <sub>A</sub> = 0 to 70 °C | MONO_IN | 15 | 24 | 35 | kΩ | f <sub>signal</sub> = 1 kHz, I = 0.1 mA | | 1) "n" means | "1", "2", "3", or "4"; "s" means "L" o | r "R" | | | | | | | to-Digital-Converter Analog Input Clipping Level for A-D Conversion 8-V Operation: 5-V Operation: S SCART Output Resistance at $T_j = 27 ^{\circ}\text{C}$ from $T_A = 0$ to $70 ^{\circ}\text{C}$ Deviation of DC-Level at SCART Output from AGNDC Voltage Gain from Analog Input to SCART Output | SCn_IN_s, <sup>1)</sup> MONO_IN SCn_OUT_s <sup>1)</sup> | 2.00<br>1.13<br>200<br>200<br>-70 | 330 | 2.25<br>1.51<br>460<br>500 | V <sub>RM</sub><br>V <sub>RMS</sub> | f <sub>signal</sub> = 1 kHz | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-------------------------------------|----------------------------------------------------| | for A-D Conversion 8-V Operation: 5-V Operation: 5-V Operation: $\mathbf{s}$ SCART Output Resistance at $T_j = 27 ^{\circ}\text{C}$ from $T_A = 0$ to $70 ^{\circ}\text{C}$ Deviation of DC-Level at SCART Output from AGNDC Voltage Gain from | MONO_IN SCn_OUT_s1) | 1.13 | 330 | 1.51<br>460<br>500 | V <sub>RMS</sub> Ω Ω | | | 5-V Operation: SS SCART Output Resistance at $T_j = 27 ^{\circ}\text{C}$ from $T_A = 0$ to $70 ^{\circ}\text{C}$ Deviation of DC-Level at SCART Output from AGNDC Voltage Gain from | | 1.13 | 330 | 1.51<br>460<br>500 | V <sub>RMS</sub> Ω Ω | f <sub>signal</sub> = 1 kHz, I = 0.1 mA | | SCART Output Resistance at T <sub>j</sub> = 27 °C from T <sub>A</sub> = 0 to 70 °C Deviation of DC-Level at SCART Output from AGNDC Voltage Gain from | | 200 200 | 330 | 460<br>500 | ΩΩ | f <sub>signal</sub> = 1 kHz, I = 0.1 mA | | SCART Output Resistance at $T_j = 27 ^{\circ}\text{C}$ from $T_A = 0$ to $70 ^{\circ}\text{C}$ Deviation of DC-Level at SCART Output from AGNDC Voltage Gain from | | 200 | 330 | 500 | Ω | f <sub>signal</sub> = 1 kHz, I = 0.1 mA | | at $T_j = 27 ^{\circ}\dot{C}$<br>from $T_A = 0$ to $70 ^{\circ}C$<br>Deviation of DC-Level at SCART<br>Output from AGNDC Voltage | | 200 | 330 | 500 | Ω | f <sub>signal</sub> = 1 kHz, I = 0.1 mA | | Output from AGNDC Voltage Gain from | SCn IN s 1) | -70 | | .70 | | | | | SCn IN s 1) | | | +70 | mV | | | | MONO_IN | -1.0 | | +0.5 | dB | f <sub>signal</sub> = 1 kHz | | Frequency Response from<br>Analog Input to SCART Output<br>(0 to 20000 Hz) | SCn_OUT_s <sup>1)</sup> | -0.5 | | +0.5 | dB | with resp. to 1 kHz | | Signal Level at SCART-Output | SCn_OUT_s <sup>1)</sup> | | | | | Full-scale Digital Input | | 8-V Operation: | | 1.8 | 1.9 | 2.0 | V <sub>RMS</sub> | Signal from DSP<br>f <sub>signal</sub> = 1 kHz | | 5-V Operation: | | 1.17 | 1.27 | 1.37 | V <sub>RMS</sub> | Signal | | Outputs | | | | | | | | Main/AUX Output Resistance at $T_j = 27 ^{\circ}\text{C}$ from $T_A = 0$ to $70 ^{\circ}\text{C}$ | DACp_s <sup>1)</sup> | 2.1<br>2.1 | 3.3 | 4.6<br>5.0 | kΩ<br>kΩ | f <sub>signal</sub> = 1 kHz, I = 0.1 mA | | DC-Level at Main/AUX-Output | | | | | | | | 8-V Operation: | | 1.80 | 2.04<br>61 | 2.28 | V<br>mV | Analog Volume at 0 dB<br>Analog Volume at –30 dB | | 5-V Operation: | | 1.12 | 1.36<br>40 | 1.60 | V<br>mV | Analog Volume at 0 dB<br>Analog Volume at –30 dB | | Signal Level at Main/AUX-Output<br>8-V Operation: | | 1.23 | 1.37 | 1.51 | VDMS | Full-scale Digital Input<br>Signal from DSP. | | 5-V Operation: | | 0.76 | 0.90 | 1.04 | V <sub>RMS</sub> | Analog Volume at 0 dB $f_{signal} = 1 \text{ kHz}$ | | / ( S & E C N & f E & E & E | Analog Input to SCART Output (0 to 20000 Hz) Signal Level at SCART-Output 3-V Operation: Dutputs Main/AUX Output Resistance at T <sub>j</sub> = 27 °C rom T <sub>A</sub> = 0 to 70 °C DC-Level at Main/AUX-Output 3-V Operation: Signal Level at Main/AUX-Output 3-V Operation: Signal Level at Main/AUX-Output 3-V Operation: | Analog Input to SCART Output (0 to 20000 Hz) Signal Level at SCART-Output 3-V Operation: Solutputs Main/AUX Output Resistance at T <sub>j</sub> = 27 °C From T <sub>A</sub> = 0 to 70 °C OC-Level at Main/AUX-Output 3-V Operation: Signal Level at Main/AUX-Output 3-V Operation: Signal Level at Main/AUX-Output 3-V Operation: Solution: Solution: Solution: | Frequency Response from Analog Input to SCART Output $(0 \text{ to } 20000 \text{ Hz})$ Signal Level at SCART-Output $(0 \text{ to } 20000 \text{ Hz})$ Signal Level at SCART-Output $(0 \text{ to } 20000 \text{ Hz})$ SCn_OUT_s <sup>1)</sup> 1.8 1.8 1.17 Dutputs Main/AUX Output Resistance at $T_j = 27 ^{\circ}\text{C}$ $(0 \text{ to } 70 ^{\circ}\text{C})$ DC-Level at Main/AUX-Output $(0 \text{ to } 70 ^{\circ}\text{C})$ DC-Level at Main/AUX-Output $(0 \text{ to } 70 ^{\circ}\text{C})$ DC-Level at Main/AUX-Output $(0 \text{ to } 70 ^{\circ}\text{C})$ Signal Level at Main/AUX-Output $(0 \text{ to } 70 ^{\circ}\text{C})$ 1.20 Signal Level at Main/AUX-Output $(0 \text{ to } 70 ^{\circ}\text{C})$ Signal Level at Main/AUX-Output $(0 \text{ to } 70 ^{\circ}\text{C})$ CO-V Operation: $(0 \text{ to } 70 ^{\circ}\text{C})$ 1.23 5-V Operation: $(0 \text{ to } 70 ^{\circ}\text{C})$ | SCn_OUT_s <sup>1</sup> -0.5 -0.5 | SCn_OUT_s1 | SCn_OUT_s1 -0.5 | ## 4.6.3.7. Sound IF Inputs | Symbol | Parameter | Pin Name | Min. | Тур. | Max. | Unit | Test Conditions | |-----------------------|-------------------------|---------------------------------|------------|----------|-------------|----------|-----------------------------------------------------| | R <sub>IFIN</sub> | Input Impedance | ANA_IN1+<br>ANA_IN2+<br>ANA_IN- | 1.5<br>6.8 | 2<br>9.1 | 2.5<br>11.4 | kΩ<br>kΩ | Gain AGC = 20 dB<br>Gain AGC = 3 dB | | DC <sub>ANA_IN</sub> | DC Voltage on IF Inputs | ANA_IN- | 1.3 | 1.5 | 1.7 | V | | | XTALK <sub>IF</sub> | Crosstalk Attenuation | | 40 | | | dB | f <sub>signal</sub> = 1 MHz<br>Input Level = -2 dBr | | BW <sub>IF</sub> | 3 dB Bandwidth | | 10 | | | MHz | input Level = -2 dbi | | AGC | AGC Step Width | | | 0.85 | | dB | | | DC <sub>VREFTOP</sub> | DC Voltage at VREFTOP | VREFTOP | 2.4 | 2.6 | 2.7 | V | | ## 4.6.3.8. Power Supply Rejection | Symbol | Parameter | Pin Name | Min. | Тур. | Max. | Unit | Test Conditions | |------------|------------------------------------------------|---------------------------------------------------------------|------|------|------|------|-----------------| | PSRR: Reje | ection of Noise on AHVSUP at 1 kHz | | | | | | | | PSRR | AGNDC | AGNDC | | 80 | | dB | | | | From Analog Input to I <sup>2</sup> S Output | MONO_IN,<br>SCn_IN_s <sup>1)</sup> | | 70 | | dB | | | | From Analog Input to<br>SCART Output | MONO_IN,<br>SCn_IN_s <sup>1)</sup><br>SCn_OUT_s <sup>1)</sup> | | 70 | | dB | | | | From I <sup>2</sup> S Input to SCART Output | SCn_OUT_s <sup>1)</sup> | | 60 | | dB | | | | From I <sup>2</sup> S Input to MAIN/AUX Output | DACp_s <sup>1)</sup> | | 80 | | dB | | # 4.6.3.9. Analog Performance | Symbol | Parameter | Pin Name | Min. | Тур. | Max. | Unit | Test Conditions | |---------------|------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|----------|----------|------|----------|-----------------------------------------------------------------------------------------------------------------------------| | Specification | ons for 8-V Operation | | | | | | | | SNR | Signal-to-Noise Ratio | | | | | | | | | from Analog Input to I <sup>2</sup> S Output | MONO_IN,<br>SCn_IN_s <sup>1)</sup> | 85 | 88 | | dB | Input Level = $-20$ dB with resp. to $V_{AICL}$ , $f_{sig} = 1$ kHz, equally weighted 20 Hz16 kHz | | | from Analog Input to<br>SCART Output | MONO_IN,<br>SCn_IN_s <sup>1</sup> )<br>→<br>SCn_OUT_s <sup>1</sup> ) | 93 | 96 | | dB | Input Level = $-20 \text{ dB}$ ,<br>$f_{sig} = 1 \text{ kHz}$ ,<br>equally weighted<br>$20 \text{ Hz} \dots 20 \text{ kHz}$ | | | from I <sup>2</sup> S Input to SCART Output | SCn_OUT_s <sup>1)</sup> | 85 | 88 | | dB | Input Level = -20 dB, | | | from I <sup>2</sup> S Input to Main/AUX-Output<br>for Analog Volume at 0 dB<br>for Analog Volume at –30 dB | DACp_s <sup>1)</sup> | 85<br>78 | 88<br>83 | | dB<br>dB | f <sub>sig</sub> = 1 kHz,<br>equally weighted<br>20 Hz15 kHz | | THD | Total Harmonic Distortion | | | | | | | | | from Analog Input to I <sup>2</sup> S Output | MONO_IN,<br>SCn_IN_s <sup>1</sup> ) | | 0.01 | 0.03 | % | Input Level = $-3$ dBr with<br>resp. to $V_{AICL}$ , $f_{sig} = 1$ kHz,<br>equally weighted<br>20 Hz16 kHz | | | from Analog Input to<br>SCART Output | MONO_IN,<br>SCn_IN_s<br>→<br>SCn_OUT_s <sup>1)</sup> | | 0.01 | 0.03 | % | Input Level = $-3$ dBr,<br>$f_{sig} = 1$ kHz,<br>equally weighted<br>20 Hz20 kHz | | | from I <sup>2</sup> S Input to SCART Output | SCn_OUT_s <sup>1)</sup> | | 0.01 | 0.03 | % | Input Level = -3 dBr, | | | from I <sup>2</sup> S Input to Main or AUX Output | DACA_s,<br>DACM_s <sup>1)</sup> | | 0.01 | 0.03 | % | f <sub>sig</sub> = 1 kHz,<br>equally weighted<br>20 Hz16 kHz | | Symbol | Parameter | Pin Name | Min. | Тур. | Max. | Unit | Test Conditions | |---------------|------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|----------|----------|------|----------|-----------------------------------------------------------------------------------------------------------------------------| | Specification | ons for 5-V Operation | | • | | | | | | SNR | Signal-to-Noise Ratio | | | | | | | | | from Analog Input to I <sup>2</sup> S Output | MONO_IN,<br>SCn_IN_s <sup>1</sup> ) | 82 | 85 | | dB | Input Level = $-20$ dB with<br>resp. to $V_{AICL}$ , $f_{sig} = 1$ kHz,<br>equally weighted<br>20 Hz16 kHz | | | from Analog Input to<br>SCART Output | MONO_IN,<br>SCn_IN_s <sup>1</sup> )<br>→<br>SCn_OUT_s <sup>1</sup> ) | 90 | 93 | | dB | Input Level = $-20 \text{ dB}$ ,<br>$f_{sig} = 1 \text{ kHz}$ ,<br>equally weighted<br>$20 \text{ Hz} \dots 20 \text{ kHz}$ | | | from I <sup>2</sup> S Input to SCART Output | SCn_OUT_s <sup>1)</sup> | 82 | 85 | | dB | Input Level = -20 dB, | | | from I <sup>2</sup> S Input to Main/AUX-Output<br>for Analog Volume at 0 dB<br>for Analog Volume at –30 dB | DACp_s <sup>1)</sup> | 82<br>75 | 85<br>80 | | dB<br>dB | f <sub>sig</sub> = 1 kHz,<br>equally weighted<br>20 Hz15 kHz | | THD | Total Harmonic Distortion | | | | | | | | | from Analog Input to I <sup>2</sup> S Output | MONO_IN,<br>SCn_IN_s <sup>1)</sup> | | 0.03 | 0.1 | % | Input Level = $-3$ dBr with<br>resp. to $V_{AICL}$ , $f_{sig} = 1$ kHz,<br>equally weighted<br>20 Hz16 kHz | | | from Analog Input to<br>SCART Output | MONO_IN,<br>SCn_IN_s<br>→<br>SCn_OUT_s <sup>1)</sup> | | | 0.1 | % | Input Level = -3 dBr,<br>f <sub>sig</sub> = 1 kHz,<br>equally weighted<br>20 Hz20 kHz | | | from I <sup>2</sup> S Input to SCART Output | SCn_OUT_s <sup>1)</sup> | | | 0.1 | % | Input Level = -3 dBr, | | | from I <sup>2</sup> S Input to Main or AUX Output | DACA_s,<br>DACM_s <sup>1)</sup> | | | 0.1 | % | f <sub>sig</sub> = 1 kHz,<br>equally weighted<br>20 Hz16 kHz | | Symbol | Parameter | Pin Name | Min. | Тур. | Max. | Unit | Test Conditions | | | |--------------|-----------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------|------|------|----------|--------------------------------------------------------------------------------------------------------------|----------|--| | XTALK Spec | ifications for 8-V and 5-V Operation | | | | | | | | | | XTALK | Crosstalk Attenuation - PLCC68 - PSDIP64 | | | | | | Input Level = $-3$ dB,<br>$f_{sig}$ = 1 kHz, unused analog inputs connected to<br>ground by Z < 1 k $\Omega$ | | | | | between left and right channel within SCART Input/Output pair (L→R, R→I | L) | | | | | equally weighted<br>20 Hz20 kHz | | | | | $SCn\_IN \to SCn\_OUT^{1)}$ | PLCC68<br>PSDIP64 | 80<br>80 | | | dB<br>dB | | | | | | SC1_IN or SC2_IN $\rightarrow$ I <sup>2</sup> S Output | PLCC68<br>PSDIP64 | 80<br>80 | | | dB<br>dB | | | | | | SC3_IN $\rightarrow$ I <sup>2</sup> S Output | PLCC68<br>PSDIP64 | 80<br>80 | | | dB<br>dB | | | | | | $I^2S Input \rightarrow SCn\_OUT^{1)}$ | PLCC68<br>PSDIP64 | 80<br>80 | | | dB<br>dB | | | | | | between left and right channel within Main or AUX Output pair | | | | | | equally weighted<br>20 Hz16 kHz | | | | | $I^2S Input \rightarrow DACp^{1)}$ | PLCC68<br>PSDIP64 | 80<br>75 | | | dB<br>dB | | | | | | between SCART Input/Output pairs <sup>1)</sup> | | | | | | (equally weighted | | | | | D = disturbing program O = observed program | | | | | | 20 Hz20 kHz<br>same signal source on left<br>and right disturbing chan- | | | | | D: MONO/SCn_IN $\rightarrow$ SCn_OUT O: MONO/SCn_IN $\rightarrow$ SCn_OUT <sup>1)</sup> | PLCC68<br>PSDIP64 | 100<br>100 | | | dB<br>dB | nel, effect on each observed output channel | | | | | D: MONO/SCn_IN $\rightarrow$ SCn_OUT or unsel. PLCC68 O: MONO/SCn_IN $\rightarrow$ I <sup>2</sup> S Output PSDIP64 | | | | | dB<br>dB | | | | | | D: MONO/SCn_IN $\rightarrow$ SCn_OUT O: I <sup>2</sup> S Input $\rightarrow$ SCn_OUT <sup>1)</sup> | PLCC68<br>PSDIP64 | 100<br>100 | | | | | dB<br>dB | | | | D: MONO/SCn_IN $\rightarrow$ unselected O: I <sup>2</sup> S Input $\rightarrow$ SC1_OUT <sup>1)</sup> | PLCC68<br>PSDIP64 | 100<br>100 | | | dB<br>dB | | | | | | Crosstalk between Main and AUX Output pairs | | | | | | (equally weighted 20 Hz16 kHz) | | | | | $I^2S \text{ Input DSP} \to DACp^{1)}$ | PLCC68<br>PSDIP64 | 95<br>90 | | | dB<br>dB | same signal source on left<br>and right disturbing chan-<br>nel, effect on each<br>observed output channel | | | | XTALK | Crosstalk from Main or AUX Output to and vice versa | SCART Output | | | | | (equally weighted<br>20 Hz20 kHz)<br>same signal source on left | | | | | D = disturbing program O = observed program | | | | | | and right disturbing chan-<br>nel, effect on each<br>observed output channel | | | | | D: MONO/SCn_IN/DSP $\rightarrow$ SCn_OUT O: I <sup>2</sup> S Input $\rightarrow$ DACp <sup>1)</sup> | PLCC68<br>PSDIP64 | 85<br>80 | | | dB<br>dB | SCART output load resistance 10 $k\Omega$ | | | | | D: MONO/SCn_IN/DSP $\rightarrow$ SCn_OUT O: I <sup>2</sup> S Input $\rightarrow$ DACp <sup>1)</sup> | PLCC68<br>PSDIP64 | 90<br>85 | | | dB<br>dB | SCART output load resistance 30 $k\Omega$ | | | | | $\begin{array}{l} \text{D: I$^2$S Input} \rightarrow \text{DACp} \\ \text{O: MONO/SCn\_IN} \rightarrow \text{SCn\_OUT$^1$} \end{array}$ | PLCC68<br>PSDIP64 | 100<br>95 | | | dB<br>dB | | | | | | D: $I^2S$ Input $\rightarrow$ DACM<br>O: $I^2S$ Input $\rightarrow$ SCn_OUT <sup>1)</sup> | PLCC68<br>PSDIP64 | 100<br>95 | | | dB<br>dB | | | | | 1) "n" means | s "1", "2", "3", or "4"; "s" means "L" or " | 'R"; "p" means "I | M" or "A" | | | | | | | 64 MICRONAS INTERMETALL ## 4.6.3.10. Sound Standard Dependent Characteristics | Symbol | Parameter | Pin Name | Min. | Тур. | Max. | Unit | Test Conditions | |------------------------|--------------------------------------------------------------|------------------------------------|----------|-----------|------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NICAM Chara | cteristics (MSP Standard Code = 8) | | | | | | • | | dV <sub>NICAMOUT</sub> | Tolerance of Output Voltage of NICAM Baseband Signal | DACp_s<br>SCn_OUT_s <sup>1)</sup> | -1.5 | | +1.5 | dB | 2.12 kHz, Modulator input level = 0 dBref | | S/N <sub>NICAM</sub> | S/N of NICAM Baseband Signal | | 72 | | | dB | NICAM: –6 dB, 1 kHz,<br>RMS unweighted<br>0 to 15 kHz, Vol = 9 dB<br>NIC_Presc = 7Fh<br>Output level 1 V <sub>RMS</sub> at<br>DACp_s | | THD <sub>NICAM</sub> | Total Harmonic Distortion + Noise of NICAM Baseband Signal | | | | 0.1 | % | 2.12 kHz, Modulator input level = 0 dBref | | BER <sub>NICAM</sub> | NICAM: Bit Error Rate | | | | 1 | 10 <sup>-7</sup> | FM+NICAM,<br>norm conditions | | fR <sub>NICAM</sub> | NICAM Frequency Response,<br>2015000 Hz | | -1.0 | | +1.0 | dB | Modulator input level = -12 dB dBref; RMS | | XTALK <sub>NICAM</sub> | NICAM Crosstalk Attenuation (Dual) | | 80 | | | dB | | | SEP <sub>NICAM</sub> | NICAM Channel Separation (Stereo) | | 80 | | | dB | | | FM Character | istics (MSP Standard Code = 3) | | | | | | | | dV <sub>FMOUT</sub> | Tolerance of Output Voltage of FM Demodulated Signal | DACp_s,<br>SCn_OUT_s <sup>1)</sup> | -1.5 | | +1.5 | dB | 1 FM-carrier, 50 μs, 1 kHz,<br>40 kHz deviation; RMS | | S/N <sub>FM</sub> | S/N of FM Demodulated Signal | | 73 | | | dB | 1 FM-carrier 5.5 MHz, | | THD <sub>FM</sub> | Total Harmonic Distortion + Noise of FM Demodulated Signal | | | | 0.1 | % | <ul> <li>50 μs, 1 kHz, 40 kHz deviation; RMS, unweighted 0 to 15 kHz (for S/N); full input range, FM-Prescale = 46 h, Vol = 0 dB → Output Level 1 V<sub>RMS</sub> at DACp_s </li> </ul> | | fR <sub>FM</sub> | FM Frequency Responses,<br>2015000 Hz | | -1.0 | | +1.0 | dB | 1 FM-carrier 5.5 MHz,<br>50 μs, Modulator input<br>level = -14.6 dBref; RMS | | XTALK <sub>FM</sub> | FM Crosstalk Attenuation (Dual) | | 80 | | | dB | 2 FM-carriers<br>5.5/5.74 MHz, 50 μs,<br>1 kHz, 40 kHz deviation;<br>Bandpass 1 kHz | | SEP <sub>FM</sub> | FM Channel Separation (Stereo) | | 50 | | | dB | 2 FM-carriers<br>5.5/5.74 MHz, 50 μs,<br>1 kHz, 40 kHz deviation;<br>RMS | | AM Character | ristics (MSP Standard Code = 9) | | | | | | | | S/N <sub>AM(1)</sub> | S/N of AM Demodulated Signal measurement condition: RMS/Flat | DACp_s,<br>SCn_OUT_s <sup>1)</sup> | 48 | | | dB | SIF level: 0.1–0.8 V <sub>pp</sub><br>AM-carrier 54% at 6.5 MHz | | S/N <sub>AM(2)</sub> | S/N of AM Demodulated Signal measurement condition: QP/CCIR | | 35 | | | dB | Vol = 0 dB, FM/AM prescaler set for output = 0.5 V <sub>RMS</sub> at Loudspeaker out; | | THD <sub>AM</sub> | Total Harmonic Distortion + Noise of AM Demodulated Signal | | | | 0.6 | % | Standard Code = 09 <sub>hex</sub> | | 1) "n" means ' | "1", "2", "3", or "4"; "s" means "L" or | · "R"; "p" means " | Loudspea | ker (Main | )" or "Hea | adphone (A | UX)" | | Symbol | Parameter | Pin Name | Min. | Тур. | Max. | Unit | Test Conditions | |------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------|------------|----------|-------------|------------|-------------------------------------------------------------------------------------------------------------------| | BTSC Charac | cteristics (MSP Standard Code = 20 | ) <sub>hex</sub> , 21 <sub>hex</sub> ) | | | | | | | S/N <sub>BTSC</sub> | S/N of BTSC Stereo Signal<br>S/N of BTSC-SAP Signal | DACp_s,<br>SCn_OUT_s <sup>1)</sup> | 68<br>57 | | | dB<br>dB | 1 kHz L or R or SAP, 100%<br>modulation, 75 μs deem-<br>phasis, RMS unweighted<br>0 to 15 kHz | | THD <sub>BTSC</sub> | THD+N of BTSC Stereo Signal THD+N of BTSC SAP Signal | | | | 0.1<br>0.5 | %<br>% | 1 kHz L or R or SAP, 100%<br>75 µs EIM <sup>2)</sup> , DBX NR,<br>RMS unweighted<br>0 to 15 kHz | | fR <sub>BTSC</sub> | Frequency Response of BTSC<br>Stereo, 50 Hz12 kHz | | -0.5 | | 0.5 | dB | L or R or SAP,<br>1%66% EIM <sup>2)</sup> , DBX NR | | | Frequency Response of BTSC-<br>SAP, 50 Hz9 kHz | | -1.0 | | 0.6 | dB | | | XTALK <sub>BTSC</sub> | $\begin{array}{c} Stereo \to SAP \\ SAP \to Stereo \end{array}$ | | 76<br>80 | | | dB<br>dB | 1 kHz L or R or SAP, 100%<br>modulation, 75 μs deem-<br>phasis, Bandpass 1 kHz | | Sep <sub>BTSC</sub> | Stereo Separation<br>50 Hz10 kHz<br>50 Hz12 kHz | | 35<br>30 | | | dB<br>dB | L or R 1%66% EIM <sup>2)</sup> ,<br>DBX NR | | FM <sub>ThrPilot</sub> | Pilot deviation threshold | ANA_IN1+,<br>ANA_IN2+ | 3.2<br>1.2 | | 3.5<br>1.5 | kHz<br>kHz | 4.5 MHz carrier modulated with f <sub>h</sub> =15.743 kHz SIF level=100mV <sub>pp</sub> indication: STATUS Bit[6] | | BTSC Charac | cteristics (MSP Standard Code = 20<br>um IF input signal level of 70 mVp | ) <sub>hex</sub> , 21 <sub>hex</sub> )<br>o (measured withou | ut any vid | eo/chrom | a signal ( | components | 5) | | S/N <sub>BTSC</sub> | S/N of BTSC Stereo Signal<br>S/N of BTSC-SAP Signal | DACp_s,<br>SCn_OUT_s <sup>1)</sup> | 64<br>55 | | | dB<br>dB | 1 kHz L or R or SAP, 100%<br>modulation, 75 μs deem-<br>phasis, RMS unweighted<br>0 to 15 kHz | | THD <sub>BTSC</sub> | THD+N of BTSC Stereo Signal THD+N of BTSC SAP Signal | | | | 0.15<br>0.8 | % | 1 kHz L or R or SAP, 100%<br>75 µs EIM <sup>2)</sup> , DBX NR,<br>RMS unweighted<br>0 to 15 kHz | | fR <sub>BTSC</sub> | Frequency Response of BTSC<br>Stereo, 50 Hz12 kHz | | -0.5 | | 0.5 | dB | L or R or SAP,<br>1%66% EIM <sup>2)</sup> , DBX NR | | | Frequency Response of BTSC-<br>SAP, 50 Hz9 kHz | | -1.0 | | 0.6 | dB | | | XTALK <sub>BTSC</sub> | $\begin{array}{c} Stereo \to SAP \\ SAP \to Stereo \end{array}$ | | 75<br>75 | | | dB<br>dB | 1 kHz L or R or SAP, 100%<br>modulation, 75 μs deem-<br>phasis, Bandpass 1 kHz | | Sep <sub>BTSC</sub> | Stereo Separation<br>50 Hz10 kHz<br>50 Hz12 kHz | | 35<br>30 | | | dB<br>dB | L or R 1%66% EIM <sup>2)</sup> ,<br>DBX NR | $<sup>^{1)}</sup>$ "n" means "1", "2", "3", or "4"; "s" means "L" or "R"; "p" means "M" or "A" <sup>2)</sup> EIM refers to 75-µs Equivalent Input Modulation. It is defined as the audio-signal level which results in a stated percentage modulation, when the DBX encoding process is replaced by a 75-µs preemphasis network. | Symbol | Parameter | Pin Name | Min. | Тур. | Max. | Unit | Test Conditions | |-----------------------|---------------------------------------------------------------------------------------------------------------|------------------------------------|--------------|------|------------|----------|--------------------------------------------------------------------| | EIA-J Charac | teristics (MSP Standard Code = 30 <sub>h</sub> | ex) | | | | | | | S/N <sub>EIAJ</sub> | S/N of EIA-J Stereo Signal<br>S/N of EIAJ Sub-Channel | DACp_s,<br>SCn_OUT_s <sup>1)</sup> | 60<br>60 | | | dB<br>dB | 1 kHz L or R,<br>100% modulation,<br>75 μs deemphasis, | | THD <sub>EIAJ</sub> | THD+N of EIA-J Stereo Signal THD+N of EIA-J Sub-Channel | | | | 0.2<br>0.3 | %<br>% | RMS unweighted<br>0 to 15 kHz | | fR <sub>EIAJ</sub> | Frequency Response of EIA-J<br>Stereo, 50 Hz12 kHz<br>Frequency Response of EIA-J<br>Sub-Channel, 50 Hz12 kHz | | -0.5<br>-1.0 | | 0.5 | dB<br>dB | 100% modulation,<br>75 μs deemphasis | | XTALK <sub>EIAJ</sub> | $\begin{array}{c} Main \to SUB \\ Sub \to MAIN \end{array}$ | | 66<br>80 | | | dB<br>dB | 1 kHz L or R, 100% modulation, 75 μs deemphasis,<br>Bandpass 1 kHz | | SEP <sub>EIAJ</sub> | Stereo Separation<br>50 Hz5 kHz<br>50 Hz10 kHz | | 35<br>28 | | | dB<br>dB | EIA-J Stereo Signal, L or R<br>100% modulation | | FM-Radio Ch | aracteristics (MSP Standard Code = | 40 <sub>hex</sub> ) | | | | | | | S/N <sub>UKW</sub> | S/N of FM-Radio Stereo Signal | DACp_s,<br>SCn_OUT_s <sup>1)</sup> | 68 | | | dB | 1 kHz L or R, 100% modu- | | THD <sub>UKW</sub> | THD+N of FM-Radio Stereo Signal | 3CII_001_5 | | | 0.1 | % | lation, 75 µs deemphasis,<br>RMS unweighted<br>0 to 15 kHz | | fR <sub>UKW</sub> | Frequency Response of<br>FM-Radio Stereo<br>50 Hz15 kHz | | -1.0 | | 0.5 | dB | L or R, 1%100% modulation, 75 μs deemphasis | | Sep <sub>UKW</sub> | Stereo Separation 50 Hz15 kHz | | 45 | | | dB | | EIM refers to 75-μs Equivalent Input Modulation. It is defined as the audio-signal level which results in a stated percentage modulation, when the DBX encoding process is replaced by a 75-μs preemphasis network. MSP 3438G PRELIMINARY DATA SHEET ## 5. Appendix A: Overview of TV-Sound Standards ## 5.1. NICAM 728 Table 5–1: Summary of NICAM 728 sound modulation parameters | Specification | I | B/G | L | | D/K | | | |-------------------------------------------------------------|--------------------|---------------------|-----------------|-----------------|--------------------|--------|--| | Carrier frequency of digital sound | 6.552 MHz | 5.85 MHz | 5.85 MHz | | 5.85 MHz | | | | Transmission rate | | | 728 kbit/s | | | | | | Type of modulation | Dit | ferentially encoded | quadrature ph | ase shift keyin | g (DQPSK) | | | | Spectrum shaping Roll-off factor | | by n | neans of Roll-c | off filters | | | | | Roll-off factor | 1.0 | 0.4 | 0.4 | | 0.4 | | | | Carrier frequency of analog sound component | 6.0 MHz<br>FM mono | 5.5 MHz<br>FM mono | 6.5 MHz | AM mono | 6.5 MHz<br>FM mono | | | | analog sound component | FWITHORIO | FIVI IIIOIIO | terrestrial | cable | FIVI MONO | | | | Power ratio between vision carrier and analog sound carrier | 10 dB | 13 dB | 10 dB | 16 dB | 13 dB | | | | Power ratio between analog and modulated | 10 dB | 7 dB | 17 dB | 11 dB | China/<br>Hungary | Poland | | | digital sound carrier | | | | | 12 dB | 7 dB | | Table 5–2: Summary of NICAM 728 sound coding characteristics | Characteristics | Values | |-------------------------------|------------------------------------------------------------------------------------| | Audio sampling frequency | 32 kHz | | Number of channels | 2 | | Initial resolution | 14 bit/sample | | Companding characteristics | near instantaneous, with compression to 10 bits/sample in 32-samples (1 ms) blocks | | Coding for compressed samples | 2's complement | | Preemphasis | CCITT Recommendation J.17 (6.5 dB attenuation at 800 Hz) | | Audio overload level | +12 dBm measured at the unity gain frequency of the preemphasis network (2 kHz) | PRELIMINARY DATA SHEET MSP 3438G ## 5.2. A2-Systems Table 5–3: Key parameters for A2 Systems of Standards B/G, D/K, and M | Characteristics | Sound Carrier FM1 | | | So | ound Carrier | FM2 | |---------------------------------------|-------------------|------------|-------------|-------------|---------------------------------|----------------------| | TV-Sound Standard | B/G | D/K | М | B/G | D/K | М | | Carrier frequency in MHz | 5.5 | 6.5 | 4.5 | 5.7421875 | 6.2578125<br>6.7421875 | 4.724212 | | Vision/sound power difference | | 13 dB | | 20 dB | | | | Sound bandwidth | | | 40 Hz to | 15 kHz | | | | Preemphasis | 50 | μs | 75 μs | 50 | μs | 75 μs | | Frequency deviation (nom/max) | ±27/±5 | 50 kHz | ±17/±25 kHz | ±27/±50 kHz | | ±15/±25 kHz | | Transmission Modes | | | | | | | | Mono transmission | mono | | | mono | | | | Stereo transmission | (L+R)/2 | | (L+R)/2 | R | | (L-R)/2 | | Dual sound transmission | | language A | | language B | | | | Identification of Transmission Mode | | | | | | | | Pilot carrier frequency | | | | 54.68 | 75 kHz | 55.0699 kHz | | Max. deviation portion | | | | | ±2.5 kHz | | | Type of modulation / modulation depth | | | | | AM / 50% | | | Modulation frequency | | | | stereo: 11 | nmodulated<br>7.5 Hz<br>74.1 Hz | 149.9 Hz<br>276.0 Hz | ## 5.3. BTSC-Sound System Table 5-4: Key parameters for BTSC-Sound Systems | | Aural | | | | | | |-----------------------------------------------------------|-------------------|----------------------|----------------|----------------------|------------------|--------------------| | | Carrier | (L+R) | Pilot | (L-R) | SAP | Prof. Ch. | | Carrier frequency (f <sub>h</sub> = 15.734 kHz) | 4.5 MHz | Baseband | f <sub>h</sub> | 2 f <sub>h</sub> | 5 f <sub>h</sub> | 6.5 f <sub>h</sub> | | Sound bandwidth in kHz | | 0.05 - 15 | | 0.05 - 15 | 0.05 - 12 | 0.05 - 3.4 | | Preemphasis | ] | 75 μs | | DBX | DBX | 150 μs | | Max. deviation to Aural Carrier | 73 kHz<br>(total) | 25 kHz <sup>1)</sup> | 5 kHz | 50 kHz <sup>1)</sup> | 15 kHz | 3 kHz | | Max. Freq. Deviation of Subcarrier<br>Modulation Type | | | | AM | 10 kHz<br>FM | 3 kHz<br>FM | | 1) Sum does not exceed 50 kHz due to interleaving effects | | | | | | | ## 5.4. Japanese FM Stereo System (EIA-J) Table 5–5: Key parameters for Japanese FM-Stereo Sound System EIA-J | | Aural | EIA-J-MPX-Components | | | | |-------------------------------------------------------|---------------|----------------------|------------------|--------------------|--| | | Carrier<br>FM | (L+R) | (L-R) | Identification | | | Carrier frequency (f <sub>h</sub> = 15.734 kHz) | 4.5 MHz | Baseband | 2 f <sub>h</sub> | 3.5 f <sub>h</sub> | | | Sound bandwidth | | 0.05 - 15 kHz | 0.05 - 15 kHz | _ | | | Preemphasis | | 75 μs | 75 μs | none | | | Max. deviation portion to Aural Carrier | 47 kHz | 25 kHz | 20 kHz | 2 kHz | | | Max. Freq. Deviation of Subcarrier<br>Modulation Type | | | 10 kHz<br>FM | 60%<br>AM | | | Transmitter-sided delay | | 20 μs | 0 μs | 0 μs | | | Mono transmission | | L+R | _ | unmodulated | | | Stereo transmission | | L+R | L-R | 982.5 Hz | | | Bilingual transmission | | Language A | Language B | 922.5 Hz | | ### 5.5. FM Satellite Sound Table 5–6: Key parameters for FM Satellite Sound | Carrier Frequency | Maximum<br>FM Deviation | Sound Mode | Bandwidth | Deemphasis | |-------------------|-------------------------|-----------------------|-----------|------------| | 6.5 MHz | 85 kHz | Mono | 15 kHz | 50 μs | | 7.02/7.20 MHz | 50 kHz | Mono/Stereo/Bilingual | 15 kHz | adaptive | | 7.38/7.56 MHz | 50 kHz | Mono/Stereo/Bilingual | 15 kHz | adaptive | | 7.74/7.92 MHz | 50 kHz | Mono/Stereo/Bilingual | 15 kHz | adaptive | ## 5.6. FM-Stereo Radio Table 5–7: Key parameters for FM-Stereo Radio Systems | | Aural<br>Carrier | | | | | |---------------------------------------------|------------------|-------------------|----------------|------------------|------------------| | | Carrier | (L+R) | Pilot | (L–R) | RDS/ARI | | Carrier frequency (f <sub>p</sub> = 19 kHz) | 10.7 MHz | Baseband | f <sub>p</sub> | 2 f <sub>p</sub> | 3 f <sub>p</sub> | | Sound bandwidth in kHz | | 0.05 - 15 | | 0.05 - 15 | | | Preemphasis: – USA – Europe | | 75 μs<br>50 μs | | 75 μs<br>50 μs | | | Max. deviation to Aural Carrier | 75 kHz<br>(100%) | 90% <sup>1)</sup> | 10% | 90%1) | 5% | ### 6. Appendix B: Manual Mode To adapt the modes of the STANDARD SELECT register to individual requirements, the MSP 34x8G offers a Manual Mode, which provides sophisticated programming of the MSP 34x8G. After the setting of the STANDARD SELECT register, the MSP 34x8G is set up for optimal behavior. **Therefore, it is not recommended to use the Manual mode.** Only in those cases, where user specific requirements concerning detection, identification, or carrier positioning have to be met, can the Manual Mode be used. **Note:** In case of Automatic Sound Select (MODUS[0]=1), any modifications of the demodulator write registers listed below, except AUTO\_FM/AM, are ignored. ### 6.1. Demodulator Write and Read Registers for Manual Mode Table 6–1: Demodulator Write Registers; Subaddress: 10<sub>hex</sub>; these registers are not readable! | Demodulator<br>Write Registers | Address<br>(hex) | MSP-<br>Version | Description | Reset<br>Mode | Page | |--------------------------------|------------------|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------------| | AUTO_FM/AM | 00 21 | 3418,<br>3458 <sup>1)</sup> | MODUS[0]=1 (Automatic Sound Select): Switching Level threshold of Automatic Switching between NICAM and FM/AM in case of bad NICAM reception MODUS[0]=0 (Manual Mode): Activation and configuration of Automatic | 00 00 <sub>hex</sub> | page<br>74 | | | | | Switching between NICAM and FM/AM in case of bad NICAM reception | | | | A2_Threshold | 00 22 | | A2 Stereo Identification Threshold | 00 19 <sub>hex</sub> | | | CM_Threshold | 00 24 | | Carrier-Mute Threshold | 00 2A <sub>hex</sub> | | | DCO1_LO<br>DCO1_HI | 00 93<br>00 9B | | Increment channel 1 Low Part Increment channel 1 High Part | 00 00 <sub>hex</sub> | page<br>76 | | DCO2_LO<br>DCO2_HI | 00 A3<br>00 AB | | Increment channel 2 Low Part Increment channel 2 High Part | | | | 1) not in BTSC, El | A-J, and FM | Radio mode | | | | **Table 6–2:** Demodulator Read Registers; Subaddress: 11<sub>hex</sub>; these registers are not writable! | Demodulator<br>Read Registers | Address<br>(hex) | MSP-<br>Version | Description | Page | |-------------------------------|------------------|-----------------|--------------------------------------------------------------------|------------| | C_AD_BITS | 00 23 | 3410,<br>3450 | NICAM-Sync bit, NICAM-C-Bits, and bit [20] of additional data bits | page<br>77 | | ADD_BITS | 00 38 | | NICAM: bit [103] of additional data bits | page<br>77 | | CIB_BITS | 00 3E | | NICAM: CIB1 and CIB2 control bits | page<br>77 | | ERROR_RATE | 00 57 | | NICAM error rate, updated with 182 ms | page<br>78 | PRELIMINARY DATA SHEET MSP 3438G ## 6.2. DSP Write and Read Registers for Manual Mode **Table 6–3:** DSP-Write Registers; Subaddress: $12_{hex}$ , all registers are readable as well | Write Register | Address<br>(hex) | Bits | Operational Modes and Adjustable Range | Reset<br>Mode | Page | |---------------------------------|----------------------------------------------------|-------|------------------------------------------------------------------------|-------------------|------------| | Additional Channel Matrix Modes | 00 08<br>00 09<br>00 0A<br>00 41<br>00 0B<br>00 0C | [70] | [SUM/DIFF, AB_XCHANGE, PHASE_CHANGE_B, PHASE_CHANGE_A, A_ONLY, B_ONLY] | 00 <sub>hex</sub> | page<br>79 | | FM Fixed Deemphasis | 00 0F | [158] | [OFF, 50 μs, 75 μs] | OFF | page<br>79 | | FM Adaptive Deemphasis | | [70] | [OFF, WP1] | OFF | page<br>79 | | Identification Mode | 00 15 | [70] | [B/G, M] | B/G | page<br>80 | **Table 6–4:** DSP Read Registers; Subaddress: $13_{\text{hex}}$ , all registers are not writable | Additional Read Registers | Address<br>(hex) | Bits | Output Range | | | |-------------------------------------------------|------------------|-------|--------------------------------------------|-------------------------|------------| | Stereo detection register for A2 Stereo Systems | 00 18 | [158] | [80 <sub>hex</sub> 7F <sub>hex</sub> ] | 8 bit two's complement | page<br>80 | | DC level readout FM1/Ch2-L | 00 1B | [150] | [8000 <sub>hex</sub> 7FFF <sub>hex</sub> ] | 16 bit two's complement | page<br>80 | | DC level readout FM2/Ch1-R | 00 1C | [150] | [8000 <sub>hex</sub> 7FFF <sub>hex</sub> ] | 16 bit two's complement | page<br>80 | ## 6.3. Manual Mode: Description of Demodulator Write Registers # 6.3.1. Automatic Switching between NICAM and Analog Sound In case of bad NICAM reception or loss of the NICAM-carrier, the MSP 34x8G offers an Automatic Switching (fall back) to the analog sound (FM/AM-Mono), without the necessity of the controller reading and evaluating any parameters. If a proper NICAM signal returns, switching back to this source is performed automatically as well. The feature evaluates the NICAM ERROR\_RATE and switches, if necessary, all output channels which are assigned to the NICAM source, to the analog source, and vice versa. An appropriate hysteresis algorithm avoids oscillating effects (see Fig. 6–1). STATUS[9] and C\_AD\_BITS[11] (Addr: 0023<sub>hex</sub>) provide information about the actual NICAM-FM/AM-status. #### 6.3.1.1. Function in Automatic Sound Select Mode The Automatic Sound Select feature (MODUS[0]=1) includes the procedure mentioned above. By default, the internal ERROR\_RATE threshold is set to 700<sub>dec</sub>. i.e.: - NICAM → analog sound if ERROR RATE > 700 - analog sound → NICAM if ERROR\_RATE < 700/2</li> The ERROR\_RATE value of 700 corresponds to a BER of approximately 5.46\*10<sup>-3</sup>/s. Individual configuration of the threshold can be done using Table 6–5, whereby the bits [0] and [11] of AUTO\_FM are ignored. It is recommended to use the internal setting used by the standard selection. The optimum NICAM sound can be assigned to the MSP output channels by selecting one of the "Stereo or A/B", "Stereo or A", or "Stereo or B" source channels. #### 6.3.1.2. Function in Manual Mode If the manual mode (MODUS[0]=0) is required, the activation and configuration of the Automatic Switching feature has to be done as described in Table 6–5. Note, that the channel matrix of the corresponding output channels must be set according to the NICAM mode and need not to be changed in the FM/AM-fallback case. #### Example: Required threshold = 500: bits [10..1]=00 1111 1010 Fig. 6–1: Hysteresis for automatic switching Table 6-5: Coding of Automatic NICAM/Analog Sound Switching; Reset Status: Mode 0 | Mode | Description | AUTO_FM [110]<br>Addr. = 00 21 <sub>hex</sub> | ERROR_RATE-<br>Threshold/dec | Source Select:<br>Input at NICAM Path <sup>1)</sup> | |------|----------------------------------------------------------------------------------------|--------------------------------------------------------------------|--------------------------------------------------|-----------------------------------------------------| | 0 | Forced NICAM (Automatic Switching disabled) | Bit [0] = 0<br>Bits [101] = 0<br>Bit [11] = 0 | none | always NICAM; Mute in case of no NICAM available | | 1 | Automatic Switching with internal threshold (Default, if Automatic Sound Select is on) | Bit [0] = 1<br>Bit [101] = 0<br>Bit [11] = 0 | 700 | NICAM or FM/AM,<br>depending on<br>ERROR_RATE | | 2 | Automatic Switching with external threshold (Customizing of Automatic Sound Select) | Bit [0] = 1<br>Bit [101] = 251000<br>= threshold/2<br>Bit [11] = 0 | set by customer;<br>recommended<br>range: 502000 | | | 3 | Forced Analog Mono<br>(Automatic Switching disabled) | Bit [0] = 1<br>Bit [101] = 0<br>Bit [11] = 1 | none | always FM/AM | <sup>1)</sup> In case of Automatic Sound Select (MODUS[0] = 1), the NICAM path may be assigned to "Stereo or A/B", "Stereo or A", or "Stereo or B" source channels (see Table 2–2 on page 11). In case of Automatic Sound Select (MODUS[0] = 1), bit [0] of AUTO\_FM is ignored #### 6.3.2. A2 Threshold The threshold between Stereo/Bilingual and Mono Identification for the A2 Standard has been made programmable according to the user's preferences. An internal hysteresis ensures robustness and stability. Table 6–6: Write Register on I<sup>2</sup>C Subaddress 10<sub>hex</sub>: A2 Threshold | Register<br>Address | Function | Name | |------------------------------|------------------------------------------------------------------------------------|-----------| | THRESHOLDS | | | | 00 22 <sub>hex</sub> (write) | A2 THRESHOLD Register | A2_THRESH | | | Defines threshold of all A2 and EIA_J standards for Stereo and Bilingual detection | | | | bit [110] 7F0 <sub>hex</sub> force Mono Identification | | | | 190 <sub>hex</sub> default setting after reset | | | | 0A0 <sub>hex</sub> minimum Threshold for stable detection | | | | recommended range: 0A <sub>hex</sub> 3C <sub>hex</sub> | | ## 6.3.3. Carrier-Mute Threshold The Carrier-Mute threshold has been made programmable according to the users preferences. An internal hysteresis ensures stable behavior. Table 6–7: Write Register on I<sup>2</sup>C Subaddress 10<sub>hex</sub>: Carrier-Mute Threshold | Register<br>Address | Function | 1 | | Name | |------------------------------|----------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-----------| | THRESHOLDS | | | | • | | 00 24 <sub>hex</sub> (write) | | | or the carrier mute feature Carrier-Mute always ON (both channels muted) default setting after reset Carrier-Mute always OFF (both channels forced on) | CM_THRESH | | | recomme | ended rang | ge: 14 <sub>hex</sub> 50 <sub>hex</sub> | | #### 6.3.4. DCO-Registers **Note:** The use of this register is not recommended. It should be used only in cases where non-standard carrier frequencies have to be processed. Please note, that the usage of user specific demodulation frequencies is not possible in combination with the Automatic Sound Select (MODUS[0]=1). When selecting a TV-sound standard by means of the STANDARD SELECT register, all frequency tuning is performed automatically. If manual setting of the tuning frequency is required, a set of 24-bit registers determining the mixing frequencies of the quadrature mixers can be written manually into the MSP. In Table 6–8, examples for DCO register programming are listed. It is necessary to separate these registers into two categories: low part and high part. The formula for the calculation of the INCR values for any chosen IF frequency is as follows: $INCR_{dec} = int (f / fs \cdot 2^{24})$ with: int = integer function f = IF frequency in MHz $f_S$ = sampling frequency (18.432 MHz) Conversion of INCR into hex-format and separation of the 12-bit low and high parts lead to the required register values (DCO1\_HI and \_LO for MSP-Ch1, DCO2\_HI and \_LO for MSP-Ch2). Table 6-8: DCO registers for the MSP 34x8G; reset status: DCO\_HI/LO = "00 00" | | DCO1_LO 00 93 <sub>hex</sub> , DCO1_HI 00 9B <sub>hex</sub> ; DCO2_LO 00 A3 <sub>hex</sub> , DCO2_HI 00 AB <sub>hex</sub> | | | | | | | | | | |----------------------------------|---------------------------------------------------------------------------------------------------------------------------|----------------------------------|-----------------------------|-------------------------|-------------------------|--|--|--|--|--| | IF-Freq. [MHz] DCO_HI [hex] | | DCO_LO [hex] | DCO_LO [hex] IF-Freq. [MHz] | | DCO_LO [hex] | | | | | | | 4.5 | 03 E8 | 00 00 | | | | | | | | | | 5.04<br>5.5<br>5.58<br>5.7421875 | 04 60<br>04 C6<br>04 D8<br>04 FC | 00 00<br>03 8E<br>00 00<br>00 AA | 5.76<br>5.85<br>5.94 | 05 00<br>05 14<br>05 28 | 00 00<br>00 00<br>00 00 | | | | | | | 6.0<br>6.2<br>6.5<br>6.552 | 05 35<br>05 61<br>05 A4<br>05 B0 | 05 55<br>0C 71<br>07 1C<br>00 00 | 6.6<br>6.65<br>6.8 | 05 BA<br>05 C5<br>05 E7 | 0A AA<br>0C 71<br>01 C7 | | | | | | | 7.02 | 06 18 | 00 00 | 7.2 | 06 40 | 00 00 | | | | | | | 7.38 | 06 68 | 00 00 | 7.56 | 06 90 | 00 00 | | | | | | ## 6.4. Manual Mode: Description of Demodulator Read Registers **Note:** This register should be used only in cases where software compatibility to the MSP 34x0D is required. Using the STANDARD SELECTION register together with the STATUS register provides a more economic way to program the MSP 34x8G and to retrieve information from the MSP. All registers except C\_AD\_BITs are 8 bits wide. They can be read out of the RAM of the MSP 34x8G. All transmissions take place in 16-bit words. The valid 8-bit data are the 8 LSBs of the received data word. If the Automatic Sound Select feature is not used, the NICAM or FM-identification parameters must be read and evaluated by the controller in order to enable appropriate switching of the channel select matrix of the baseband processing part. The FM-identification registers are described in Section 6.6.1. To handle the NICAM-sound and to observe the NICAM-quality, at least the registers C\_AD\_BITS and ERROR\_RATE must be read and evaluated by the controller. Additional data bits and CIB bits, if supplied by the NICAM transmitter, can be obtained by reading the registers ADD\_BITS and CIB\_BITS. # 6.4.1. NICAM Mode Control/Additional Data Bits Register NICAM operation mode control bits and A[2..0] of the additional data bits. Format: | MSE | GB C_AD_BITS 00 23 <sub>hex</sub> | | | | | | | | LSB | |-------------|-----------------------------------|------|------|------|----|----|----|----|-----| | 11 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Auto<br>_FM | | A[2] | A[1] | A[0] | C4 | C3 | C2 | C1 | S | **Important:** "S" = Bit[0] indicates correct NICAM-synchronization (S = 1). If S = 0, the MSP 3418/3458G has not yet synchronized correctly to frame and sequence, or has lost synchronization. The remaining read registers are therefore not valid. The MSP mutes the NICAM output automatically and tries to synchronize again as long as any NICAM standard is selected by the STANDARD SELECT register. The operation mode is coded by C4-C1 as shown in Table 6–9. **Table 6–9:** NICAM operation modes as defined by the EBU NICAM 728 specification | C4 | C3 | C2 | C1 | Operation Mode | |----|----|----|----|------------------------------------------------------------------------------------| | 0 | 0 | 0 | 0 | Stereo sound (NICAMA/B), independent mono sound (FM1) | | 0 | 0 | 0 | 1 | Two independent mono signals (NICAMA, FM1) | | 0 | 0 | 1 | 0 | Three independent mono channels (NICAMA, NICAMB, FM1) | | 0 | 0 | 1 | 1 | Data transmission only; no audio | | 1 | 0 | 0 | 0 | Stereo sound (NICAMA/B), FM1 carries same channel | | 1 | 0 | 0 | 1 | One mono signal (NICAMA).<br>FM1 carries same channel as<br>NICAMA | | 1 | 0 | 1 | 0 | Two independent mono channels (NICAMA, NICAMB). FM1 carries same channel as NICAMA | | 1 | 0 | 1 | 1 | Data transmission only; no audio | | х | 1 | х | х | Unimplemented sound coding option (not yet defined by EBU NICAM 728 specification) | AUTO\_FM: monitor bit for the AUTO\_FM Status: 0: NICAM source is NICAM 1: NICAM source is FM **Note:** It is not necessary to read out and evaluate the C\_AD\_BITS. All evaluation is performed in the MSP and indicated in the STATUS register. #### 6.4.2. Additional Data Bits Register Contains the remaining 8 of the 11 additional data bits. The additional data bits are not yet defined by the NICAM 728 system. #### Format: | MSB | | AD | LSB | | | | | |-------|------|------|------|------|------|------|------| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | A[10] | A[9] | A[8] | A[7] | A[6] | A[5] | A[4] | A[3] | ### 6.4.3. CIB Bits Register CIB bits 1 and 2 (see NICAM 728 specifications). ### Format: | MSB | | CI | LSB | | | | | |-----|---|----|-----|---|---|------|------| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | х | х | х | х | х | х | CIB1 | CIB2 | MSP 3438G PRELIMINARY DATA SHEET #### 6.4.4. NICAM Error Rate Register | ERROR_RATE | 00 57 <sub>hex</sub> | | | |--------------------|----------------------|--|--| | Error free | 0000 <sub>hex</sub> | | | | maximum error rate | 07FF <sub>hex</sub> | | | Average error rate of the NICAM reception in a time interval of 182 ms, which should be close to 0. The initial and maximum value of ERROR\_RATE is 2047. This value is also active if no NICAM-standard is selected. Since the value is achieved by filtering, a certain transition time (approx. 0.5 sec) is unavoidable. Acceptable audio may have error rates up to a value of 700<sub>dec</sub>. Individual evaluation of this value by the controller and an appropriate threshold may define the fallback mode from NICAM to FM/AM-Mono in case of poor NICAM reception. The bit error rate per second (BER) can be calculated by means of the following formula: BER = ERROR RATE \* $12.3*10^{-6}$ /s ## 6.4.5. Automatic Search Function for FM-Carrier Detection in Satellite Mode The AM demodulation ability of the MSP family offers the possibility to calculate the "field strength" of the momentarily selected FM carrier, which can be read out by the controller. In SAT receivers, this feature can be used to implement an automatic FM carrier search. For this, the MSP has to be switched to AM-mode (Standard Select Register = $09_{hex}$ ), FM-Prescale must be set to $7F_{hex}$ = $+127_{dec}$ , and the FM DC notch must be switched off (see Section 6.6.2. on page 80). The sound-IF frequency range must now be "scanned" in the MSP-channel 2 by means of the programmable quadrature mixer (see Section 6.3.4. on page 76) with an appropriate incremental frequency (i.e. 10 kHz). After each incrementation, a field strength value is available at the quasi-peak detector output (quasi-peak detector source must be set to FM), which must be examined for relative maxima by the controller. This results in either continuing search or switching the MSP back to FM demodulation mode. The absolute field strength value (can be read out of "quasi-peak detector output FM1") gives information on whether a main FM carrier or a subcarrier was detected. As a practical consequence, the appropriate standard can be selected (Astra/Eutelsat Subcarrier = Standard $51_{hex}$ , Astra Main Carrier = $50_{hex}$ , Eutelsat Main Carrier = $06_{hex}$ ). If the DCO setting for the selected standard differs from the preset, the correct DCO coefficients must be transmitted afterwards (e.g. 7.38/7.56 MHz Radio on Astra). Due to the fact that a constant demodulation frequency offset of a few kHz leads to a DC level in the demodulated signal, further fine tuning of the found carrier can be achieved by evaluating the "DC Level Readout FM1". Therefore, the FM DC Notch must be switched on in FM demodulation mode. An example of the automatic search function is realized in the MSPX Windows software. ## 6.5. Manual Mode: Description of DSP Write Registers #### 6.5.1. Additional Channel Matrix Modes | I accelerate a place Marketon | 00.00 | | |-------------------------------|----------------------|-------------------| | Loudspeaker Matrix | 00 08 <sub>hex</sub> | L | | Headphone Matrix | 00 09 <sub>hex</sub> | L | | SCART1 Matrix | 00 0A <sub>hex</sub> | L | | SCART2 Matrix | 00 41 <sub>hex</sub> | L | | I <sup>2</sup> S Matrix | 00 0B <sub>hex</sub> | L | | Quasi-Peak<br>Detector Matrix | 00 0C <sub>hex</sub> | L | | SUM/DIFF | 0100 0000 | 40 <sub>hex</sub> | | AB_XCHANGE | 0101 0000 | 50 <sub>hex</sub> | | PHASE_CHANGE_B | 0110 0000 | 60 <sub>hex</sub> | | PHASE_CHANGE_A | 0111 0000 | 70 <sub>hex</sub> | | A_ONLY | 1000 0000 | 80 <sub>hex</sub> | | B_ONLY | 1001 0000 | 90 <sub>hex</sub> | This table shows additional modes for the channel matrix registers. The sum/difference mode can be used together with the quasi-peak detector to determine the sound material mode. If the difference signal on channel B (right) is near to zero, and the sum signal on channel A (left) is high, the incoming audio signal is mono. If there is a significant level on the difference signal, the incoming audio is stereo. ### 6.5.2. FM Fixed Deemphasis | FM Deemphasis | 00 0F <sub>hex</sub> | н | |---------------|----------------------|-------------------| | 50 μs | 0000 0000<br>RESET | 00 <sub>hex</sub> | | 75 μs | 0000 0001 | 01 <sub>hex</sub> | | OFF | 0011 1111 | 3F <sub>hex</sub> | ## 6.5.3. FM Adaptive Deemphasis | FM Adaptive<br>Deemphasis WP1 | 00 0F <sub>hex</sub> | L | |-------------------------------|----------------------|-------------------| | OFF | 0000 0000<br>RESET | 00 <sub>hex</sub> | | WP1 | 0011 1111 | 3F <sub>hex</sub> | **Note:** The Adaptive Deemphasis WP1 requires setting of fixed deemphasis to $75\mu s$ . ## 6.5.4. NICAM Deemphasis A J17 Deemphasis is always applied to the NICAM signal. It is not switchable. #### 6.5.5. Identification Mode for A2 Stereo Systems | Identification Mode | 00 15 <sub>hex</sub> | L | |---------------------------------|----------------------|-------------------| | Standard B/G<br>(German Stereo) | 0000 0000<br>RESET | 00 <sub>hex</sub> | | Standard M<br>(Korean Stereo) | 0000 0001 | 01 <sub>hex</sub> | | Reset of Ident-Filter | 0011 1111 | 3F <sub>hex</sub> | To shorten the response time of the identification algorithm after a program change between two FM-Stereo capable programs, the reset of the ident-filter can be applied. #### Sequence: - 1. Program change - 2. Reset ident-filter - 3. Set identification mode back to standard B/G or M - 4. Read stereo detection register # 6.6. Manual Mode: Description of DSP Read Registers All readable registers are 16-bit wide. Transmissions via I<sup>2</sup>C bus have to take place in 16-bit words. Some of the defined 16-bit words are divided into low and high byte, thus holding two different control entities. These registers are not writable. ## 6.6.1. Stereo Detection Register for A2 Stereo Systems | Stereo Detection<br>Register | 00 18 <sub>hex</sub> H | |------------------------------|------------------------------------------------------| | Stereo Mode | Reading<br>(two's complement) | | MONO | near zero | | STEREO | positive value (ideal reception: 7F <sub>hex</sub> ) | | BILINGUAL | negative value (ideal reception: 80 <sub>hex)</sub> | **Note:** It is not necessary to read out and evaluate the A2 identification level. All evaluation is performed in the MSP and indicated in the STATUS register. #### 6.6.2. DC Level Register | DC Level Readout<br>FM1 (MSP-Ch2) | 00 1B <sub>hex</sub> H+L | |-----------------------------------|-------------------------------------------------------------------------------------| | DC Level Readout<br>FM2 (MSP-Ch1) | 00 1C <sub>hex</sub> H+L | | DC Level | [8000 <sub>hex</sub> 7FFF <sub>hex</sub> ]<br>values are 16 bit two's<br>complement | The DC level register measures the DC component of the incoming FM signals (FM1 and FM2). This can be used for seek functions in satellite receivers and for IF FM frequencies fine tuning. A too low demodulation frequency (DCO) results in a positive DC-level and vice versa. For further processing, the DC content of the demodulated FM signals is suppressed. The time constant $\tau$ , defining the transition time of the DC Level Register, is approximately 28 ms. #### 6.7. Demodulator Source Channels in Manual Mode #### 6.7.1. Terrestrial Sound Standards Table 6–10 shows the source channel assignment of the demodulated signals in case of manual mode for all terrestrial sound standards. See Table 2–2 for the assignment in the Automatic Sound Select mode. In manual mode for terrestrial sound standards, only two demodulator sources are defined. #### 6.7.2. SAT Sound Standards Table 6–11 shows the source channel assignment of the demodulated signals for SAT sound standards. 80 Table 6–10: Manual Sound Select Mode for Terrestrial Sound Standards | | | | Source Channels of Sound Select Block | | | |----------------------------------------------|-------------------------------------|--------------------------------------------------------|---------------------------------------|---------------------------------------------|------------------------------------------| | Broadcasted<br>Sound<br>Standard | Sound Standard Sound Mode (use 0 fe | | FM/AM (use 0 for channel select) | Stereo or A/B<br>(use 1 for channel select) | | | B/G-FM | 03 | MONO | Sound A Mono | Mono | Mono | | D/K-FM<br>M-Korea<br>M-Japan | 04, 05<br>02<br>30 | STEREO | German Stereo<br>Korean Stereo | Stereo | Stereo | | | | BILINGUAL,<br>Languages A and B | No Matrix | Left = A<br>Right = B | Left = A<br>Right = B | | B/G-NICAM<br>L-NICAM<br>I-NICAM<br>D/K-NICAM | 08<br>09<br>0A<br>0B<br>0C | NICAM not available<br>or NICAM error rate<br>too high | Sound A Mono | analog Mono | no sound<br>with AUTO_FM:<br>analog Mono | | D/K-NICAM<br>(with high | | MONO | Sound A Mono | analog Mono | NICAM Mono | | deviation FM) | | STEREO | Sound A Mono | analog Mono | NICAM Stereo | | | | BILINGUAL,<br>Languages A and B | Sound A Mono | analog Mono | Left = NICAM A<br>Right = NICAM B | | | 20 | MONO | Sound A Mono | Mono | Mono | | | | STEREO | Korean Stereo | Stereo | Stereo | | | | MONO + SAP | Sound A Mono | Mono | Mono | | M-BTSC | | STEREO + SAP | Korean Stereo | Stereo | Stereo | | W-D100 | 21 | MONO | Sound A Mono | Mono | Mono | | | | STEREO | Sound A Mono | World | | | | | MONO + SAP | No Matrix | Left = Mono<br>Right = SAP | Left = Mono | | | | STEREO + SAP | 140 Matrix | | Right = SAP | | FM-Radio | 40 | MONO | Sound A Mono | Mono | Mono | | i ivi-i\auiu | 40 | STEREO | Korean Stereo | Stereo | Stereo | Table 6-11: Manual Sound Select Modes for SAT-reception (FM Matrix is set automatically) | | | | Source Channels of Sound Select Block for SAT-Modes | | | | |----------------------------------|----------------------------------|---------------------------|-----------------------------------------------------|-----------------------------------|--------------------------------|--------------------------------| | Broadcasted<br>Sound<br>Standard | Selected<br>MSP Standard<br>Code | Broadcasted<br>Sound Mode | FM/AM (source select: 0) | Stereo or A/B (source select: 1) | Stereo or A (source select: 3) | Stereo or B (source select: 4) | | | 6, 50 <sub>hex</sub> | MONO | Mono | Mono | Mono | Mono | | FM SAT | 51 <sub>hex</sub> | STEREO | Stereo | Stereo | Stereo | Stereo | | | | BILINGUAL | Left = A (FM1)<br>Right = B (FM2) | Left = A (FM1)<br>Right = B (FM2) | A (FM1) | B (FM2) | #### 6.8. Exclusions of Audio Baseband Features In general, all functions can be switched independently. Two exceptions exist: - 1. NICAM cannot be processed simultaneously with secondary channel (see Fig. 2–2 and Fig. 2–3 on page 10). - 2. FM adaptive deemphasis cannot be processed simultaneously with FM-identification. ## 6.9. Phase Relationship of Analog Outputs The analog output signals: Loudspeaker, Aux, and SCART2 all have the same phases. The SCART1 output has opposite phase. Using the I<sup>2</sup>S-outputs for other DSPs or D/A converters, care must be taken to adjust for the correct phase. Fig. 6-2: Phase diagram of the MSP 34x8G ## 7. Appendix C: Application Circuit #### 8. Data Sheet History 1. Preliminary data sheet: "MSP 3438G Multistandard Sound Processor Family", Edition July 27, 1999, 6251-494-1PD. First release of the preliminary data sheet. MICRONAS INTERMETALL GmbH Hans-Bunte-Strasse 19 D-79108 Freiburg (Germany) P.O. Box 840 D-79008 Freiburg (Germany) Tel. +49-761-517-0 Fax +49-761-517-2174 E-mail: docservice@intermetall.de Internet: http://www.intermetall.de Printed in Germany Order No. 6251-494-1PD All information and data contained in this data sheet is without any commitment, is not to be considered as an offer for conclusion of a contract nor shall it be construed as to create any liability. Any new issue of this data sheet invalidates previous issues. Product availability and delivery dates are exclusively subject to our respective order confirmation form; the same applies to orders based on development samples delivered. By this publication, MICRONAS INTERMETALL GmbH does not assume responsibility for patent infringements or other rights of third parties which may result from its use. Reprinting is generally permitted, indicating the source. However, our prior consent must be obtained in all cases.