

# Dual Differential Transceivers BTK1A and BTM1A

#### **Features**

#### **Driver Features**

- Two line drivers per package
- Logic to convert TTL input logic levels to differential, pseudo-emitter coupled logic (ECL) output logic levels
- No line loading when Vcc = 0 V
- High output driver for 50  $\Omega$  loads
- 200 mA short-circuit current (typical)
- 2.0 ns maximum propagation delay
- <0.2 ns output skew (typical)</p>

#### **Receiver Features**

- Two line receivers per package
- High input impedance  $\cong$  8 k $\Omega$
- Logic that converts differential input logic levels to transistor-transistor logic (TTL) output logic levels
- 4.0 ns maximum propagation delay
- <0.20 V input sensitivity (typical)</p>
- -1.2 V to +7.2 V common-mode range

#### **Common Device Features**

- Common enable for each driver/receiver pair
- Operating temperature range: -40 °C to +125 °C (wider than the 41 Series)
- Single 5.0 V ± 10% supply
- 400 Mbits/s maximum data rate
- Meets enhanced small device interface (ESDI) standards
- Electrostatic discharge (ESD) performance better than the 41 Series
- Lower power requirement than the 41 Series

### **Description**

The BTK1A and BTM1A devices are dual differential transceiver circuits that transmit and receive digital data over balanced transmission lines and are compatible with Agere Systems Inc. quad differential drivers and receivers. The dual drivers translate input TTL logic levels to differential pseudo-ECL output levels. The dual receivers convert differential input logic levels to TTL output levels. Each driver/receiver pair has its own common enable control allowing serial data and a control clock to be transmitted and received on a single integrated circuit. The BTK1A transceiver requires the customer to supply termination resistors on the circuit board. The BTM1A transceiver has an internal resistor termination for both the driver outputs (220  $\Omega$ ) and receiver inputs (110  $\Omega$ ), eliminating the need for external resistors on the circuit board when used with 100  $\Omega$  impedance, twisted-pair (or flat) cable. These transceivers replace the Agere 41 Series transceivers.

The powerdown loading characteristics of the receiver input circuit are approximately 8 k $\Omega$  relative to the power supplies; hence, they will not load the transmission line when the circuit is powered down. For those circuits with termination resistors, the line will remain impedance matched when the circuit is powered down. The driver does not load the line when it is powered down.

The packaging options that are available for the dual differential transceivers include a 16-pin DIP; a 16-pin, J-lead SOJ; a 16-pin, gull-wing SOIC; and a 16-pin, narrow-body, gull-wing SOIC.

#### **Pin Information**



12-2747.b(F)

Figure 1. Differential Transceiver Logic Diagrams

**Table 1. Enable Truth Table** 

| ED | ER | D1       | D2       | R1       | R2       |
|----|----|----------|----------|----------|----------|
| 0  | 0  | Active   | Active   | Active   | Active   |
| 1  | 0  | Disabled | Disabled | Active   | Active   |
| 0  | 1  | Active   | Active   | Disabled | Disabled |
| 1  | 1  | Disabled | Disabled | Disabled | Disabled |

## **Absolute Maximum Ratings**

Stresses in excess of the absolute maximum ratings can cause permanent damage to the device. These are absolute stress ratings only. Functional operation of the device is not implied at these or any other conditions in excess of those given in the operational sections of the data sheet. Exposure to absolute maximum ratings for extended periods can adversely affect device reliability.

**Table 2. Absolute Maximum Ratings** 

| Parameter                     | Symbol | Min | Max | Unit |
|-------------------------------|--------|-----|-----|------|
| Power Supply Voltage          | Vcc    | _   | 6.5 | V    |
| Ambient Operating Temperature | TA     | -40 | 125 | °C   |
| Storage Temperature           | Tstg   | -55 | 150 | °C   |

### **Electrical Characteristics**

For variations in electrical characteristics over the temperature range, see Figure 10 on page 10 through Figure 12 on page 11.

#### **Table 3. Power Supply Current Characteristics**

Ta = -40 °C to +125 °C, Vcc = 5 V  $\pm$  0.5 V.

| Parameter                                                    | Symbol | Min | Тур | Max | Unit |
|--------------------------------------------------------------|--------|-----|-----|-----|------|
| Power Supply Current (Vcc = 5.5 V):<br>All Outputs Disabled: |        |     |     |     |      |
| BTK1A                                                        | Icc    | _   | 40  | 65  | mA   |
| BTM1A                                                        | Icc    | _   | 80  | 115 | mA   |
| All Outputs Enabled:                                         |        |     |     |     |      |
| BTK1A                                                        | Icc    | _   | 20  | 35  | mA   |
| BTM1A                                                        | Icc    |     | 80  | 115 | mA   |

#### **Third State**

These drivers produce pseudo-ECL levels, and the third-state mode is different than the conventional TTL devices. When a driver is placed in the third state, the bases of the output transistors are pulled low, bringing the outputs below the active-high and active-low levels. This voltage is typically 2 V for most drivers. In the bidirectional bus application, the driver of one device, which is in its third state, may be back driven by another driver on the bus whose voltage in the low state is lower than the third-stated device. This could come about due to differences in the drivers' independent power supplies. In this case, the device in the third state will control the line, thus clamping the line and reducing the signal swing. If the difference voltage between the independent power supplies and the drivers is small, then this consideration can be ignored. In the typical case, the difference voltage can be as much as 1 V without significantly affecting the amplitude of the driving signal.

## **Electrical Characteristics** (continued)

### **Table 4. Driver Voltage and Current Characteristics**

For variations in output voltage over the temperature range, see Figure 10 and Figure 11.  $T_A = -40$  °C to +125 °C.

| Parameter                                         | Symbol            | Min       | Тур       | Max        | Unit |
|---------------------------------------------------|-------------------|-----------|-----------|------------|------|
| Output Voltages:                                  |                   |           |           |            |      |
| Low*                                              | Vol               | Vон – 1.4 | Vон – 1.1 | Vон – 0.65 | V    |
| High*:                                            | Vон               | Vcc – 1.8 | Vcc – 1   | Vcc - 0.8  | V    |
| Differential Voltage (Voн – VoL)                  | VdIFF             | 0.65      | 1.1       | 1.4        | V    |
| Third State, IoH = −1.0 mA, Vcc = 4.5 V           | Voz               | _         | Vol – 0.5 | Vol – 0.2  | V    |
| Output Voltages (T <sub>A</sub> = 0 °C to 85 °C): |                   |           |           |            |      |
| Low*                                              | Vol               | Vон – 1.4 | Vон – 1.1 | Vон – 0.8  | V    |
| High*:                                            | Vон               | Vcc – 1.5 | Vcc-1     | Vcc - 0.8  | V    |
| Differential Voltage (Voн – Vol)                  | VDIFF             | 0.8       | 1.1       | 1.4        | V    |
| Input Voltages:                                   |                   |           |           |            |      |
| Low, Vcc = 5.5 V:                                 | V <sub>IL</sub> † | _         | _         | 0.8        | V    |
| Data Input                                        | Vıl <sup>‡</sup>  | _         | _         | 0.8        | V    |
| Enable Input                                      | Vıl <sup>‡</sup>  | _         | _         | 0.7        | V    |
| High, Vcc = 4.5 V                                 | V <sub>IH</sub> † | 2.0       | _         | _          | V    |
| Clamp, Vcc = 4.5 V, I <sub>I</sub> = -5.0 mA      | Vık               | _         | _         | -1.0       | V    |
| Short-circuit Output Current, Vcc = 5.5 V         | los <sup>§</sup>  | -100      | _         | _          | mA   |
| Input Currents, Vcc = 5.5 V:                      |                   |           |           |            |      |
| Low, V <sub>I</sub> = 0.4 V                       | Iı∟               | _         | _         | -400       | μΑ   |
| High, V <sub>I</sub> = 2.7 V                      | Iн                | _         | _         | 20         | μΑ   |
| Reverse, VI = 5.5 V                               | Iн                | _         | _         | 100        | μΑ   |
| Output Resistors:                                 |                   |           |           |            |      |
| BTM1A <sup>‡</sup>                                | Ro                | _         | 220       | _          | Ω    |

<sup>\*</sup> Values are with terminations as per Figure 7.
† The input levels and difference voltage provide zero noise immunity and should be tested only in a static, noise-free environment.
‡ Test must be performed one lead at a time to prevent damage to the device.

# **Electrical Characteristics** (continued)

### **Table 5. Receiver Voltage and Current Characteristics**

For variation in minimum VoH and maximum VoL over the temperature range, see Figure 10.

 $T_A = -40 \, ^{\circ}\text{C} \text{ to } +125 \, ^{\circ}\text{C}.$ 

| Parameter                                        | Symbol            | Min | Тур  | Max  | Unit |
|--------------------------------------------------|-------------------|-----|------|------|------|
| Output Voltages Vcc = 4.5 V:                     |                   |     |      |      |      |
| Low, IoL = 8.0 mA*                               | Vol               | _   | _    | 0.5  | V    |
| High, Ioн = −400 μA                              | Vон               | 2.4 | _    | _    | V    |
| Enable Input Voltages:                           |                   |     |      |      |      |
| Low, Vcc = 5.5 V                                 | VIL*              | _   | _    | 0.7  | V    |
| High, Vcc = 4.5 V                                | VIH*              | 2.0 | _    | _    | V    |
| Clamp, Vcc = 4.5 V, Iı = -5.0 mA                 | Vık               | _   | _    | -1.0 | V    |
| Minimum Differential Input Voltages, VIH - VIL:† |                   |     |      |      |      |
| -0.80 V < VIH < 7.2 V, -1.2 V < VIL < 6.8 V      | V <sub>TH</sub> * | _   | 0.1  | 0.20 | V    |
| Input Offset Voltage                             | Voff              | _   | 0.03 | 0.05 | V    |
| Output Currents, Vcc = 5.5 V:                    |                   |     |      |      |      |
| Off-state (high Z), Vo = 0.4 V                   | lozl              | _   | _    | -20  | μA   |
| Off-state (high Z), Vo = 2.4 V                   | lozн              | _   | _    | 20   | μA   |
| Short Circuit                                    | los <sup>‡</sup>  | -25 | _    | -100 | mA   |
| Enable Input Currents, Vcc = 5.5 V:              |                   |     |      |      |      |
| Low, VIN = 0.4 V                                 | Iı∟               | _   | _    | -400 | μA   |
| High, VIN = 2.7 V                                | Іін               | _   | _    | 20   | μΑ   |
| Reverse, VIN = 5.5 V                             | Іін               | _   | _    | 100  | μΑ   |
| Differential Input Currents, (BTK1A):            |                   |     |      |      |      |
| Low, $Vin = -1.2 V$                              | lı∟               | _   | _    | -1.0 | mA   |
| High, VIN = 7.2 V                                | Іін               | _   | _    | 1.0  | mA   |
| Differential Input Impedance (BTM1A):            |                   |     |      |      |      |
| Connected Between RI and RI                      | R <sub>1</sub>    | _   | 110  | _    | Ω    |

<sup>\*</sup> The input levels and difference voltage provide zero noise immunity and should be tested only in a static, noise-free environment.
† Outputs of unused receivers assume a logic 1 level when the inputs are left open. (It is recommended that all unused positive inputs be tied to the positive power supply. No external series resistor is required.)
‡ Test must be performed one lead at a time to prevent damage to the device.

## **Timing Characteristics**

### Table 6. Driver Timing Characteristics (See Figure 3 and Figure 4.)

For  $t_{P1}$  and  $t_{P2}$  propagation delays over the temperature range, see Figure 13. Propagation delay test circuit connected to output is shown in Figure 7.  $T_A = -40$  °C to +125 °C,  $V_{CC} = 5$  V  $\pm$  0.5 V.

| Parameter                         | Symbol            | Min | Тур  | Max  | Unit  |
|-----------------------------------|-------------------|-----|------|------|-------|
| Propagation Delay:                |                   |     |      |      |       |
| Input High to Output <sup>†</sup> | t <sub>P1</sub> * | 8.0 | 1.2  | 2.0  | ns    |
| Input Low to Output <sup>†</sup>  | t <sub>P2</sub> * | 8.0 | 1.2  | 2.0  | ns    |
| Capacitive Delay                  | $\Delta t_{P}$    | _   | 0.02 | 0.03 | ns/pF |
| Disable Time (either E1 or E2):   |                   |     |      |      |       |
| High-to-High Impedance            | <b>t</b> PHZ      | 4   | 8    | 12   | ns    |
| Low-to-High Impedance             | tPLZ              | 4   | 8    | 12   | ns    |
| Enable Time (either E1 or E2):    |                   |     |      |      |       |
| High Impedance to High            | tрzн              | 4   | 8    | 12   | ns    |
| High Impedance to Low             | <b>t</b> PZL      | 4   | 8    | 12   | ns    |
| Output Skew:                      |                   |     |      |      |       |
| tp1 — tp2                         | <b>t</b> skew1    | _   | 0.1  | 0.3  | ns    |
| tphh – tphl ,  tplh — tpll        | <b>t</b> skew2    | _   | 0.2  | 0.5  | ns    |
| Difference Between Drivers        | $\Delta t$ skew   | _   | _    | 0.3  | ns    |
| Rise Time (20%—80%)               | tıLН              |     | 0.7  | 2    | ns    |
| Fall Time (80%—20%)               | ttHL              | _   | 0.7  | 2    | ns    |

<sup>\*</sup> tP1 and tP2 are measured from the 1.5 V point of the input to the crossover point of the outputs (see Figure 3).

#### **Table 7. Receiver Timing Characteristics** (See Figure 5 and Figure 6.)

For propagation delays (tplh and tphl) over the temperature range, see Figure 14 and Figure 15. Propagation delay test circuit connected to output is shown in Figure 8.  $T_A = -40$  °C to +125 °C,  $V_{CC} = 5$  V  $\pm$  0.5 V.

| Parameter                                             | Symbol            | Min | Тур | Max | Unit |
|-------------------------------------------------------|-------------------|-----|-----|-----|------|
| Propagation Delay:                                    |                   |     |     |     |      |
| Input to Output High                                  | tplh              | 1.5 | 2.5 | 4.0 | ns   |
| Input to Output Low                                   | <b>t</b> PHL      | 1.5 | 2.5 | 4.0 | ns   |
| Pulse Width Distortion, ltpHL-tpLHI:                  |                   |     |     |     |      |
| Load Capacitance (CL) = 15 pF                         | tskew1            | _   | _   | 0.7 | ns   |
| Load Capacitance (CL) = 150 pF                        | tskew1            | _   |     | 4.0 | ns   |
| Output Waveform Skews:                                |                   |     |     |     |      |
| Part-to-Part Skew, T <sub>A</sub> = 75 °C             | ∆tskew1p-p        | _   | 0.8 | 1.4 | ns   |
| Part-to-Part Skew, T <sub>A</sub> = -40 °C to +125 °C | ∆tskew1p-p        | _   | _   | 1.5 | ns   |
| Same Part Skew                                        | ∆tskew            | _   | _   | 0.3 | ns   |
| Disable Time, CL = 5 pF:                              |                   |     |     |     |      |
| High-to-high Impedance                                | <b>t</b> PHZ      | _   | 5   | 12  | ns   |
| Low-to-high Impedance                                 | tplz              | _   | 5   | 12  | ns   |
| Enable Time:                                          |                   |     |     |     |      |
| High Impedance to High                                | <b>t</b> PZH      | _   | 8   | 12  | ns   |
| High Impedance to Low                                 | <b>t</b> PZL      | _   | 8   | 12  | ns   |
| Rise Time (20%—80%)                                   | t₁∟H              | _   | _   | 3.0 | ns   |
| Fall Time (80%—20%)                                   | t <sub>t</sub> HL |     | _   | 3.0 | ns   |

<sup>†</sup> CL = 5 pF. Capacitor is connected from each output to ground.

12-3462(F)

# Timing Characteristics (continued)



Note: This graph is included as an aid to the system designers. Total circuit delay varies with load capacitance. The total delay is the sum of the delay due to the external capacitance and the intrinsic delay of the device.

Figure 2. Typical Extrinsic Propagation Delay Versus Load Capacitance at 25 °C



Figure 3. Driver Propagation Delay Timing

# Timing Characteristics (continued)



Note: In the third state, both outputs (i.e., OUTPUT and OUTPUT) are 0.1 V below the low state.

Figure 4. Driver Enable and Disable Timing



Figure 5. Receiver Propagation Delay Timing

# Timing Characteristics (continued)



<sup>\*</sup> E2 = 1 while E1 changes state.

Figure 6. Receiver Enable and Disable Timing

### **Test Conditions**

Parametric values specified under the Electrical Characteristics and Timing Characteristics sections for the data transmission driver devices are measured with the following output load circuits.



Figure 7. Driver Propagation Delay Test Circuit



\* Includes probe and jig capacitances.

Note: All 458E, IN4148, or equivalent diodes.

Figure 8. Receiver Propagation Delay Test Circuit

<sup>†</sup>E1 = 0 while E2 changes state.

# **Output Characteristics**

Figure 9 illustrates typical driver output characteristics. Included are load lines for two typical termination configurations.



A. Output Current vs. Output Voltage for Loads Shown in B and C





Figure 9. Driver Output Current Versus Voltage Characteristics

# **Temperature Characteristics**



Figure 10. Vol and Voh Extremes for Drivers Versus Temperature for 100  $\Omega$  Load



Figure 11. Differential Voltage (VoH – VoL) for Drivers Versus Temperature

## **Temperature Characteristics** (continued)



Figure 12. Minimum VoH and Maximum VoL Versus Temperature at Vcc = 4.5 V for the Receiver



Figure 14. Propagation Delay for a High Output (tplh) Versus Temperature at Vcc = 5.0 V for the Receivers



Figure 13. Min and Max for tp1 and tp2 Propagation
Delays Versus Temperature for the
Driver



Figure 15. Propagation Delay for a Low Output (tphL) Versus Temperature at Vcc = 5.0 V for the Receivers

### **Handling Precautions**

CAUTION: This device is susceptible to damage as a result of electrostatic discharge. Take proper precautions during both handling and testing. Follow guidelines such as JEDEC Publication No. 108-A (Dec. 1988).

When handling and mounting line driver products, proper precautions should be taken to avoid exposure to electrostatic discharge (ESD). The user should adhere to the following basic rules for ESD control:

- 1. Assume that all electronic components are sensitive to ESD damage.
- 2. Never touch a sensitive component unless properly grounded.
- 3. Never transport, store, or handle sensitive components except in a static-safe environment.

### **ESD Failure Models**

Agere employs two models for ESD events that can cause device damage or failure:

- 1. A human-body model (HBM) that is used by most of the industry for ESD-susceptibility testing and protection-design evaluation. ESD voltage thresholds are dependent on the critical parameters used to define the model. A standard HBM (resistance = 1500  $\Omega$ , capacitance = 100 pF) is widely used and, therefore, can be used for comparison purposes.
- 2. A charged-device model (CDM), which many believe is the better simulator of electronics manufacturing exposure.

Table 8 and Table 9 illustrate the role these two models play in the overall prevention of ESD damage. HBM ESD testing is intended to simulate an ESD event from a charged person. The CDM ESD testing simulates charging and discharging events that occur in production equipment and processes, e.g., an integrated circuit sliding down a shipping tube.

The HBM ESD threshold voltage presented here was obtained by using these circuit parameters.

Table 8. Typical ESD Thresholds for Data Transmission Transceivers

| Device         | HBM Threshold | CDM Threshold |
|----------------|---------------|---------------|
| BTK1A<br>BTM1A | >800          | >1000         |
| All other pins | >2000         | >1000         |

**Table 9. ESD Damage Protection** 

|         | ESD Threat Controls                              |                                             |  |  |  |
|---------|--------------------------------------------------|---------------------------------------------|--|--|--|
|         | Personnel                                        | Processes                                   |  |  |  |
| Control | Wrist straps<br>ESD shoes<br>Antistatic flooring | Static-dissipative materials Air ionization |  |  |  |
| Model   | Human-body model (HBM)                           | Charged-device model (CDM)                  |  |  |  |

### Latch-Up

Latch-up evaluation has been performed on the data transmission receivers. Latch-up testing determines if the power-supply current exceeds the specified maximum due to the application of a stress to the device under test. A device is considered susceptible to latch-up if the power supply current exceeds the maximum level and remains at that level after the stress is removed.

Agere performs latch-up testing per an internal test method which is consistent with JEDEC Standard No. 17 (previously JC-40.2) *CMOS Latch-Up Standardized Test Procedure*.

Latch-up evaluation involves the following three separate stresses to evaluate latch-up susceptibility levels:

- 1. dc current stressing of input and output pins.
- 2. Power supply slew rate.
- 3. Power supply overvoltage.

**Table 10. Latch-Up Test Criteria and Test Results** 

|                                   |                  | dc Current Stress<br>of I/O Pins | Power Supply<br>Slew Rate | Power Supply<br>Overvoltage |
|-----------------------------------|------------------|----------------------------------|---------------------------|-----------------------------|
| Data Transmission<br>Receiver ICs | Minimum Criteria | ≥150 mA                          | ≤1 µs                     | ≥1.75 x Vmax                |
|                                   | Test Results     | ≥250 mA                          | ≤100 ns                   | ≥2.25 x Vmax                |

Based on the results in Table 10, the data transmission receivers pass the Agere latch-up testing requirements and are considered not susceptible to latch-up.

# **Outline Diagrams**

### 16-Pin DIP

Dimensions are in millimeters.



| Package                                    | Number of   | Package Dimensions    |                                       |                                         |                                      |
|--------------------------------------------|-------------|-----------------------|---------------------------------------|-----------------------------------------|--------------------------------------|
| Description                                | Pins<br>(N) | Maximum Length<br>(L) | Maximum Width<br>Without Leads<br>(B) | Maximum Width<br>Including Leads<br>(W) | Maximum Height<br>Above Board<br>(H) |
| PDIP3 (Plastic<br>Dual-In-Line<br>Package) | 16          | 20.57                 | 6.48                                  | 7.87                                    | 5.08                                 |

Note: The dimensions in this outline diagram are intended for informational purposes only. For detailed schematics to assist your design efforts, please contact your Agere Sales Representative.

# Outline Diagrams (continued)

# 16-Pin SOIC (SONB/SOG)

Dimensions are in millimeters.



5-4414(F)

| Package                                  | Number of   | Package Dimensions |                                       |                                         |                                      |  |
|------------------------------------------|-------------|--------------------|---------------------------------------|-----------------------------------------|--------------------------------------|--|
| Description                              | Pins<br>(N) | Maximum Length (L) | Maximum Width<br>Without Leads<br>(B) | Maximum Width<br>Including Leads<br>(W) | Maximum Height<br>Above Board<br>(H) |  |
| SONB (Small-<br>Outline, Narrow<br>Body) | 16          | 10.11              | 4.01                                  | 6.17                                    | 1.73                                 |  |
| SOG (Small-<br>Outline, Gull-<br>Wing)   | 16          | 10.49              | 7.62                                  | 10.64                                   | 2.67                                 |  |

Note: The dimensions in this outline diagram are intended for informational purposes only. For detailed schematics to assist your design efforts, please contact your Agere Sales Representative.

# Outline Diagrams (continued)

# 16-Pin SOIC (SOJ)

Dimensions are in millimeters.







5-4413(F)r.3

| Package<br>Description          | Number of<br>Pins<br>(N) | Package Dimensions |                                       |                                         |                                      |  |  |
|---------------------------------|--------------------------|--------------------|---------------------------------------|-----------------------------------------|--------------------------------------|--|--|
|                                 |                          | Maximum Length (L) | Maximum Width<br>Without Leads<br>(B) | Maximum Width<br>Including Leads<br>(W) | Maximum Height<br>Above Board<br>(H) |  |  |
| SOJ (Small-<br>Outline, J-Lead) | 16                       | 10.41              | 7.62                                  | 8.81                                    | 3.18                                 |  |  |

Note: The dimensions in this outline diagram are intended for informational purposes only. For detailed schematics to assist your design efforts, please contact your Agere Sales Representative.

### **Power Dissipation**

System designers incorporating Agere data transmission drivers in their applications should be aware of package and thermal information associated with these components.

Proper thermal management is essential to the longterm reliability of any plastic encapsulated integrated circuit. Thermal management is especially important for surface-mount devices, given the increasing circuit pack density and resulting higher thermal density. A key aspect of thermal management involves the junction temperature (silicon temperature) of the integrated circuit.

Several factors contribute to the resulting junction temperature of an integrated circuit:

- Ambient use temperature
- Device power dissipation
- Component placement on the board
- Thermal properties of the board
- Thermal impedance of the package

Thermal impedance of the package is referred to as  $\Theta_{ja}$  and is measured in °C rise in junction temperature per watt of power dissipation. Thermal impedance is also a function of airflow present in system application.

The following equation can be used to estimate the junction temperature of any device:

$$T_j = T_A + P_D \Theta_{ja}$$

where:

 $T_j$  is device junction temperature (°C).

TA is ambient temperature (°C).

PD is power dissipation (W).

 $\Theta_{ja}$  is package thermal impedance (junction to ambient—°C/W).

The power dissipation estimate is derived from two factors:

- Internal device power
- Power associated with output terminations

Multiplying Icc times Vcc provides an estimate of internal power dissipation.

The power dissipated in the output is a function of the:

- Termination scheme on the outputs
- Termination resistors
- Duty cycle of the output

Package thermal impedance depends on:

- Airflow
- Package type (e.g., DIP, SOIC, SOIC/NB)

The junction temperature can be calculated using the previous equation, after power dissipation levels and package thermal impedances are known.

Figure 16 illustrates the thermal impedance estimates for the various package types as a function of airflow. This figure shows that package thermal impedance is higher for the narrow-body SOIC package. Particular attention should, therefore, be paid to the thermal management issues when using this package type.

In general, system designers should attempt to maintain junction temperature below 125 °C. The following factors should be used to determine if specific data transmission drivers in particular package types meet the system reliability objectives:

- System ambient temperature
- Power dissipation
- Package type
- Airflow



Figure 16. Power Dissipation

### **Ordering Information**

| Part Number  | Driver<br>Termination* | Receiver<br>Termination <sup>†</sup> | Package Type         | Comcode   | Former<br>Pkg.<br>Type | Former<br>Part Number |
|--------------|------------------------|--------------------------------------|----------------------|-----------|------------------------|-----------------------|
| BTK1A16E     | None                   | None                                 | 16-pin, Plastic SOJ  | 107950347 | 1041                   | LK, MK                |
| BTK1A16E-TR  | None                   | None                                 | Tape & Reel SOJ      | 107950354 | 1041                   | LK, MK, -TR           |
| BTK1A16G     | None                   | None                                 | 16-pin, Plastic SOIC | 107950362 | 1141                   | LK, MK                |
| BTK1A16G-TR  | None                   | None                                 | Tape & Reel SOIC     | 107950370 | 1141                   | LK, MK, -TR           |
| BTK1A16NB    | None                   | None                                 | Plastic SOIC/NB      | 107950388 | 1241                   | LK, MK                |
| BTK1A16NB-TR | None                   | None                                 | Tape & Reel SOIC/NB  | 107950396 | 1241                   | LK, MK, -TR           |
| BTK1A16P     | None                   | None                                 | 16-pin, Plastic DIP  | 107950404 | 41                     | LK, MK                |
| BTM1A16E     | 220 Ω                  | 110 Ω                                | 16-pin, Plastic SOJ  | 107950537 | 1041                   | LM, MM                |
| BTM1A16E-TR  | 220 Ω                  | 110 Ω                                | Tape & Reel SOJ      | 107950545 | 1041                   | LM, MM, -TR           |
| BTM1A16G     | 220 Ω                  | 110 Ω                                | 16-pin, Plastic SOIC | 107950552 | 1141                   | LM, MM                |
| BTM1A16G-TR  | 220 Ω                  | 110 Ω                                | Tape & Reel SOIC     | 107950560 | 1141                   | LM, MM, -TR           |
| BTM1A16NB    | 220 Ω                  | 110 Ω                                | Plastic SOIC/NB      | 107950578 | 1241                   | LM, MM                |
| BTM1A16NB-TR | 220 Ω                  | 110 Ω                                | Tape & Reel SOIC/NB  | 107950586 | 1241                   | LM, MM, -TR           |
| BTM1A16P     | 220 Ω                  | 110 Ω                                | 16-pin, Plastic DIP  | 107950594 | 41                     | LM, MM                |

Indicates on-chip output terminating resistors from each driver output to ground.

For additional information, contact your Agere Systems Account Manager or the following:

INTERNET: http://www.agere.com

E-MAIL: docmaster@agere.com

Agere Systems Inc., 555 Union Boulevard, Room 30L-15P-BA, Allentown, PA 18109-3286 N. AMERICA:

1-800-372-2447, FAX 610-712-4106 (In CANADA: 1-800-553-2448, FAX 610-712-4106) Agere Systems Hong Kong Ltd., Suites 3201 & 3210-12, 32/F, Tower 2, The Gateway, Harbour City, Kowloon

Tel. (852) 3129-2000, FAX (852) 3129-2020

CHINA: (86) 21-5047-1212 (Shanghai), (86) 10-6522-5566 (Beijing), (86) 755-695-7224 (Shenzhen)

JAPAN: (81) 3-5421-1600 (Tokyo), KOREA: (82) 2-767-1850 (Seoul), SINGAPORE: (65) 778-8833, TAIWAN: (886) 2-2725-5858 (Taipei)

EUROPE: Tel. (44) 7000 624624, FAX (44) 1344 488 045

Agere Systems Inc. reserves the right to make changes to the product(s) or information contained herein without notice. No liability is assumed as a result of their use or application.



ASIA:

<sup>†</sup> Indicates on-chip input terminations across receiver inputs.