## 128K x 8 SRAM WITH DUAL CHIP ENABLE ULTRA LOW POWER # AVAILABLE AS MILITARY SPECIFICATIONS •MIL-STD-883, para. 1.2.2 compliant #### **FEATURES** - High Speed: 30 ns - Low active power: 715 mW worst case - Low CMOS standby power: 3.3 mW worst case - 2.0V data retention, Ultra Low 0.3mW worst case power dissipation - Battery backup applications - · Automatic power-down when deselected - TTL-compatible inputs and outputs - Easy memory expansion with CE1\, CE2, and OE\ options | OPTIONS | MARKING | | |---------------------------------------------|----------|--| | • Timing 30ns access | -30 | | | • Package(s) Ceramic DIP (400 mil) | C No.111 | | | • Temperature<br>Military (-55°C to +125°C) | MIL | | | • Options 2V data retention/very low po | ower LL | | For more products and information please visit our web site at www.austinsemiconductor.com #### **GENERAL DESCRIPTION** The MT5C1008 SRAM is a high-performance CMOS static RAM organized as 131, 072 words by 8 bits, offering low active power and ultra low standby and data retention current levels. Easy memory expansion is provided by an active LOW Chip Enable (CE1\), an active HIGH Chip Enable (CE2), and active Low Output Enable (OE\), and three-state drivers. Writing to the device is accomplished by taking Chip Enable One (CE1\) and Write Enable (WE\) inputs LOW and Chip Enable Two (CE2) input HIGH. Data on the eight I/O pins (I/O0 through I/O7) is then written into the location specified on the address pins (A0 through A16). Reading from the device is accomplished by taking Chip Enable One ( $CE_1$ ) and Output Enable (OE) LOW while forcing Write Enable (WE) and Chip Enable Two ( $CE_2$ ) HIGH. Under these conditions, the contents of the memory location specified by the address pins will appear on the I/O pins. The eight input/output (I/O0 through I/O7) are placed in a high-impedance state when the device is deselected (CE1\) HIGH or CE2 LOW), the outputs are disabled (OE\ HIGH), or during a write operation (CE1\LOW, CE2 HIGH, and WE\LOW). # **FUNCTIONAL BLOCK DIAGRAM** #### TRUTH TABLE | MODE | OE\ | CE1\ | CE2 | WE\ | I/O0 - I/O7 | POWER | |----------------------------|-----|------|-----|-----|-------------|----------------------------| | Power-Down | X | Н | Х | Х | High Z | Standby (I <sub>SB</sub> ) | | Power-Down | Х | Х | L | Х | High Z | Standby (I <sub>SB</sub> ) | | Read | L | L | Н | Н | Data Out | Active (I <sub>CC</sub> ) | | Write | Х | L | Н | L | Data In | Active (I <sub>CC</sub> ) | | Selected, Outputs Disabled | Н | L | Н | Н | High Z | Active (I <sub>CC</sub> ) | ## **ABSOLUTE MAXIMUM RATINGS\*** | Supply Voltage Range on Vcc to Relative GND <sup>1</sup> 0.5V to +7.0V | |------------------------------------------------------------------------| | Storage Temperature65°C to +150°C | | Ambient Temperature with Power Applied55°C to +125°C | | DC Voltage Applied to Outputs | | in High Z State $^1$ 0.5V to Vcc + 0.5V | | DC Input $Voltage^1$ 0.5V to $Vcc + 0.5V$ | \*Stresses at or greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods will affect reliability. Refer to page 17 of this data sheet for a technical note on this subject. \*\* Junction temperature depends upon package type, cycle time, loading, ambient temperature and airflow, and humidity. ### **ELECTRICAL CHARACTERISTICS AND RECOMMENDED OPERATING CONDITIONS** $(-55^{\circ}C < T_{c} < 125^{\circ}C; V_{cc} = 5.0V + 10\%)$ | | , | | -30 | | | | |------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------|----------------------|-------|-------| | PARAMETER | CONDITIONS | SYM | MIN | MAX | UNITS | NOTES | | Output HIGH Voltage | $Vcc = MIN, I_{OH} = -4.0 \text{ mA}$ | $V_{OH}$ | 2.4 | | V | | | Output LOW Voltage | $Vcc = MIN, I_{OL} = 8.0 \text{ mA}$ | $V_{OL}$ | | 0.4 | V | | | Input HIGH Voltage | | $V_{IH}$ | 2.2 | V <sub>CC</sub> +0.3 | ٧ | | | Input LOW Voltage | | $V_{IL}$ | -0.3 | 8.0 | V | 1 | | Input Load Current | GND ≤ V <sub>I</sub> ≤ Vcc | I <sub>IX</sub> | -10 | +10 | μΑ | | | Output Leakage Current | GND ≤ V <sub>I</sub> ≤ Vcc,<br>Output Disabled | I <sub>OZ</sub> | -10 | +10 | μA | | | Vcc Operating Supply<br>Current | $Vcc = MAX$ , $I_{OUT} = 0 mA$<br>$f = f = 1/t_{RC}$ | I <sub>CC</sub> | | 130 | mA | | | Automatic CE Power-<br>Down Current - TTL<br>Inputs | MAX Vcc, CE1\ $\geq$ V <sub>IH</sub> or CE2 $\leq$ V <sub>IL</sub> , V <sub>IN</sub> $\geq$ V <sub>IH</sub> or V <sub>IN</sub> $\leq$ V <sub>IL</sub> , f = f <sub>MAX</sub> | I <sub>SB1</sub> | | 4 | mA | | | Automatic CE Power-<br>Down Current - CMOS<br>Inputs | MAX Vcc, CE1\ $\geq$ Vcc - 0.3V, or CE2 $\leq$ 0.3V, V <sub>IN</sub> $\geq$ Vcc - 0.3V, or V <sub>IN</sub> $\leq$ 0.3V, f = 0 | I <sub>SB2</sub> | | 0.6 | mA | | #### NOTES: 1. VIL(MIN) = -2.0V for pulse durations of less than 20ns. ## **CAPACITANCE**<sup>1</sup> | PARAMETER | CONDITIONS | SYM | MAX | UNITS | |-------------------------------|------------------------------------|------------------|-----|-------| | Input Capacitance (A0 - A16) | | C <sub>IN</sub> | 8 | pF | | Input Capacitance (CE WE OE\) | TA = 25°C, f = 1MHz,<br>Vcc = 5.0V | C <sub>CLK</sub> | 10 | pF | | Output Capacitance | | C <sub>OUT</sub> | 12 | pF | #### NOTES: ### **AC TEST LOADS AND WAVEFORMS** Equivalent to: THÉVENIN EQUIVALENT OUTPUT O 1.73V 0 1.73V # **DATA RETENTION CHARACTERISTICS** (-55°C < $T_c$ < 125°C; $V_{cc}$ = 5.0V +10%) | | • | | | | | |--------------------------------------|---------------------------------------------------------------------------|-------------------|-----|-----|----------| | PARAMETER | CONDITIONS | SYM | MIN | MAX | UNITS | | Vcc for Data Retention | | $V_{DR}$ | 2.0 | | <b>V</b> | | Data Retention Current | $0.2V$ , $Vcc = V_{DR} = 2.0V$ ,<br>CE1\ > $Vcc - 0.3V$ or CE2 < $0.3V$ , | I <sub>CCDR</sub> | | 150 | μA | | Chip Deselect to Data Retention Time | $V_{IN} > V_{CC} - 0.3V \text{ of } CE2 \le 0.3V,$ | t <sub>CDR</sub> | 0 | | ns | | Operation Recovery Time | | t <sub>R</sub> | 200 | | μs | ## DATA RETENTION WAVEFORM <sup>1.</sup> Tested initially and after any design or process changes that may effect these parameters. # **SWITCHING CHARACTERISTICS** $^{1}$ (-55°C < T $_{\rm C}$ < 125°C; V $_{\rm CC}$ = 5.0V +10%) | | | | 30 | ] | | |------------------------------------------------|-------------------|-----|-----|-------|-------| | PARAMETER | SYM | MIN | MAX | UNITS | NOTES | | READ CYCLE | r | 1 | 1 | | 1 | | Read Cycle Time | t <sub>RC</sub> | 30 | | ns | | | Address to Data Valid | t <sub>AA</sub> | | 30 | ns | | | Data Hold from Address Change | t <sub>OHA</sub> | 3 | | ns | | | CE1\ LOW to Data Valid, CE2 HIGH to Data Valid | t <sub>ACE</sub> | | 30 | ns | | | OE\ LOW to Data Valid | t <sub>DOE</sub> | | 12 | ns | | | OE\ LOW to Low Z | t <sub>LZOE</sub> | 0 | | ns | | | OE\ HIGH to High Z | t <sub>HZOE</sub> | | 8 | ns | 2, 3 | | CE1\ LOW to Low Z, CE2 HIGH to Low Z | t <sub>LZCE</sub> | 3 | | ns | 3 | | CE1\ HIGH to High Z, CE2 LOW to High Z | t <sub>HZCE</sub> | | 15 | ns | 2, 3 | | WRITE CYCLE <sup>4</sup> | | | | | | | Write Cycle Time | t <sub>WC</sub> | 30 | | ns | 5 | | CE1\ LOW to Write End, CE2 HIGH to Write End | t <sub>SCE</sub> | 22 | | ns | | | Address Set-Up to Write End | t <sub>AW</sub> | 22 | | ns | | | Address Hold from Write End | t <sub>HA</sub> | 0 | | ns | | | Address Set-Up to Write Start | t <sub>SA</sub> | 0 | | ns | | | WE\ Pulse Width | t <sub>PWE</sub> | 22 | | ns | | | Data Set-up to Write End | t <sub>SD</sub> | 18 | | ns | | | Data Hold from Write End | t <sub>HD</sub> | 0 | | ns | | | WE\ HIGH to Low Z | t <sub>LZWE</sub> | 5 | | ns | 3 | | WE\ LOW to High Z | t <sub>HZWE</sub> | | 8 | ns | 2, 3 | <sup>1.</sup> Test conditions assume signal transition time of 3ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified $I_{OL}/I_{OH}$ and 30pF load capacitance. <sup>2.</sup> t<sub>HZOE</sub>, t<sub>HZOE</sub> and t<sub>HZWE</sub> are specified with a load capacitance of 5pF as in part (b) of AC Test Loads. Transition is measured ±500mV from steady-state voltage. <sup>3.</sup> At any given temperature and voltage condition, t<sub>HZCE</sub> < t<sub>LZCE</sub>, t<sub>HZOE</sub> < t<sub>LZCE</sub>, and t<sub>HZWE</sub> < t<sub>LZWE</sub> for any given device. 4. The internal write time of the memory is defined by the overlap of CE1\LOW, CE2 HIGH, and WE\ LOW. CE1\ and WE\ must be LOW and CE2 HIGH to initiate a write, and the transition of any of these signals can terminate the write. The input data setup and hold timing should be referenced to the leading edge of the signal that terminates the write. <sup>5.</sup> The minimum write cycle time for Write Cycle No. 3 (WE\ controlled, OE\ LOW) is the sum of $t_{HZWE}$ and $t_{SD}$ . # **SWITCHING WAVEFORMS** Read Cycle No. 1<sup>1,2</sup> # Read Cycle No. 2 (OE\ Controlled)<sup>2,3</sup> - 1. Device is continuously selected. OE\, CE1\ = $V_{II}$ , CE2 = $V_{IH}$ . - 2. WE\ is HIGH for read cycle. - 3. Address valid prior to or coincident with CE1\ transition LOW and CE2 transition HIGH. # SWITCHING WAVEFORMS (continued) Write Cycle No. 1 (CE1\ or CE2 Controlled)<sup>1,2</sup> ## Write Cycle No. 2 (WE\ Controlled, OE\ HIGH During Write)<sup>1,2</sup> - 1. Data I/O is high impedance if $OE \setminus = VIH$ . - 2. If CE1\ goes HIGH or CE2 goes LOW simultaneously with WE\ going HIGH, the output remains in a high-impedance state. - 3. During this period the I/Os are in the output state and input signals should not be applied. # SWITCHING WAVEFORMS (continued) Write Cycle No. 3 (WE\ Controlled, OE\ LOW)<sup>1</sup> - 1. If CE1\ goes HIGH or CE2 goes LOW simultaneously with WE\ going HIGH, the output remains in a high-impedance state. - 2. During this period the I/Os are in the output state and input signals should not be applied. # **MECHANICAL DEFINITIONS\*** # **ASI Case #111 (Package Designator C)** **Detail A** | | ASI SPECIFICATIONS | | | | |----------------------------------------------------|--------------------|-------|--|--| | SYMBOL | MIN | MAX | | | | Α | | 0.232 | | | | b | 0.014 | 0.023 | | | | b1 | 0.038 | 0.065 | | | | С | 0.008 | 0.015 | | | | D | | 1.700 | | | | E | 0.350 | 0.405 | | | | E1 | 0.390 | 0.420 | | | | е | 0.100 BSC | | | | | L | 0.125 | 0.200 | | | | L1 | 0.150 | | | | | Q | 0.015 | 0.060 | | | | S | | 0.100 | | | | S1 | 0.005 | | | | | S2 | 0.005 | | | | | NOTE: Either configuration in detail A is allowed. | | | | | ## ORDERING INFORMATION **EXAMPLE:** MT5C1008C-30LL/MIL | Device<br>Number | Package<br>Type | Speed ns | Options** | Process | |------------------|-----------------|----------|-----------|---------| | MT5C1008 | С | -30 | LL | /* | #### \*AVAILABLE PROCESSES MIL = Military Processing (MIL-STD-883, para. 1.2.2 compliant) -55°C to +125°C ### \*\* OPTIONS LL = 2V Data Retention/Ultra Low Power **NOTE:** For other speeds and options, see the MT5C1008 data sheet (available from www.austinsemiconductor.com).