#### SN74F657 OCTAL TRANSCEIVER WITH PARITY GENERATOR/CHECKER AND 3-STATE OUTPUTS

SDFS027A - D3217, JANUARY 1989 - REVISED OCTOBER 1993

- Combines 'F245 and 'F280B Functions in One Package
- High-Impedance N-P-N Inputs for Reduced Loading (70 μA in Low and High States)
- High Output Drive and Light Bus Loading
- 3-State B Outputs Sink 64 mA and Source 15 mA
- Input Diodes for Termination Effects
- Package Options Include Plastic Small-Outline Packages and Standard Plastic 300-mil DIPs

#### description

The SN74F657 contains eight noninverting buffers with 3-state outputs and an 8-bit parity generator/checker. It is intended for bus-oriented applications. The buffers have a specified current sinking capability of 24 mA at the A port and 64 mA at the B port.



The transmit/receive  $(T/\overline{R})$  input determines the direction of the data flow through the bidirectional transceivers. When  $T/\overline{R}$  is high, data is transmitted from the A port to the B port. When  $T/\overline{R}$  is low, data is received at the A port from the B port.

When the output enable  $(\overline{OE})$  input is high, both the A and B ports are placed in a high-impedance state (disabled). The ODD/EVEN input allows the user to select between odd or even parity systems. When transmitting from A port to B port  $(T/\overline{R} \text{ high})$ , PARITY is an output from the generator/checker. When receiving from B port to A port  $(T/\overline{R} \text{ low})$ , PARITY is an input.

When transmitting (T/R high), the parity select (ODD/EVEN) input is made high or low as appropriate. The A port is then polled to determine the number of high bits. The PARITY output goes to the logic state determined by ODD/EVEN and the number of high bits on A port. When ODD/EVEN is low (for even parity) and the number of high bits on A port is odd, the PARITY will be high, transmitting even parity. If the number of high bits on A port is even, the PARITY will be low, keeping even parity.

When in the receive mode ( $T/\overline{R}$  low), the B port is polled to determine the number of high bits. If ODD/ $\overline{EVEN}$  is low (for even parity) and the number of highs on B port is:

- 1. Odd and the PARITY input is high, then ERR will be high signifying no error.
- 2. Even and the PARITY input is high, then ERR will be low indicating an error.

The SN74F657 is characterized for operation from 0°C to 70°C.



SDFS027A - D3217, JANUARY 1989 - REVISED OCTOBER 1993

#### **FUNCTION TABLE**

| NUMBER OF A OR B     | INPUTS |     |          | INPUT/OUTPUT | OUTPUTS |             |  |
|----------------------|--------|-----|----------|--------------|---------|-------------|--|
| INPUTS THAT ARE HIGH | OE     | T/R | ODD/EVEN | PARITY       | ERR     | OUTPUT MODE |  |
|                      | L      | Н   | Н        | Н            | Z       | Transmit    |  |
|                      | L      | Н   | L        | L            | Z       | Transmit    |  |
| 02469                | L      | L   | Н        | Н            | Н       | Receive     |  |
| 0, 2, 4, 6, 8        | L      | L   | Н        | L            | L       | Receive     |  |
|                      | L      | L   | L        | Н            | L       | Receive     |  |
|                      | L      | L   | L        | L            | Н       | Receive     |  |
|                      | L      | Н   | Н        | L            | Z       | Transmit    |  |
|                      | L      | Н   | L        | Н            | Z       | Transmit    |  |
| 1 2 5 7              | L      | L   | Н        | Н            | L       | Receive     |  |
| 1, 3, 5, 7           | L      | L   | Н        | L            | Н       | Receive     |  |
|                      | L      | L   | L        | Н            | Н       | Receive     |  |
|                      | L      | L   | L        | L            | L       | Receive     |  |
| Don't care           | Н      | Χ   | Χ        | Z            | Z       | Z           |  |

## logic symbol†



<sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.



## logic diagram (positive logic)





## SN74F657 OCTAL TRANSCEIVER WITH PARITY GENERATOR/CHECKER AND 3-STATE OUTPUTS

SDFS027A - D3217, JANUARY 1989 - REVISED OCTOBER 1993

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub>                                  | 0.5 V to 7 V                      |
|------------------------------------------------------------------------|-----------------------------------|
| Input voltage range, V <sub>I</sub> (excluding I/O ports) (see Note 1) | 1.2 V to 7 V                      |
| Input current range                                                    | 30 mA to 5 mA                     |
| Voltage range applied to any output in the disabled or power-off state | $-0.5$ V to $5.5$ V               |
| Voltage range applied to any output in the high state                  | $\dots$ -0.5 V to V <sub>CC</sub> |
| Current into any output in the low state: A1-A8                        | 48 mA                             |
| B1-B8                                                                  | 128 mA                            |
| Operating free-air temperature range                                   | 0 $^{\circ}$ C to 70 $^{\circ}$ C |
| Storage temperature range                                              | 65°C to 150°C                     |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### recommended operating conditions

|     |                                |                    | MIN | NOM | MAX  | UNIT |
|-----|--------------------------------|--------------------|-----|-----|------|------|
| VCC | Supply voltage                 |                    |     | 5   | 5.5  | V    |
| VIH | H High-level input voltage     |                    |     |     |      | V    |
| VIL | Low-level input voltage        | el input voltage   |     |     | 0.8  | V    |
| ЮН  | High level output outront      | A1-A8              |     |     | -3   | mA   |
|     | High-level output current      | B1-B8, PARITY, ERR |     |     | - 12 | IIIA |
| lOL | Low lovel output ourrent       | A1-A8              |     |     | 24   | A    |
|     | Low-level output current       | B1-B8, PARITY, ERR |     |     | 64   | mA   |
| TA  | Operating free-air temperature |                    |     |     | 70   | °C   |

NOTE 1: The input-voltage ratings may be exceeded provided the input-current ratings are observed.

## SN74F657 OCTAL TRANSCEIVER WITH PARITY GENERATOR/CHECKER AND 3-STATE OUTPUTS SDFS027A - D3217, JANUARY 1989 - REVISED OCTOBER 1993

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                   | PARAMETER          |                           | TEST CONDITION                | NS          | MIN    | TYP <sup>†</sup> | MAX         | UNIT |
|-------------------|--------------------|---------------------------|-------------------------------|-------------|--------|------------------|-------------|------|
| VIK               |                    | V <sub>CC</sub> = 4.5 V,  | $I_{I} = -18 \text{ mA}$      |             | $\Box$ |                  | - 1.2       | V    |
| Vон               | Any output         | $V_{CC} = 4.5 \text{ V},$ | $I_{OH} = -3 \text{ mA}$      |             | 2.4    | 3.3              |             |      |
|                   | B1-B8, PARITY, ERR | V <sub>CC</sub> = 4.5 V,  | I <sub>OH</sub> = – 15 mA     |             | 2      | 3.1              |             | V    |
|                   | Any output         | V <sub>CC</sub> = 4.75 V, | I <sub>OH</sub> = – 1 mA to – | - 3 mA      | 2.7    |                  |             |      |
| V                 | A1-A8              | V 45V                     | $I_{OL} = 24 \text{ mA}$      |             |        | 0.35             | 0.5         | V    |
| VOL               | B1-B8, PARITY, ERR | $V_{CC} = 4.5 \text{ V}$  | I <sub>OL</sub> = 64 mA       |             |        | 0.42             | 0.55        | V    |
|                   | T/R                | $V_{CC} = 0$ ,            | V <sub>I</sub> = 7 V,         | OE = 4.5 V  |        |                  | 0.1         | mA   |
|                   | ŌE                 | $V_{CC} = 0$ ,            | V <sub>I</sub> = 7 V,         | T/R = 4.5 V |        |                  | 0.1         |      |
| l <sub>l</sub>    | ODD/EVEN           | $V_{CC} = 0$ ,            | V <sub>I</sub> = 7 V          |             |        |                  | 0.1         |      |
|                   | A1-A8              | V <sub>CC</sub> = 5.5 V,  | V <sub>I</sub> = 7 V          |             |        |                  | 2           |      |
|                   | B1-B8              |                           |                               |             |        |                  | 1           |      |
|                   | A, B, PARITY       | V <sub>CC</sub> = 5.5 V,  | V <sub>I</sub> = 2.7 V        |             |        |                  | 70          |      |
| I <sub>IH</sub> ‡ | T/R, OE            |                           |                               |             |        |                  | 40          | μΑ   |
|                   | ODD/EVEN           |                           |                               |             |        |                  | 20          |      |
|                   | A, B, PARITY       | V <sub>CC</sub> = 5.5 V,  | V <sub>I</sub> = 0.5 V        |             |        |                  | <b>- 70</b> |      |
| I <sub>IL</sub> ‡ | T/R, OE            |                           |                               |             |        |                  | <b>- 40</b> | μΑ   |
|                   | ODD/EVEN           |                           |                               |             |        |                  | - 20        |      |
|                   | A1-A8              | V <sub>CC</sub> = 5.5 V,  | \\o0                          |             | - 60   |                  | - 150       | mA   |
| los§              | B1-B8              |                           | VO = 0                        |             | - 100  |                  | - 225       | IIIA |
| lozh              | ERR                | V <sub>CC</sub> = 5.5 V,  | V <sub>I</sub> = 2.7 V        |             |        |                  | 50          | μА   |
| lozL              | ERR                | V <sub>CC</sub> = 5.5 V,  | V <sub>I</sub> = 0.5 V        |             |        |                  | -50         | μΑ   |
| ІССН              |                    | V <sub>CC</sub> = 5.5 V   |                               |             |        | 90               | 125         | mA   |
| ICCL              |                    | V <sub>CC</sub> = 5.5 V   | ·                             |             |        | 106              | 150         | mA   |
| ICCZ              |                    | V <sub>CC</sub> = 5.5 V   |                               |             |        | 98               | 145         | mA   |

<sup>†</sup> All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C.
‡ For I/O ports, the parameters I<sub>IH</sub> and I<sub>IL</sub> include the off-state output current.
§ Not more than one output should be shorted at a time, and the duration of the short circuit should not exceed one second.

## SN74F657 OCTAL TRANSCEIVER WITH PARITY GENERATOR/CHECKER AND 3-STATE OUTPUTS

SDFS027A - D3217, JANUARY 1989 - REVISED OCTOBER 1993

#### switching characteristics (see Note 2)

| PARAMETER        | FROM<br>(INPUT) | то<br>(оитрит)        | C <sub>L</sub><br>R1<br>R2 | C = 5 V,<br>= 50 pF<br>= 500 Ω<br>= 500 Ω<br>= 25°C | ,    | V <sub>CC</sub> = 4.5<br>C <sub>L</sub> = 50 pF<br>R1 = 500 Q<br>R2 = 500 Q<br>T <sub>A</sub> = MIN t | <u>),</u> | UNIT |
|------------------|-----------------|-----------------------|----------------------------|-----------------------------------------------------|------|-------------------------------------------------------------------------------------------------------|-----------|------|
|                  |                 |                       | MIN                        | TYP                                                 | MAX  | MIN                                                                                                   | MAX       |      |
| t <sub>PLH</sub> | A or B          | B or A                | 2.5                        | 4.2                                                 | 7.5  | 2.5                                                                                                   | 8         | ns   |
| <sup>t</sup> PHL | 7010            |                       | 3                          | 4                                                   | 7.5  | 3                                                                                                     | 8         |      |
| <sup>t</sup> PLH | А               | PARITY                | 6                          | 8.4                                                 | 14   | 6                                                                                                     | 16        | ns   |
| <sup>t</sup> PHL |                 |                       | 6.8                        | 8.5                                                 | 15   | 6.8                                                                                                   | 16        |      |
| <sup>t</sup> PLH | ODD/EVEN        | PARITY, ERR           | 4                          | 6.4                                                 | 11   | 4                                                                                                     | 12        | ns   |
| t <sub>PHL</sub> |                 | PARII I, ERR          | 4.5                        | 6.9                                                 | 11.5 | 4.5                                                                                                   | 12.5      | 115  |
| <sup>t</sup> PLH | D               | ERR                   | 8                          | 12.7                                                | 20.5 | 7.5                                                                                                   | 22.5      | ns   |
| <sup>t</sup> PHL | В               | EKK                   | 8                          | 13.4                                                | 20.5 | 7.5                                                                                                   | 22.5      | 115  |
| t <sub>PLH</sub> | PARITY          | ERR                   | 6                          | 8.1                                                 | 15.5 | 6                                                                                                     | 16.5      | ns   |
| <sup>t</sup> PHL |                 |                       | 7.5                        | 8.8                                                 | 15.5 | 7.5                                                                                                   | 17        |      |
| <sup>t</sup> PZH | ŌĒ              | 4 B B4BITY = 500      | 3                          | 5.3                                                 | 8    | 3                                                                                                     | 9         |      |
| tPZL             |                 | A, B, PARITY, or ERR‡ | 4                          | 5.4                                                 | 9.5  | 4                                                                                                     | 11        | ns   |
| t <sub>PHZ</sub> | ŌĒ              | A, B, PARITY, or ERR‡ | 2                          | 4.2                                                 | 7.5  | 2                                                                                                     | 8         | ns   |
| tPLZ             |                 |                       | 2                          | 3.7                                                 | 6    | 2                                                                                                     | 6.5       |      |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

NOTE 2: Load circuits and waveforms are shown in Section 1.



<sup>&</sup>lt;sup>‡</sup> These delay times reflect the 3-state recovery time only and not the signal through the buffers or parity check circuitry. To assure valid information at the ERR output pin, time must be allowed for the signal to propagate through the drivers (B to A), and to the ERR output. Valid data at the ERR output is greater than or equal to (B to A) + (A to PARITY).

#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated