# Product Preview

# 8-Bit Synchronous Binary Up Counter

The MC10EP016 is a high–speed synchronous, presettable, cascadeable 8–bit binary counter. Architecture and operation are the same as the MC10E016 in the ECLinPS<sup>TM</sup> family.

The counter features internal feedback to  $\overline{TC}$  gated by the TCLD (Terminal Count Load) pin. When TCLD is LOW (or left open, in which case it is pulled LOW by the internal pulldowns), the  $\overline{TC}$  feedback is disabled, and counting proceeds continuously, with  $\overline{TC}$  going LOW to indicate an all—one state. When TCLD is HIGH, the  $\overline{TC}$  feedback causes the counter to automatically reload upon  $\overline{TC}$  = LOW, thus functioning as a programmable counter. The Qn outputs do not need to be terminated for the count function to operate properly. To minimize noise and power, unused Q outputs should be left unterminated. COUT and  $\overline{COUT}$  have been added so cascading can now be done without adding external components. A differential clock input has also been added to improve signal to noise ratio.

- 1.3GHz Typical Count Frequency
- PECL mode: 3.0V to 5.5V  $V_{CC}$  with  $V_{EE} = 0V$
- ECL mode:  $0V V_{CC}$  with  $V_{EE} = -3.0V$  to -5.5V
- 550ps CLK to Q, TC
- Internal TC Feedback (Gated)
- Addition of COUT and COUT
- 8-Bit
- Differential Clock Input
- VBB Output
- Fully Synchronous Counting and TC Generation
- Asynchronous Master Reset
- $\bullet\,$  Q Output will default LOW with inputs open or at  $V_{\mbox{\footnotesize{EE}}}$
- 75kΩ Pulldown Resistors
- ESD Protection: >4KV HBM, >200V MM
- Moisture Sensitivity Level 2
   For Additional Information, See Application Note AND8003/D
- Flammability Rating: UL-94 code V-0 @ 1/8", Oxygen Index 28 to 34
- Transistor Count = 897 devices



# ON Semiconductor

Formerly a Division of Motorola

http://onsemi.com



32-LEAD TQFP FA SUFFIX CASE 873A

#### MARKING DIAGRAM\*



\*For additional information, see Application Note AND8002/D

#### ORDERING INFORMATION

| Device        | Package | Shipping         |
|---------------|---------|------------------|
| MC10EP016FA   | TQFP    | 250 Units/Tray   |
| MC10EP016FAR2 | TQFP    | 2000 Tape & Reel |

This document contains information on a product under development. ON Semiconductor reserves the right to change or discontinue this product without notice.



|            | PIN DESCRIPTION                        |  |  |  |  |  |  |  |  |
|------------|----------------------------------------|--|--|--|--|--|--|--|--|
| PIN        | FUNCTION                               |  |  |  |  |  |  |  |  |
| P0-P7      | ECL Parallel Data (Preset) Inputs      |  |  |  |  |  |  |  |  |
| Q0-Q7      | ECL Data Outputs                       |  |  |  |  |  |  |  |  |
| CE         | ECL Count Enable Control Input         |  |  |  |  |  |  |  |  |
| PE         | ECL Parallel Load Enable Control Input |  |  |  |  |  |  |  |  |
| MR         | ECL Master Reset                       |  |  |  |  |  |  |  |  |
| CLK, CLK   | ECL Differential Clock                 |  |  |  |  |  |  |  |  |
| TC         | ECL Terminal Count Output              |  |  |  |  |  |  |  |  |
| TCLD       | ECL TC-Load Control Input              |  |  |  |  |  |  |  |  |
| COUT, COUT | ECL Carry-Out Output                   |  |  |  |  |  |  |  |  |
| VCC        | Positive Supply                        |  |  |  |  |  |  |  |  |
| VEE        | Negative, 0 Supply                     |  |  |  |  |  |  |  |  |
| VBB        | Reference Voltage Output               |  |  |  |  |  |  |  |  |

Figure 1. 32-Lead TQFP Pinout (Top View)

Warning: All V $_{\rm CC}$  and V $_{\rm EE}$  pins must be externally connected to Power Supply to guarantee proper operation.

# **FUNCTION TABLES**

| CE               | PE                    | TCLD             | MR        | CLK                    | FUNCTION                                                                                                                                                               |
|------------------|-----------------------|------------------|-----------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| X<br>L<br>H<br>X | L<br>H<br>H<br>X<br>X | X<br>H<br>X<br>X | L L L L H | Z<br>Z<br>Z<br>ZZ<br>X | Load Parallel (Pn to Qn) Continuous Count Count; Load Parallel on $\overline{TC}$ = LOW Hold Masters Respond, Slaves Hold Reset (Qn : = LOW, $\overline{TC}$ : = HIGH) |

ZZ = Clock Pulse (High-to-Low) Z = Clock Pulse (Low-to-High)

# **FUNCTION TABLE**

| Function                     | PE               | CE               | MR          | TCLD             | CLK                        | P7-P4            | Р3               | P2               | P1               | P0               | Q7-Q4            | Q3               | Q2               | Q1               | Q0                    | тс          | COUT                  | COUT             |
|------------------------------|------------------|------------------|-------------|------------------|----------------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|-----------------------|-------------|-----------------------|------------------|
| Load Count                   | L<br>H<br>H<br>H | X<br>L<br>L<br>L | L<br>L<br>L | X<br>L<br>L<br>L | Z<br>Z<br>Z<br>Z<br>Z      | H<br>X<br>X<br>X | H<br>X<br>X<br>X | H<br>X<br>X<br>X | L<br>X<br>X<br>X | L<br>X<br>X<br>X | H<br>H<br>H<br>L | H<br>H<br>H<br>L | H<br>H<br>H<br>L | L<br>H<br>H<br>L | L<br>H<br>L<br>H<br>L | H H L H     | H<br>H<br>H<br>L      | LLHL             |
| Load Hold                    | L<br>H<br>H      | X<br>H<br>H      | L<br>L<br>L | X<br>X<br>X      | Z<br>Z<br>Z                | H<br>X<br>X      | H<br>X<br>X      | H<br>X<br>X      | L<br>X<br>X      | L<br>X<br>X      | H<br>H<br>H      | H<br>H<br>H      | H<br>H<br>H      | L<br>L<br>L      | L<br>L<br>L           | H<br>H<br>H | H<br>H<br>H           | L<br>L<br>L      |
| Load on<br>Terminal<br>Count | H<br>H<br>H<br>H | L<br>L<br>L<br>L |             | H<br>H<br>H<br>H | Z<br>Z<br>Z<br>Z<br>Z<br>Z | H<br>H<br>H<br>H | L<br>L<br>L<br>L | H<br>H<br>H<br>H | H<br>H<br>H<br>H | L<br>L<br>L<br>L | H<br>H<br>H<br>H | H<br>H<br>L<br>L | H<br>H<br>H<br>H | L<br>H<br>H<br>H | H<br>L<br>H<br>L      | H H L H H H | H<br>H<br>L<br>H<br>H | L<br>H<br>L<br>L |
| Reset                        | Х                | Х                | Н           | Х                | Х                          | Х                | Х                | Х                | Х                | Χ                | L                | L                | L                | L                | L                     | Н           | Н                     | L                |

#### **MAXIMUM RATINGS\***

| Symbol           | Parameter                                                                  |                      | Value       | Unit |
|------------------|----------------------------------------------------------------------------|----------------------|-------------|------|
| VEE              | Power Supply (V <sub>CC</sub> = 0V)                                        |                      | -6.0 to 0   | VDC  |
| Vcc              | Power Supply (VEE = 0V)                                                    | 6.0 to 0             | VDC         |      |
| V <sub>I</sub>   | Input Voltage (V <sub>CC</sub> = 0V, V <sub>I</sub> not more negative than | -6.0 to 0            | VDC         |      |
| VI               | Input Voltage (VEE = 0V, VI not more positive than '                       | 6.0 to 0             | VDC         |      |
| lout             | Output Current                                                             | Continuous<br>Surge  | 50<br>100   | mA   |
| TA               | Operating Temperature Range                                                |                      | -40 to +85  | °C   |
| T <sub>stg</sub> | Storage Temperature                                                        |                      | -65 to +150 | °C   |
| θЈΑ              | Thermal Resistance (Junction-to-Ambient)                                   | Still Air<br>500lfpm | 80<br>55    | °C/W |
| θJC              | Thermal Resistance (Junction–to–Case)                                      |                      | 12 to 17    | °C/W |
| T <sub>sol</sub> | Solder Temperature (<2 to 3 Seconds: 245°C desire                          | ed)                  | 265         | °C   |

<sup>\*</sup> Maximum Ratings are those values beyond which damage to the device may occur.

# DC CHARACTERISTICS, ECL/LVECL ( $V_{CC} = 0V$ ; $V_{EE} = -5.5V$ to -3.0V) (Note 3.)

|                 |                                    |       | –40°C |       |       | 25°C   |       |       | 85°C  |       |      |
|-----------------|------------------------------------|-------|-------|-------|-------|--------|-------|-------|-------|-------|------|
| Symbol          | Characteristic                     | Min   | Тур   | Max   | Min   | Тур    | Max   | Min   | Тур   | Max   | Unit |
| IEE             | Power Supply Current (Note 1.)     |       |       |       |       | 150(4) |       |       |       |       | mA   |
| VOH             | Output HIGH Voltage<br>(Note 2.)   | -1135 | -1060 | -885  | -1070 | -945   | -820  | -1010 | -885  | -760  | mV   |
| VOL             | Output LOW Voltage<br>(Note 2.)    | -1935 | -1810 | -1685 | -1870 | -1745  | -1620 | -1810 | -1685 | -1560 | mV   |
| VIH             | Input HIGH Voltage<br>Single Ended | -1210 |       | -885  | -1145 |        | -820  | -1085 |       | -760  | mV   |
| V <sub>IL</sub> | Input LOW Voltage<br>Single Ended  | -1935 |       | -1610 | -1870 |        | -1545 | -1810 |       | -1485 | mV   |
| ΊΗ              | Input HIGH Current                 |       |       | 150   |       |        | 150   |       |       | 150   | μΑ   |
| Iμ              | Input LOW Current                  | 0.5   |       |       | 0.5   |        |       | 0.5   |       |       | μΑ   |

NOTE: 10EP circuits are designed to meet the DC specifications shown in the above table after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse airflow greater than 500lfpm is maintained.

- V<sub>CC</sub> = 0V, V<sub>EE</sub> = V<sub>EEmin</sub> to V<sub>EEmax</sub>, all other pins floating.
   All loading with 50 ohms to V<sub>CC</sub>-2.0 volts.
   Input and output parameters vary 1:1 with V<sub>CC</sub>.
   Recommend 500 Ifpm air flow when using -5.2V power supply.

# DC CHARACTERISTICS, LVPECL ( $V_{CC} = 3.3V \pm 0.3V$ , $V_{EE} = 0V$ ) (Note 7.)

|                 |                                    | –40°C |      |      | 25°C |      |      | 85°C |      |      |      |
|-----------------|------------------------------------|-------|------|------|------|------|------|------|------|------|------|
| Symbol          | Characteristic                     | Min   | Тур  | Max  | Min  | Тур  | Max  | Min  | Тур  | Max  | Unit |
| IEE             | Power Supply Current (Note 5.)     |       |      |      |      | 150  |      |      |      |      | mA   |
| VOH             | Output HIGH Voltage<br>(Note 6.)   | 2165  | 2240 | 2415 | 2230 | 2355 | 2480 | 2290 | 2415 | 2540 | mV   |
| VOL             | Output LOW Voltage<br>(Note 6.)    | 1365  | 1490 | 1615 | 1430 | 1555 | 1680 | 1490 | 1615 | 1740 | mV   |
| VIH             | Input HIGH Voltage<br>Single Ended | 2090  |      | 2415 | 2155 |      | 2480 | 2215 |      | 2540 | mV   |
| V <sub>IL</sub> | Input LOW Voltage<br>Single Ended  | 1365  |      | 1690 | 1430 |      | 1755 | 1490 |      | 1815 | mV   |
| lН              | Input HIGH Current                 |       |      | 150  |      |      | 150  |      |      | 150  | μΑ   |
| I <sub>IL</sub> | Input LOW Current                  | 0.5   |      |      | 0.5  |      |      | 0.5  |      |      | μΑ   |

NOTE: 10EP circuits are designed to meet the DC specifications shown in the above table after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse airflow greater than 500lfpm is maintained.

- 5.  $V_{CC} = 3.3V$ ,  $V_{EE} = 0V$ , all other pins floating.
- 6. All loading with 50 ohms to V<sub>CC</sub>-2.0 volts.
- 7. Input and output parameters vary 1:1 with VCC.

# DC CHARACTERISTICS, PECL ( $V_{CC} = 5.0V \pm 0.5V$ , $V_{EE} = 0V$ ) (Note 10.)

|                 |                                    | -40°C |      |      | 25°C |         |      | 85°C |      |      |      |
|-----------------|------------------------------------|-------|------|------|------|---------|------|------|------|------|------|
| Symbol          | Characteristic                     | Min   | Тур  | Max  | Min  | Тур     | Max  | Min  | Тур  | Max  | Unit |
| IEE             | Power Supply Current (Note 8.)     |       |      |      |      | 150(11) |      |      |      |      | mA   |
| Vон             | Output HIGH Voltage (Note 9.)      | 3865  | 3940 | 4115 | 3930 | 4055    | 4180 | 3990 | 4115 | 4240 | mV   |
| VOL             | Output LOW Voltage<br>(Note 9.)    | 3065  | 3190 | 3315 | 3130 | 3255    | 3380 | 3190 | 3315 | 3440 | mV   |
| VIH             | Input HIGH Voltage<br>Single Ended | 3790  |      | 4115 | 3855 |         | 4180 | 3915 |      | 4240 | mV   |
| V <sub>IL</sub> | Input LOW Voltage<br>Single Ended  | 3065  |      | 3390 | 3130 |         | 3455 | 3190 |      | 3515 | mV   |
| lН              | Input HIGH Current                 |       |      | 150  |      |         | 150  |      |      | 150  | μΑ   |
| I <sub>IL</sub> | Input LOW Current                  | 0.5   |      |      | 0.5  |         |      | 0.5  |      |      | μΑ   |

NOTE: 10EP circuits are designed to meet the DC specifications shown in the above table after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse airflow greater than 500lfpm is maintained.

- 8.  $V_{CC} = 5.0V$ ,  $V_{EE} = 0V$ , all other pins floating.
- 9. All loading with 50 ohms to  $V_{\mbox{CC}}$ -2.0 volts.
- 10. Input and output parameters vary 1:1 with V<sub>CC</sub>.
- 11. Recommend 500 Ifpm air flow when using +5V power supply.

# AC CHARACTERISTICS ( $V_{EE} = -3.6V$ to -3.0; $V_{CC} = GND$ )

|                                  |                                                                                                                         |     | –40°C |     |     | 25°C                     |     |     | 85°C |     | $\Box$ |
|----------------------------------|-------------------------------------------------------------------------------------------------------------------------|-----|-------|-----|-----|--------------------------|-----|-----|------|-----|--------|
| Symbol                           | Characteristic                                                                                                          | Min | Тур   | Max | Min | Тур                      | Max | Min | Тур  | Max | Unit   |
| <sup>f</sup> COUNT               | Maximum Count Frequency (Note 12.)                                                                                      |     |       |     |     | 1.3                      |     |     |      |     | GHz    |
| tPLH<br>tPHL                     | Propagation Delay $CLK \rightarrow Q$ $MR \rightarrow Q$ $CLK \rightarrow \overline{TC}$ $MR \rightarrow \overline{TC}$ |     |       |     |     | 500<br>550<br>550<br>550 |     |     |      |     | ps     |
| ts                               | Setup Time         Pn           CE         PE           TCLD         TCLD                                               |     |       |     |     |                          |     |     |      |     | ps     |
| tH                               | Hold Time Pn CE PE TCLD                                                                                                 |     |       |     |     |                          |     |     |      |     | ps     |
| t <sub>RR</sub>                  | Reset Recovery Time                                                                                                     |     |       |     |     |                          |     |     |      |     | ps     |
| tpW                              | Minimum Pulse Width CLK, MR                                                                                             |     |       |     |     | 300                      |     |     |      |     | ps     |
| t <sub>r</sub><br>t <sub>f</sub> | Output Rise/Fall Times (20% – 80%)                                                                                      |     |       |     |     | 165                      |     |     |      |     | ps     |

<sup>12.</sup>f<sub>max</sub> specified to 1.3GHz with reduced output swing.

# **8-BIT BINARY COUNTER LOGIC DIAGRAM**



Note that this diagram is provided for understanding of logic operation only. It should not be used for propagation delays as many gate functions are achieved internally without incurring a full gate delay.

# **Applications Information**

# **Cascading Multiple EP016 Devices**

For applications which call for larger than 8-bit counters multiple EP016s can be tied together to achieve very wide bit width counters. The active low terminal count  $(\overline{TC})$  output and count enable input  $(\overline{CE})$  greatly facilitate the cascading of EP016 devices. Two EP016s can be cascaded without the need for external gating, however for counters wider than 16 bits external OR gates are necessary for cascade implementations.

Figure 1 below pictorially illustrates the cascading of 4 EP016s to build a 32-bit high frequency counter. Note the EP01 gates used to OR the terminal count outputs of the lower order EP016s to control the counting operation of the higher order bits. When the terminal count of the preceding device (or devices) goes low (the counter reaches an all 1s state) the more significant EP016 is set in its count mode and will count one binary digit upon the next positive clock transition. In addition, the preceding devices will also count one bit thus sending their terminal count outputs back to a high state disabling the count operation of the more significant counters and placing them back into hold modes.

Therefore, for an EP016 in the chain to count, all of the lower order terminal count outputs must be in the low state. The bit width of the counter can be increased or decreased by simply adding or subtracting EP016 devices from Figure 1 and maintaining the logic pattern illustrated in the same figure.

The maximum frequency of operation for the cascaded counter chain is set by the propagation delay of the  $\overline{TC}$  output and the necessary setup time of the  $\overline{CE}$  input and the propagation delay through the OR gate controlling it (for 16-bit counters the limitation is only the  $\overline{TC}$  propagation delay and the  $\overline{CE}$  setup time). Figure 1 shows EP01 gates used to control the count enable inputs, however, if the frequency of operation is lower a slower, LVECL OR gate can be used. Using the worst case guarantees for these parameters from the ECLinPS data book, the maximum count frequency for a greater than 16-bit counter is TBD and that for a 16-bit counter is TBD. Figure 2 shows cascade approach using  $\overline{COUT}$  output with no external gates. This may cause a reduced frequency due to internal gate delays.



Figure 2. 32-Bit Cascaded EP016 Counter without external gates

# **Applications Information** (continued)

Note that this assumes the trace delay between the  $\overline{TC}$  outputs and the  $\overline{CE}$  inputs are negligible. If this is not the case estimates of these delays need to be added to the calculations.

# **Programmable Divider**

The EP016 has been designed with a control pin which makes it ideal for use as an 8-bit programmable divider. The TCLD pin (load on terminal count) when asserted reloads the data present at the parallel input pin (Pn's) upon reaching terminal count (an all 1s state on the outputs). Because this feedback is built internal to the chip, the programmable division operation will run at very nearly the same frequency as the maximum counting frequency of the device. Figure 3 below illustrates the input conditions necessary for utilizing the EP016 as a programmable divider set up to divide by 113.



Figure 3. Mod 2 to 256 Programmable Divider

To determine what value to load into the device to accomplish the desired division, the designer simply subtracts the binary equivalent of the desired divide ratio from the binary value for 256. As an example for a divide ratio of 113:

$$Pn's = 256 - 113 = 8F_{16} = 1000 1111$$

where:

P0 = LSB and P7 = MSB

Forcing this input condition as per the setup in Figure 3 will result in the waveforms of Figure 4. Note that the  $\overline{TC}$  output is used as the divide output and the pulse duration is equal to a full clock period. For even divide ratios, twice the desired divide ratio can be loaded into the EP016 and the  $\overline{TC}$  output can feed the clock input of a toggle flip flop to create a signal divided as desired with a 50% duty cycle.

**Table 1. Preset Values for Various Divide Ratios** 

| Divide |    | Preset Data Inputs |    |    |    |    |    |    |  |  |  |
|--------|----|--------------------|----|----|----|----|----|----|--|--|--|
| Ratio  | P7 | P6                 | P5 | P4 | P3 | P2 | P1 | P0 |  |  |  |
| 2      | Н  | Н                  | Н  | Н  | Н  | Н  | Н  | L  |  |  |  |
| 3      | Н  | Н                  | Н  | Н  | Н  | Н  | L  | Н  |  |  |  |
| 4      | Н  | Н                  | Н  | Н  | Н  | Н  | L  | L  |  |  |  |
| 5      | Н  | Н                  | Н  | Н  | Н  | L  | Н  | Н  |  |  |  |
|        | •  | •                  | •  | •  | •  | •  | •  | •  |  |  |  |
|        | •  | •                  | •  | •  | •  | •  | •  | •  |  |  |  |
| 112    | Н  | L                  | L  | Н  | L  | L  | L  | L  |  |  |  |
| 113    | Н  | L                  | L  | L  | Н  | Н  | Н  | Н  |  |  |  |
| 114    | Н  | L                  | L  | L  | Н  | Н  | Н  | L  |  |  |  |
|        | •  | •                  | •  | •  | •  | •  | •  | •  |  |  |  |
|        | •  | •                  | •  | •  | •  | •  | •  | •  |  |  |  |
| 254    | L  | L                  | L  | L  | L  | L  | Н  | L  |  |  |  |
| 255    | L  | L                  | L  | L  | L  | L  | L  | Н  |  |  |  |
| 256    | L  | L                  | L  | L  | L  | L  | L  | L  |  |  |  |

A single EP016 can be used to divide by any ratio from 2 to 256 inclusive. If divide ratios of greater than 256 are needed multiple EP016s can be cascaded in a manner similar to that already discussed. When EP016s are cascaded to build larger dividers the TCLD pin will no longer provide a means for loading on terminal count. Because one does not want to reload the counters until all of the devices in the chain have reached terminal count, external gating of the  $\overline{\text{TC}}$  pins must be used for multiple EP016 divider chains.



Figure 4. Divide by 113 EP016 Programmable Divider Waveforms

# **Applications Information** (continued)



Figure 5. 32-Bit Cascaded EP016 Programmable Divider

Figure 5 shows a typical block diagram of a 32-bit divider chain. Once again to maximize the frequency of operation EP01 OR gates were used. For lower frequency applications a slower OR gate could replace the EP01. Note that for a 16-bit divider the OR function feeding the  $\overline{PE}$  (program enable) input CANNOT be replaced by a wire OR tie as the  $\overline{TC}$  output of the least significant EP016 must also feed the  $\overline{TC}$  outputs were OR tied the cascaded count operation would not operate properly. Because in the cascaded form the  $\overline{PE}$  feedback is external and requires external gating, the maximum frequency of operation will be significantly less than the same operation in a single device.

Figure 6 shows a typical block diagram of a 32-bit divider chain using COUT and no external components. This may cause a reduced maximum frequency due to internal gate delays.

# **Maximizing EP016 Count Frequency**

The EP016 device produces 9 fast transitioning single ended outputs, thus VCC noise can become significant in situations where all of the outputs switch simultaneously in the same direction. This V<sub>CC</sub> noise can negatively impact the maximum frequency of operation of the device. Since the device does not need to have the Q outputs terminated to count properly, it is recommended that if the outputs are not going to be used in the rest of the system they should be left unterminated. In addition, if only a subset of the Q outputs are used in the system only those outputs should be terminated. Not terminating the unused outputs will not only cut down the V<sub>CC</sub> noise generated but will also save in total system power dissipation. Following these guidelines will allow designers to either be more aggressive in their designs or provide them with an extra margin to the published data book specifications.



Figure 6. 32-Bit Cascaded EP016 Programmable Divider without external gates

# **PACKAGE DIMENSIONS**

#### **TQFP FA SUFFIX**

32-LEAD PLASTIC PACKAGE CASE 873A-02 ISSUE A









**SECTION AE-AE** 



# NOTES:

- OTES:

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14,5M, 1982.

  2. CONTROLLING DIMENSION: MILLIMETER.

  3. DATUM PLANE -AB- IS LOCATED AT BOTTOM OF LEAD AND IS COINCIDENT WITH THE LEAD WHERE THE LEAD EXITS THE PLASTIC BODY AT THE BOTTOM OF THE PARTING LINE.

  4. DATUMS -T-, -U-, AND -Z- TO BE DETERMINED AT DATUM PLANE -AB-.

  5. DIMENSIONS S AND V TO BE DETERMINED AT SEATING PLANE -AC-.

  6. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.250 (0.010) PER SIDE. DIMENSIONS A AND B DO INCLUDE MOLD MISOLAGE MISONS A AND B DO INCLUDE MOLD MISOLAGE MISONS A AND B DO INCLUDE MOLD MISOLAGE MISONS A AND B DO INCLUDE MOLD MISONATCH AND ARE

- DO INCLUDE MOLD MISMATCH AND ARE DETERMINED AT DATUM PLANE -AB-.
- 7. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. DAMBAR PROTRUSION SHALL NOT CAUSE THE D DIMENSION TO EXCEED
- NOT CAUSE THE DEMENSION.
  0.520 (0.020).
  8. MINIMUM SOLDER PLATE THICKNESS SHALL BE 0.0076 (0.0003).
  9. EXACT SHAPE OF EACH CORNER MAY VARY FROM DEPICTION.

|     | MILLIN | METERS | INC         | HES   |  |  |
|-----|--------|--------|-------------|-------|--|--|
| DIM | MIN    | MAX    | MIN         | MAX   |  |  |
| Α   | 7.000  | BSC    | 0.276 BSC   |       |  |  |
| A1  | 3.500  | BSC    | 0.138       | BSC   |  |  |
| В   | 7.000  | BSC    | 0.276       | BSC   |  |  |
| B1  | 3.500  | BSC    | 0.138       | BSC   |  |  |
| С   | 1.400  | 1.600  | 0.055       | 0.063 |  |  |
| D   | 0.300  | 0.450  | 0.012       | 0.018 |  |  |
| E   | 1.350  | 1.450  | 0.053       | 0.057 |  |  |
| F   | 0.300  | 0.400  | 0.012       | 0.016 |  |  |
| G   | 0.800  | BSC    | 0.031       | BSC   |  |  |
| Н   | 0.050  | 0.150  | 0.002       | 0.006 |  |  |
| J   | 0.090  | 0.200  | 0.004       | 0.008 |  |  |
| K   | 0.500  | 0.700  | 0.020       | 0.028 |  |  |
| M   | 12°    | REF    | 12° REF     |       |  |  |
| N   | 0.090  | 0.160  | 0.004 0.006 |       |  |  |
| Р   | 0.400  | BSC    | 0.016       | BSC   |  |  |
| Q   | 1°     | 5°     | 1°          | 5°    |  |  |
| R   | 0.150  | 0.250  | 0.006       | 0.010 |  |  |
| S   | 9.000  | BSC    | 0.354       | BSC   |  |  |
| S1  | 4.500  | BSC    | 0.177       | BSC   |  |  |
| V   | 9.000  | BSC    | 0.354 BSC   |       |  |  |
| V1  | 4.500  | BSC    | 0.177 BSC   |       |  |  |
| W   | 0.200  | REF    | 0.008 REF   |       |  |  |
| Х   | 1.000  | REF    | 0.039       | REF   |  |  |

# **Notes**

# **Notes**

#### MC10FP016

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer.

#### PUBLICATION ORDERING INFORMATION

North America Literature Fulfillment:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada **Fax**: 303–675–2176 or 800–344–3867 Toll Free USA/Canada

Email: ONlit@hibbertco.com

N. American Technical Support: 800–282–9855 Toll Free USA/Canada

EUROPE: LDC for ON Semiconductor – European Support

**German Phone:** (+1) 303–308–7140 (M–F 2:30pm to 5:00pm Munich Time)

Email: ONlit-german@hibbertco.com

French Phone: (+1) 303–308–7141 (M–F 2:30pm to 5:00pm Toulouse Time)

Email: ONlit-french@hibbertco.com

English Phone: (+1) 303–308–7142 (M–F 1:30pm to 5:00pm UK Time)

Email: ONlit@hibbertco.com

ASIA/PACIFIC: LDC for ON Semiconductor – Asia Support

Phone: 303–675–2121 (Tue–Fri 9:00am to 1:00pm, Hong Kong Time) Toll Free from Hong Kong 800–4422–3781

Email: ONlit-asia@hibbertco.com

JAPAN: ON Semiconductor, Japan Customer Focus Center 4–32–1 Nishi–Gotanda, Shinagawa–ku, Tokyo, Japan 141–8549

**Phone**: 81–3–5740–2745 **Email**: r14525@onsemi.com

Fax Response Line: 303-675-2167

800-344-3810 Toll Free USA/Canada

ON Semiconductor Website: http://onsemi.com

For additional information, please contact your local

Sales Representative.