## **GENERAL DESCRIPTION** The ICS8701 is a low skew, ÷1, ÷2 LVCMOS Clock Generator and a member of the HiPerClockS™ family of High Performance Clock Solutions from ICS. The low impedance LVCMOS outputs are designed to drive 50Ω series or parallel terminated transmission lines. The effective fanout can be increased from 20 to 40 by utilizing the ability of the outputs to drive two series terminated lines. The divide select inputs, DIV\_SELx, control the output frequency of each bank. The outputs can be utilized in the $\div 1$ , $\div 2$ or a combination of $\div 1$ and $\div 2$ modes. The bank enable inputs, BANK\_EN0:1, support enabling and disabling each bank of outputs individually. The master reset input, nMR/OE, resets the internal frequency dividers and also controls the active and high impedance states of all outputs. The ICS8701 is characterized at 3.3V and mixed 3.3V input supply, and 2.5V output supply operating modes. Guaranteed bank, output and part-to-part skew characteristics make the ICS8701 ideal for those clock distribution applications demanding well defined performance and repeatability. #### **F**EATURES - 20 LVCMOS outputs, 7Ω typical output impedance - · 1 LVCMOS clock input - Maximum output frequency: 250MHz - Bank enable logic allows unused banks to be disabled in reduced fanout applications - Output skew: 250ps (maximum) - Part-to-part skew: 600ps (maximum) - Bank skew: 200ps (maximum) - Multiple frequency skew: 300ps (maximum) - 3.3V or mixed 3.3V input, 2.5V output operating supply modes - 0°C to 70°C ambient operating temperature - · Other divide values available on request ## **BLOCK DIAGRAM** ## PIN ASSIGNMENT #### TABLE 1. PIN DESCRIPTIONS | Number | Name | Т | уре | Description | |--------------------------------------------|------------------------------|--------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2, 5, 11,<br>26, 32, 35,<br>41, 44 | $V_{\scriptscriptstyle DDO}$ | Power | | Output supply pins. | | 7, 9, 18, 21,<br>28, 30, 37,<br>39, 46, 48 | GND | Power | | Power supply ground. | | 16, 20 | $V_{_{\mathrm{DD}}}$ | Power | | Positive supply pins. | | 25, 27, 29,<br>31, 33 | QA0, QA1, QA2,<br>QA3, QA4 | Output | | Bank A outputs.LVCMOS / LVTTLinterface levels.<br>$7\Omega$ typical output impedance. | | 34, 36, 38,<br>40, 42 | QB0, QB1, QB2,<br>QB3, QB4 | Output | | Bank B outputs.LVCMOS / LVTTLinterface levels. $7\Omega$ typical output impedance. | | 43, 45, 47,<br>1, 3 | QC0, QC1, QC2,<br>QC3, QC4 | Output | | Bank C outputs.LVCMOS / LVTTLinterface levels. 7Ω typical output impedance. | | 4, 6, 8,<br>10, 12 | QD0, QD1, QD2,<br>QD3, QD4 | Output | | Bank D outputs. LVCMOS / LVTTLinterface levels. $7\Omega$ typical output impedance. | | 22 | CLK | Input | Pulldown | LVCMOS / LVTTL clock input. | | 13 | DIV_SELD | Input | Pullup | Controls frequency division for Bank D outputs. LVCMOS / LVTTLinterface levels. | | 14 | DIV_SELC | Input | Pullup | Controls frequency division for Bank C outputs. LVCMOS / LVTTLinterface levels. | | 23 | DIV_SELB | Input | Pullup | Controls frequency division for Bank B outputs. LVCMOS / LVTTLinterface levels. | | 24 | DIV_SELA | Input | Pullup | Controls frequency division for Bank A outputs. LVCMOS / LVTTLinterface levels. | | 17, 19 | BANK_EN1,<br>BANK_EN0 | Input | Pullup | Enables and disables outputs by banks. LVCMOS / LVTTLinterface levels. | | 15 | nMR/OE | Input | Pullup | Master Reset and output enable. When HIGH, output drivers are enabled. Whe LOW, output drivers are in HiZ and dividers are reset. LVCMOS / LVTTLinterface levels. | NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. ### TABLE 2. PIN CHARACTERISTICS | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|--------------------------------------------|----------------------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | | 4 | pF | | R <sub>PULLUP</sub> | Input Pullup Resistor | | | 51 | | ΚΩ | | R <sub>PULLDOWN</sub> | Input Pulldown Resistor | | | 51 | | ΚΩ | | C <sub>PD</sub> | Power Dissipation Capacitance (per output) | $V_{DD}, V_{DDO} = 3.465V$ | | | 15 | pF | | R <sub>OUT</sub> | Output Impedance | | | 7 | | Ω | #### TABLE 3. FUNCTION TABLE | | Inputs | | | | Outputs | | | | |--------|----------|----------|----------|---------|---------|---------|---------|--------------| | nMR/OE | BANK_EN1 | BANK_EN0 | DIV_SELx | QA0:QA4 | QB0:QB4 | QC0:QC4 | QD0:QD4 | Qx Frequency | | 0 | Х | X | X | Hi Z | Hi Z | Hi Z | Hi Z | zero | | 1 | 0 | 0 | 0 | Active | Hi Z | Hi Z | Hi Z | fIN/2 | | 1 | 1 | 0 | 0 | Active | Active | Hi Z | Hi Z | fIN/2 | | 1 | 0 | 1 | 0 | Active | Active | Active | Hi Z | fIN/2 | | 1 | 1 | 1 | 0 | Active | Active | Active | Active | fIN/2 | | 1 | 0 | 0 | 1 | Active | Hi Z | Hi Z | Hi Z | fIN | | 1 | 1 | 0 | 1 | Active | Active | Hi Z | Hi Z | fIN | | 1 | 0 | 1 | 1 | Active | Active | Active | Hi Z | fIN | | 1 | 1 | 1 | 1 | Active | Active | Active | Active | fIN | #### ABSOLUTE MAXIMUM RATINGS Supply Voltage, V<sub>DDx</sub> 4.6V $\begin{array}{ll} \text{Inputs, V}_{\text{I}} & -0.5\text{V} \;\; \text{to V}_{\text{DD}} + 0.5\text{V} \\ \text{Outputs, V}_{\text{O}} & -0.5\text{V} \;\; \text{to V}_{\text{DDO}} + 0.5\text{V} \\ \text{Package Thermal Impedance, } \theta_{\text{JA}} & 47.9^{\circ}\text{C/W} \;\; (0 \; \text{lfpm}) \\ \text{Storage Temperature, T}_{\text{STG}} & -65^{\circ}\text{C} \;\; \text{to 150}^{\circ}\text{C} \end{array}$ Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Table 4A. Power Supply DC Characteristics, $V_{DD} = V_{DDO} = 3.3 V \pm 5\%$ , Ta =0°C to 70°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|-------------------------|-----------------|---------|---------|---------|-------| | V <sub>DD</sub> | Positive Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | $V_{DDO}$ | Output Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | I <sub>DD</sub> | Power Supply Current | | | | 95 | mA | Table 4B. LVCMOS DC Characteristics, $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ , Ta =0°C to 70°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|-----------------------|-----------------------------------------------------------------------------|----------------------------------------------------|---------|---------|-----------------------|-------| | V <sub>IH</sub> | Input<br>High Voltage | DIV_SELA, DIV_SELB,<br>DIV_SELC, DIV_SELD,<br>BANK_ENO, BANK_EN1,<br>nMR/OE | | 2 | | V <sub>DD</sub> + 0.3 | ٧ | | | | CLK | | 2 | | $V_{DD} + 0.3$ | V | | V <sub>IL</sub> | Input<br>Low Voltage | DIV_SELA, DIV_SELB,<br>DIV_SELC, DIV_SELD,<br>BANK_ENO, BANK_EN1,<br>nMR/OE | | -0.3 | | 0.8 | V | | | | CLK | | -0.3 | | 1.3 | V | | I <sub>IH</sub> | Input<br>High Current | DIV_SELA, DIV_SELB,<br>DIV_SELC, DIV_SELD,<br>BANK_ENO, BANK_EN1,<br>nMR/OE | $V_{DD} = V_{IN} = 3.465V$ | | | 5 | μΑ | | | | CLK | $V_{DD} = V_{IN} = 3.465V$ | | | 150 | μA | | I <sub>IL</sub> | Input<br>Low Current | DIV_SELA, DIV_SELB,<br>DIV_SELC, DIV_SELD,<br>BANK_ENO, BANK_EN1,<br>nMR/OE | $V_{DD} = 3.465V, V_{IN} = 0V$ | -150 | | | μΑ | | | | CLK | $V_{DD} = 3.465 \text{V}, V_{IN} = 0 \text{V}$ | -5 | | | μA | | V <sub>OH</sub> | Output High Voltage | | $V_{DD} = V_{DDO} = 3.135V$<br>$I_{OH} = -36mA$ | 2.6 | | | V | | V <sub>OL</sub> | Output Low Voltage | | $V_{DD} = V_{DDO} = 3.135V$ $I_{OL} = 36\text{mA}$ | | | 0.5 | V | Table 5A. AC Characteristics, $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ , Ta =0°C to 70°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|------------------------------------|-----------------------------------------------|-------------------|----------|-------------------|-------| | f <sub>MAX</sub> | Output Frequency | | | | 250 | MHz | | t <sub>PD</sub> | Propagation Delay; NOTE 1 | f ≤ 200MHz | 2.2 | | 3.4 | ns | | tsk(b) | Bank Skew; NOTE 2, 7 | Measured on rising edge atV <sub>DDO</sub> /2 | | | 200 | ps | | tsk(o) | Output Skew; NOTE 3, 7 | Measured on rising edge atV <sub>DDO</sub> /2 | | | 250 | ps | | tsk(w) | Multiple Frequency Skew; NOTE 4, 7 | Measured on rising edge atV <sub>DDO</sub> /2 | | | 300 | ps | | tsk(pp) | Part-to-Part Skew; NOTE 5, 7 | Measured on rising edge atV <sub>DDO</sub> /2 | | | 600 | ps | | t <sub>R</sub> | Output Rise Time; NOTE 6 | 30% to 70% | 280 | | 850 | ps | | t <sub>F</sub> | Output Fall Time; NOTE 6 | 30% to 70% | 280 | | 850 | ps | | odc | Output Duty Cycle | f ≤ 200MHz | tCYCLE/2<br>- 0.5 | tCYCLE/2 | tCYCLE/2<br>+ 0.5 | ns | | | | f = 200MHz | 2 | 2.5 | 3 | ns | | t <sub>EN</sub> | Output Enable Time;<br>NOTE 6 | f = 10MHz | | | 6 | ns | | t <sub>DIS</sub> | Output Disable Time;<br>NOTE 6 | f = 10MHz | | | 6 | ns | All parameters measured at 200MHz unless noted otherwise. NOTE 1: Measured from the $V_{DD}/2$ of the input to $V_{DDO}/2$ of the output. NOTE 2: Defined as skew within a bank of outputs at the same supply voltages and with equal load conditions. NOTE 3: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at $V_{\text{DDO}}/2$ . NOTE 4: Defined as skew across banks of outputs operating at different frequency with the same supply voltages and equal load conditions. NOTE 5: Defined as skew between outputs on different devices operating at the same supply voltages and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at V<sub>DDO</sub>/2. NOTE 6: These parameters are guaranteed by characterization. Not tested in production. NOTE 7: This parameter is defined in accordance with JEDEC Standard 65. ## $\textbf{Table 4C. Power Supply DC Characteristics, } V_{\text{dd}} = 3.3 \text{V} \pm 5\%, \ V_{\text{ddo}} = 2.5 \text{V} \pm 5\%, \ T_{\text{A}} = 0 ^{\circ}\text{C to } 70 ^{\circ}\text{C}$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|-------------------------|-----------------|---------|---------|---------|-------| | $V_{DD}$ | Positive Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | $V_{DDO}$ | Output Supply Voltage | | 2.375 | 2.5 | 2.625 | V | | I <sub>DD</sub> | Power Supply Current | | | | 95 | mA | ## $\textbf{TABLE 4D. LVCMOS DC CHARACTERISTICS, } V_{\text{DD}} = 3.3 \text{V} \pm 5\%, V_{\text{DDO}} = 2.5 \text{V} \pm 5\%, TA = 0 ^{\circ}\text{C to } 70 ^{\circ}\text{C}$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|-----------------------|-----------------------------------------------------------------------------|-------------------------------------------------------|---------|---------|-----------------------|-------| | V <sub>IH</sub> | Input<br>High Voltage | DIV_SELA, DIV_SELB,<br>DIV_SELC, DIV_SELD,<br>BANK_ENO, BANK_EN1,<br>nMR/OE | | 2 | | V <sub>DD</sub> + 0.3 | V | | | | CLK | | 2 | | $V_{DD} + 0.3$ | V | | V <sub>IL</sub> | Input<br>Low Voltage | DIV_SELA, DIV_SELB,<br>DIV_SELC, DIV_SELD,<br>BANK_ENO, BANK_EN1,<br>nMR/OE | | -0.3 | | 0.8 | V | | | | CLK | | -0.3 | | 1.3 | V | | I <sub>IH</sub> | Input<br>High Current | DIV_SELA, DIV_SELB,<br>DIV_SELC, DIV_SELD,<br>BANK_ENO, BANK_EN1,<br>nMR/OE | $V_{DD} = V_{IN} = 3.465V$ | | | 5 | μΑ | | | | CLK | $V_{DD} = V_{IN} = 3.465V$ | | | 150 | μΑ | | I <sub>IL</sub> | Input<br>Low Current | DIV_SELA, DIV_SELB,<br>DIV_SELC, DIV_SELD,<br>BANK_ENO, BANK_EN1,<br>nMR/OE | $V_{DD} = 3.465V, V_{IN} = 0V$ | -150 | | | μΑ | | | | CLK | $V_{DD} = 3.465 \text{V}, V_{IN} = 0 \text{V}$ | -5 | | | μΑ | | V <sub>OH</sub> | Output High Voltage | | $V_{DD} = 3.135V,$ $V_{DDO} = 2.375$ $I_{OH} = -27mA$ | 1.8 | | | V | | V <sub>OL</sub> | Output Low Voltage | | $V_{DD} = 3.135V,$ $V_{DDO} = 2.375$ $I_{OL} = 27mA$ | | _ | 0.5 | V | Table 5B. AC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $V_{DDO} = 2.5V \pm 5\%$ , Ta = 0°C to 70°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|------------------------------------|-----------------------------------------------|-------------------|----------|-------------------|-------| | f <sub>MAX</sub> | Output Frequency | | | | 250 | MHz | | t <sub>PD</sub> | Propagation Delay; NOTE 1 | f ≤ 200MHz | 2.6 | | 3.6 | ns | | tsk(b) | Bank Skew; NOTE 2, 7 | Measured on rising edge atV <sub>DDO</sub> /2 | | | 225 | ps | | tsk(o) | Output Skew; NOTE 3, 7 | Measured on rising edge atV <sub>DDO</sub> /2 | | | 250 | ps | | tsk(w) | Multiple Frequency Skew; NOTE 4, 7 | Measured on rising edge atV <sub>DDO</sub> /2 | | | 300 | ps | | tsk(pp) | Part-to-Part Skew; NOTE 5, 7 | Measured on rising edge atV <sub>DDO</sub> /2 | | | 600 | ps | | t <sub>R</sub> | Output Rise Time; NOTE 6 | 30% to 70% | 280 | | 850 | ps | | t <sub>F</sub> | Output Fall Time; NOTE 6 | 30% to 70% | 280 | | 850 | ps | | odc | Output Duty Cycle | f ≤ 200MHz | tCYCLE/2<br>- 0.5 | tCYCLE/2 | tCYCLE/2<br>+ 0.5 | ns | | | | f = 200MHz | 2 | 2.5 | 3 | ns | | t <sub>EN</sub> | Output Enable Time;<br>NOTE 6 | f = 10MHz | | | 6 | ns | | t <sub>DIS</sub> | Output Disable Time;<br>NOTE 6 | f = 10MHz | | | 6 | ns | All parameters measured at 200MHz unless noted otherwise. NOTE 1: Measured from the $V_{pp}/2$ of the input to $V_{ppo}/2$ of the output. NOTE 2: Defined as skew within a bank of outputs at the same supply voltages and with equal load conditions. NOTE 3: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at $V_{\text{DDO}}/2$ . NOTE 4: Defined as skew across banks of outputs operating at different frequency with the same supply voltages and equal load conditions. NOTE 5: Defined as skew between outputs on different devices operating at the same supply voltages and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at V<sub>DDQ</sub>/2. NOTE 6: These parameters are guaranteed by characterization. Not tested in production. NOTE 7: This parameter is defined in accordance with JEDEC Standard 65. ## PARAMETER MEASUREMENT INFORMATION ## Power Considerations $For Power \, Dissipation, please \, refer \, to \, a \, separate \, Application \, Note: \, \textit{Power Dissipation for LVCMOS Buffer.}$ ## **DRIVER TERMINATION** $For LVCMOS\ Output\ Termination,\ please\ refer\ to\ a\ separate\ Application\ Note:\ LVCMOS\ Driver\ Termination.$ ## RELIABILITY INFORMATION ## Table 6. $\theta_{\text{JA}} \text{vs. A} \text{ir Flow Table}$ ## $\theta_{\text{JA}}$ by Velocity (Linear Feet per Minute) | | 0 | 200 | 500 | |----------------------------------------------|----------|----------|----------| | Single-Layer PCB, JEDEC Standard Test Boards | 67.8°C/W | 55.9°C/W | 50.1°C/W | | Multi-Layer PCB, JEDEC Standard Test Boards | 47.9°C/W | 42.1°C/W | 39.4°C/W | NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. #### TRANSISTOR COUNT The transistor count for ICS8701 is: 1743 TABLE 7. PACKAGE DIMENSIONS | | | ARIATION<br>S IN MILLIMETERS | | | | | | |------------|---------|------------------------------|---------|--|--|--|--| | SYMBOL | | BBC | | | | | | | STMBOL | MINIMUM | NOMINAL | MAXIMUM | | | | | | N | | 48 | | | | | | | Α | | | 1.60 | | | | | | <b>A</b> 1 | 0.05 | | 0.15 | | | | | | A2 | 1.35 | 1.40 | 1.45 | | | | | | b | 0.17 | 0.22 | 0.27 | | | | | | С | 0.09 | 0.09 0.20 | | | | | | | D | | 9.00 BASIC | | | | | | | D1 | | 7.00 BASIC | | | | | | | D2 | | 5.50 Ref. | | | | | | | E | | 9.00 BASIC | | | | | | | E1 | | 7.00 BASIC | | | | | | | E2 | | 5.50 Ref. | | | | | | | е | | 0.50 BASIC | | | | | | | L | 0.45 | 0.60 | 0.75 | | | | | | θ | 0° | | 7° | | | | | | ccc | | | 0.08 | | | | | Reference Document: JEDEC Publication 95, MS-026 ## **ICS8701** # LOW SKEW, ÷1, ÷2 LVCMOS CLOCK GENERATOR #### TABLE 8. ORDERING INFORMATION | Part/Order Number | Marking | Package | Count | Temperature | |-------------------|-----------|-------------------------------|--------------|-------------| | ICS8701CY | ICS8701CY | 48 Lead LQFP | 250 per tray | 0°C to 70°C | | ICS8701CYT | ICS8701CY | 48 Lead LQFP on Tape and Reel | 1000 | 0°C to 70°C | While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Incorporated (ICS) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments. # ICS8701 Low Skew, ÷1, ÷2 LVCMOS CLOCK GENERATOR | REVISION HISTORY SHEET | | | | | |------------------------|-------|--------|-------------------------------------------------------------------|----------| | Rev | Table | Page | Description of Change | Date | | В | 5A | 5 | Updated notes. | | | | 5B | 7 | Updated notes. | 10/4/01 | | | | 8 - 10 | Updated drawings. | | | О | 4B | 4 | Revised $V_{IH}$ rows from 3.8 Maximum to $V_{DD}$ + 0.3 Maximum. | 11/28/01 | | | 4D | 6 | Revised $V_{IH}$ rows from 3.8 Maximum to $V_{DD}$ + 0.3 Maximum. | | | | | 11 | Added Power Dissipation and Driver Termination notes. | | | С | 1 | 2 | Pin Description Table, revised nMR/OE description. | 8/19/02 | | | | 9 | Updated Output Rise/Fall Time Diagram. | |