Data sheet acquired from Harris Semiconductor SCHS047A August 1998 - Revised February 1999 # CMOS Analog Multiplexers/Demultiplexers with Logic Level Conversion The CD4051B, CD4052B, and CD4053B analog multiplexers are digitally-controlled analog switches having low ON impedance and very low OFF leakage current. Control of analog signals up to $20V_{P-P}$ can be achieved by digital signal amplitudes of 4.5V to 20V (if $V_{DD}$ - $V_{SS}$ = 3V, a $V_{DD}$ - $V_{EE}$ of up to 13V can be controlled; for $V_{DD}$ - $V_{DD}$ level differences above 13V, a $V_{DD}$ - $V_{DD}$ of at least 4.5V is required). For example, if $V_{DD}$ = +4.5V, $V_{DD}$ = 0V, and $V_{DD}$ = -13.5V, analog signals from -13.5V to +4.5V can be controlled by digital inputs of 0V to 5V. These multiplexer circuits dissipate extremely low quiescent power over the full $V_{DD}$ - $V_{DD}$ and $V_{DD}$ - $V_{DD}$ supply-voltage ranges, independent of the logic state of the control signals. When a logic "1" is present at the inhibit input terminal, all channels are off. The CD4051B is a single 8-Channel multiplexer having three binary control inputs, A, B, and C, and an inhibit input. The three binary signals select 1 of 8 channels to be turned on, and connect one of the 8 inputs to the output. The CD4052B is a differential 4-Channel multiplexer having two binary control inputs, A and B, and an inhibit input. The two binary input signals select 1 of 4 pairs of channels to be turned on and connect the analog inputs to the outputs. The CD4053B is a triple 2-Channel multiplexer having three separate digital control inputs, A, B, and C, and an inhibit input. Each control input selects one of a pair of channels which are connected in a single-pole, double-throw configuration. When these devices are used as demultiplexers, the "CHANNEL IN/OUT" terminals are the outputs and the "COMMON OUT/IN" terminals are the inputs. ### Ordering Information | PART NUMBER | TEMP.<br>RANGE (°C) | PACKAGE | PKG.<br>NO. | |---------------------------------|---------------------|--------------|-------------| | CD4051BF, CD4052BF,<br>CD4053BF | -55 to 125 | 16 Ld CERDIP | F16.3 | | CD4051BE, CD4052BE,<br>CD4053BE | -55 to 125 | 16 Ld PDIP | E16.3 | | CD4051BM, CD4052BM,<br>CD4053BM | -55 to 125 | 16 Ld SOIC | M16.15 | #### Features - Wide Range of Digital and Analog Signal Levels - Analog..... ≤20V<sub>P-P</sub> - Low ON Resistance, 125Ω (Typ) Over 15V<sub>P-P</sub> Signal Input Range for V<sub>DD</sub>-V<sub>FF</sub> = 18V - High OFF Resistance, Channel Leakage of ±100pA (Typ) at V<sub>DD</sub>-V<sub>FF</sub> = 18V - Logic-Level Conversion for Digital Addressing Signals of 3V to 20V (V<sub>DD</sub>-V<sub>SS</sub> = 3V to 20V) to Switch Analog Signals to 20V<sub>P-P</sub> (V<sub>DD</sub>-V<sub>EE</sub> = 20V) - Matched Switch Characteristics, $r_{ON} = 5\Omega$ (Typ) for $V_{DD}$ - $V_{EE} = 15V$ - Very Low Quiescent Power Dissipation Under All Digital-Control Input and Supply Conditions, 0.2μW (Typ) at VDD-VSS = VDD-VEE = 10V - · Binary Address Decoding on Chip - · 5V, 10V and 15V Parametric Ratings - · 10% Tested for Quiescent Current at 20V - Maximum Input Current of 1μA at 18V Over Full Package Temperature Range, 100nA at 18V and 25°C - Break-Before-Make Switching Eliminates Channel Overlap #### **Applications** - · Analog and Digital Multiplexing and Demultiplexing - · A/D and D/A Conversion - Signal Gating Data sheet acquired from Harris Semiconductor SCHS047A Revised #### **Pinouts** #### Functional Block Diagrams ### Functional Block Diagrams (Continued) #### CD4052B #### CD4053B ### CD4051B, CD4052B, CD4053B #### **TRUTH TABLES** | I | INPUT STATES | | | | |---------|--------------|---------|---|-----------------| | INHIBIT | С | В | Α | "ON" CHANNEL(S) | | CD4051B | | | | | | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 1 | 1 | | 0 | 0 | 1 | 0 | 2 | | 0 | 0 | 1 | 1 | 3 | | 0 | 1 | 0 | 0 | 4 | | 0 | 1 | 0 | 1 | 5 | | 0 | 1 | 1 | 0 | 6 | | 0 | 1 | 1 | 1 | 7 | | 1 | Х | Х | Х | None | | CD4052B | • | • | • | | | INHIBIT | I | В | Α | | | 0 | ( | ) | 0 | Ox, Oy | | 0 | ( | ) | 1 | 1x, 1y | | 0 | | 1 | 0 | 2x, 2y | | 0 | | 1 | 1 | 3x, 3y | | 1 | : | X | Х | None | | CD4053B | | | • | | | INHIBIT | А | OR B OF | C | | | 0 | | 0 | | ax or bx or cx | | 0 | | 1 | | ay or by or cy | | 1 | | Х | | None | X = Don't Care #### CD4051B, CD4052B, CD4053B #### **Thermal Information** Absolute Maximum Ratings $\theta_{JA} \, (^o C/W) \quad \theta_{JC} \, (^o C/W)$ Supply Voltage (V+ to V-) Thermal Resistance (Typical, Note 1) Voltages Referenced to V<sub>SS</sub> Terminal . . . . . . -0.5V to 20V 90 N/A CERDIP Package..... DC Input Voltage Range . . . . . . . . . -0.5V to $V_{DD}$ +0.5V 115 45 DC Input Current, Any One Input.....±10mA 115 N/A Maximum Junction Temperature (Plastic Package) .... **Operating Conditions** Maximum Storage Temperature Range . . . . . . . -65°C to 150°C Temperature Range . . . . . . . . . . . . . . . . -55°C to 125°C (SOIC - Lead Tips Only) CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTE: 1. $\theta_{JA}$ is measured with the component mounted on an evaluation PC board in free air. **Electrical Specifications** Common Conditions Here: If Whole Table is For the Full Temp. Range, V<sub>SUPPLY</sub> = ±5V, A<sub>V</sub> = +1, $R_L = 100\Omega$ , Unless Otherwise Specified (Note 3) | | CONDITIONS LIMITS AT INDICATED TEMPERATURES (°C) | | | | | | | °C) | | | | | |----------------------------------------------------------------------------------------------------------|--------------------------------------------------|--------------------------------|---------------------|---------------------|--------|---------|-------|----------|-----|-------|------------------|-------| | | | | | | | | | | | 25 | | | | PARAMETER | V <sub>IS</sub> (V) | V <sub>EE</sub> (V) | V <sub>SS</sub> (V) | V <sub>DD</sub> (V) | -55 | -40 | 85 | 125 | MIN | TYP | MAX | UNITS | | SIGNAL INPUTS (VIS) A | ND OUTPUT | S (V <sub>OS</sub> ) | • | | | | • | | | ' | | ' | | Quiescent Device | - | - | - | 5 | 5 | 5 | 150 | 150 | - | 0.04 | 5 | μΑ | | Current, I <sub>DD</sub> Max | - | - | - | 10 | 10 | 10 | 300 | 300 | - | 0.04 | 10 | μА | | | - | - | - | 15 | 20 | 20 | 600 | 600 | - | 0.04 | 20 | μΑ | | | - | - | - | 20 | 100 | 100 | 3000 | 3000 | - | 0.08 | 100 | μА | | Drain to Source ON | - | 0 | 0 | 5 | 800 | 850 | 1200 | 1300 | - | 470 | 1050 | Ω | | Resistance $r_{ON}$ Max<br>$0 \le V_{IS} \le V_{DD}$ | - | 0 | 0 | 10 | 310 | 330 | 520 | 550 | - | 180 | 400 | Ω | | 10 - 100 | - | 0 | 0 | 15 | 200 | 210 | 300 | 320 | - | 125 | 240 | Ω | | Change in ON | - | 0 | 0 | 5 | - | - | - | - | - | 15 | - | Ω | | Resistance (Between Any Two Channels), | - | 0 | 0 | 10 | - | - | - | - | - | 10 | - | Ω | | Δr <sub>ON</sub> | - | 0 | 0 | 15 | - | - | - | - | - | 5 | - | Ω | | OFF Channel Leakage<br>Current: Any Channel<br>OFF (Max) or ALL<br>Channels OFF (Common<br>OUT/IN) (Max) | - | 0 | 0 | 18 | ±100 ( | Note 2) | ±1000 | (Note 2) | - | ±0.01 | ±100<br>(Note 2) | μА | | Capacitance:<br>Input, C <sub>IS</sub> | - | -5 | 5- | 5 | - | - | - | - | - | 5 | - | pF | | Output, C <sub>OS</sub><br>CD4051 | | | | | - | - | - | - | - | 30 | - | pF | | CD4052 | | | | | - | - | - | - | - | 18 | - | pF | | CD4053 | | | | | - | - | - | - | - | 9 | - | pF | | Feedthrough | | | | | | | | | | | | | | C <sub>IOS</sub> | | | | | - | - | - | - | - | 0.2 | - | pF | | Propagation Delay Time | $V_{DD}$ | R <sub>L</sub> = 200 | | 5 | - | - | - | - | - | 30 | 60 | ns | | (Signal Input to Output | 工 | $C_L = 50p$<br>$t_r, t_f = 20$ | г,<br>ns | 10 | - | - | - | - | - | 15 | 30 | ns | | | | | | 15 | - | - | - | - | - | 10 | 20 | ns | ### CD4051B, CD4052B, CD4053B #### Common Conditions Here: If Whole Table is For the Full Temp. Range, $V_{SUPPLY} = \pm 5V$ , $A_V = +1$ , **Electrical Specifications** $R_L = 100\Omega$ , Unless Otherwise Specified (Continued) (Note 3) | | | CONDIT | TONS | | | LIMITS | AT INDIC | ATED T | EMPERA | TURES ( | PC) | | |-------------------------------------------------------------------------|-----------------------------------------------------|---------------------------------------|--------------------------------|---------------------|------|--------|----------|--------|--------|-------------------|------|-------| | | | | | | | | | | | 25 | | 1 | | PARAMETER | V <sub>IS</sub> (V) | V <sub>EE</sub> (V) | V <sub>SS</sub> (V) | V <sub>DD</sub> (V) | -55 | -40 | 85 | 125 | MIN | TYP | МАХ | UNITS | | CONTROL (ADDRESS O | OR INHIBIT), | v <sub>c</sub> | | | | | | | | | | | | Input Low Voltage, V <sub>IL</sub> , | $V_{IL} = V_{DD}$ | V <sub>EE</sub> = V <sub>S</sub> | | 5 | 1.5 | 1.5 | 1.5 | 1.5 | - | - | 1.5 | V | | Max | through<br>1kΩ; | $R_L = 1k\Omega$<br>$I_{IS} < 2\mu A$ | to V <sub>SS</sub> ,<br>on All | 10 | 3 | 3 | 3 | 3 | - | - | 3 | V | | | V <sub>IH</sub> = V <sub>DD</sub> | OFF Cha | | 15 | 4 | 4 | 4 | 4 | - | - | 4 | V | | Input High Voltage, V <sub>IH</sub> , | through $1k\Omega$ | | | 5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | - | - | V | | Min | | | | 10 | 7 | 7 | 7 | 7 | 7 | - | - | V | | | | | | 15 | 11 | 11 | 11 | 11 | 11 | - | - | V | | Input Current, I <sub>IN</sub> (Max) | V <sub>IN</sub> = 0, 18 | | | 18 | ±0.1 | ±0.1 | ±1 | ±1 | - | ±10 <sup>-5</sup> | ±0.1 | μА | | Propagation Delay Time: | | | | | | | | | | | | | | Address-to-Signal | $t_{\rm r}, t_{\rm f} = 20 \rm ns,$ | 0 | 0 | 5 | - | - | - | - | - | 450 | 720 | ns | | OUT (Channels ON or OFF) See Figures 10, | $C_L = 50pF,$<br>$R_L = 10k\Omega$ | 0 | 0 | 10 | - | - | - | - | - | 160 | 320 | ns | | 11, 14 | | 0 | 0 | 15 | i | - | - | - | - | 120 | 240 | ns | | | | -5 | 0 | 5 | - | - | - | - | - | 225 | 450 | ns | | Propagation Delay Time: | | | | | | | | | | | | | | Inhibit-to-Signal OUT<br>(Channel Turning ON) | $t_r, t_f = 20 \text{ns},$<br>$C_1 = 50 \text{pF},$ | 0 | 0 | 5 | - | - | - | - | - | 400 | 720 | ns | | See Figure 11 | $R_L = 30pr$ ,<br>$R_L = 1k\Omega$ | 0 | 0 | 10 | - | - | - | - | - | 160 | 320 | ns | | | | 0 | 0 | 15 | - | - | - | - | - | 120 | 240 | ns | | | | -10 | 0 | 5 | - | - | - | - | - | 200 | 400 | ns | | Propagation Delay Time: | | | | | | | | | | | | | | Inhibit-to-Signal OUT<br>(Channel Turning | $t_r, t_f = 20 \text{ns},$<br>$C_1 = 50 \text{pF},$ | 0 | 0 | 5 | - | - | - | - | - | 200 | 450 | ns | | OFF) See Figure 15 | $R_L = 10k\Omega$ | 0 | 0 | 10 | - | - | - | - | - | 90 | 210 | ns | | | | 0 | 0 | 15 | - | - | - | - | - | 70 | 160 | ns | | | | -10 | 0 | 5 | - | - | - | - | - | 130 | 300 | ns | | Input Capacitance, C <sub>IN</sub><br>(Any Address or Inhibit<br>Input) | | | | | • | - | - | - | - | 5 | 7.5 | pF | #### NOTE: #### **Electrical Specifications** | | | | LIMITS | | | | | |-------------------------------|----------------------------------------|----------------------|---------------------|----------------------------------|--------|-----|-------| | PARAMETER | V <sub>IS</sub> (V) | V <sub>DD</sub> (V) | $R_L$ (k $\Omega$ ) | | | TYP | UNITS | | Cutoff (-3dB) Frequency Chan- | 5 (Note 3) | 10 | 1 | V <sub>OS</sub> at Common OUT/IN | CD4053 | 30 | MHz | | nel ON (Sine Wave Input) | V <sub>EE</sub> = V <sub>SS</sub> , | | | | CD4052 | 25 | MHz | | | 201.0 | V <sub>OS</sub> = -3 | ldB | CD405 | | 20 | MHz | | | $20 Log \frac{V_{OS}}{V_{IS}} = -3 dB$ | | | | | 60 | MHz | <sup>2.</sup> Determined by minimum feasible leakage measurement for automatic testing. ### **Electrical Specifications** | | | TEST CONDITIONS | | | | | | | |-------------------------------------------|-----------------------------------------------------------------------------------|--------------------------|------------------------------|--------------------------------|-----------------------|--------|------|--------------------| | PARAMETER | V <sub>IS</sub> (V) | V <sub>DD</sub> (V) | $R_L$ (k $\Omega$ ) | | | | TYP | UNITS | | Total Harmonic Distortion, THD | 2 (Note 3) | 5 | 10 | | | | 0.3 | % | | | 3 (Note 3) | 10 | | | | | 0.2 | % | | | 5 (Note 3) | 15 | | | | | 0.12 | % | | | V <sub>EE</sub> = V <sub>SS</sub> , | f <sub>IS</sub> = 1kHz S | Sine Wave | | | | | % | | -40dB Feedthrough Frequency | 5 (Note 3) | 10 | 1 | V <sub>OS</sub> at Common OUT | 7IN | CD4053 | 8 | MHz | | (All Channels OFF) | V <sub>EE</sub> = V <sub>SS</sub> , | | | CD4052 | | | 10 | MHz | | | $20 \text{Log} \frac{\text{V}_{OS}}{\text{V}_{IS}} = -40 \text{dB}$ | | CD4051 | | 12 | MHz | | | | | | VIS | | V <sub>OS</sub> at Any Channel | | | 8 | MHz | | -40dB Signal Crosstalk | 5 (Note 3) | 10 | 1 | Between Any 2 Channels | | | 3 | MHz | | Frequency | V <sub>EE</sub> = V <sub>SS</sub> , | | Between Sections, Measured o | | n Common | 6 | MHz | | | | $20 \text{Log} \frac{\text{V}_{\text{OS}}}{\text{V}_{\text{IS}}} = -40 \text{dB}$ | | | CD4052 Only | n Any Chan- | 10 | MHz | | | | | | | Between Any Two | In Pin 2, Out Pin 14 | | 2.5 | MHz | | | | | | Sections, CD4053<br>Only | In Pin 15, Out Pin 14 | | 6 | MHz | | Address-or-Inhibit-to-Signal<br>Crosstalk | - | 10 | 10<br>(Note 4) | | | | 65 | mV <sub>PEAK</sub> | | | V <sub>EE</sub> = 0, V <sub>SS</sub><br>= V <sub>DD</sub> - V <sub>SS</sub> | | | | | | 65 | mV <sub>PEAK</sub> | #### NOTES: $\frac{V_{DD}^{\,-}\,V_{EE}^{\,}}{2}$ 3. Peak-to-Peak voltage symmetrical about 4. Both ends of channel. ## **Typical Performance Curves** FIGURE 1. CHANNEL ON RESISTANCE vs INPUT SIGNAL **VOLTAGE (ALL TYPES)** FIGURE 2. CHANNEL ON RESISTANCE vs INPUT SIGNAL **VOLTAGE (ALL TYPES)** #### Typical Performance Curves (Continued) FIGURE 3. CHANNEL ON RESISTANCE vs INPUT SIGNAL VOLTAGE (ALL TYPES) FIGURE 5. ON CHARACTERISTICS FOR 1 OF 8 CHANNELS (CD4051B) FIGURE 7. DYNAMIC POWER DISSIPATION vs SWITCHING FREQUENCY (CD4052B) FIGURE 4. CHANNEL ON RESISTANCE VS INPUT SIGNAL VOLTAGE (ALL TYPES) FIGURE 6. DYNAMIC POWER DISSIPATION vs SWITCHING FREQUENCY (CD4051B) FIGURE 8. DYNAMIC POWER DISSIPATION vs SWITCHING FREQUENCY (CD4053B) HARRIS #### Test Circuits and Waveforms NOTE: The ADDRESS (digital-control inputs) and INHIBIT logic levels are: "0" = $V_{SS}$ and "1" = $V_{DD}$ . The analog signal (through the TG) may swing from $V_{EE}$ to $V_{DD}$ . FIGURE 9. TYPICAL BIAS VOLTAGES FIGURE 10. WAVEFORMS, CHANNEL BEING TURNED ON $(\mathbf{R_L} = \mathbf{1k}\Omega)$ FIGURE 11. WAVEFORMS, CHANNEL BEING TURNED OFF $(R_I = 1k\Omega)$ FIGURE 12. OFF CHANNEL LEAKAGE CURRENT - ANY CHANNEL OFF ### Test Circuits and Waveforms (Continued) FIGURE 13. OFF CHANNEL LEAKAGE CURRENT - ALL CHANNELS OFF FIGURE 14. PROPAGATION DELAY - ADDRESS INPUT TO SIGNAL OUTPUT FIGURE 15. PROPAGATION DELAY - INHIBIT INPUT TO SIGNAL OUTPUT FIGURE 16. INPUT VOLTAGE TEST CIRCUITS (NOISE IMMUNITY) ### Test Circuits and Waveforms (Continued) FIGURE 17. QUIESCENT DEVICE CURRENT FIGURE 18. CHANNEL ON RESISTANCE MEASUREMENT **CIRCUIT** FIGURE 19. INPUT CURRENT FIGURE 20. FEEDTHROUGH (ALL TYPES) FIGURE 21. CROSSTALK BETWEEN ANY TWO CHANNELS (ALL TYPES) CHANNEL IN Y ON OR OFF ≸RL FIGURE 22. CROSSTALK BETWEEN DUALS OR TRIPLETS (CD4052B, CD4053B) ### Test Circuits and Waveforms (Continued) FIGURE 23. TYPICAL TIME-DIVISION APPLICATION OF THE CD4052B #### Special Considerations In applications where separate power sources are used to drive V<sub>DD</sub> and the signal inputs, the V<sub>DD</sub> current capability should exceed VDD/RL (RL = effective external load). This provision avoids permanent current flow or clamp action on the V<sub>DD</sub> supply when power is applied or removed from the CD4051B, CD4052B or CD4053B. FIGURE 24. 24-TO-1 MUX ADDRESSING ### Dual-In-Line Plastic Packages (PDIP) #### NOTES: - Controlling Dimensions: INCH. In case of conflict between English and Metric dimensions, the inch dimensions control. - 2. Dimensioning and tolerancing per ANSI Y14.5M-1982. - 3. Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication No. 95. - Dimensions A, A1 and L are measured with the package seated in JE-DEC seating plane gauge GS-3. - D, D1, and E1 dimensions do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.010 inch (0.25mm). - E and eA are measured with the leads constrained to be perpendicular to datum -C-. - 7. $e_B$ and $e_C$ are measured at the lead tips with the leads unconstrained. $e_C$ must be zero or greater. - 8. B1 maximum dimensions do not include dambar protrusions. Dambar protrusions shall not exceed 0.010 inch (0.25mm). - 9. N is the maximum number of terminal positions. - 10. Corner leads (1, N, N/2 and N/2 + 1) for E8.3, E16.3, E18.3, E28.3, E42.6 will have a B1 dimension of 0.030 0.045 inch (0.76 1.14mm). E16.3 (JEDEC MS-001-BB ISSUE D) 16 LEAD DUAL-IN-LINE PLASTIC PACKAGE | | INCHES | | MILLIM | | | |--------|--------|-------|----------|-------|-------| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | Α | - | 0.210 | - | 5.33 | 4 | | A1 | 0.015 | - | 0.39 | - | 4 | | A2 | 0.115 | 0.195 | 2.93 | 4.95 | - | | В | 0.014 | 0.022 | 0.356 | 0.558 | - | | B1 | 0.045 | 0.070 | 1.15 | 1.77 | 8, 10 | | С | 0.008 | 0.014 | 0.204 | 0.355 | - | | D | 0.735 | 0.775 | 18.66 | 19.68 | 5 | | D1 | 0.005 | - | 0.13 | - | 5 | | E | 0.300 | 0.325 | 7.62 | 8.25 | 6 | | E1 | 0.240 | 0.280 | 6.10 | 7.11 | 5 | | е | 0.100 | BSC | 2.54 BSC | | - | | eA | 0.300 | BSC | 7.62 | BSC | 6 | | eB | - | 0.430 | - | 10.92 | 7 | | L | 0.115 | 0.150 | 2.93 | 3.81 | 4 | | N | 1 | 6 | 1 | 9 | | Rev. 0 12/93 ### Ceramic Dual-In-Line Frit Seal Packages (CERDIP) #### NOTES: - Index area: A notch or a pin one identification mark shall be located adjacent to pin one and shall be located within the shaded area shown. The manufacturer's identification shall not be used as a pin one identification mark. - The maximum limits of lead dimensions b and c or M shall be measured at the centroid of the finished lead surfaces, when solder dip or tin plate lead finish is applied. - 3. Dimensions b1 and c1 apply to lead base metal only. Dimension M applies to lead plating and finish thickness. - Corner leads (1, N, N/2, and N/2+1) may be configured with a partial lead paddle. For this configuration dimension b3 replaces dimension b2 - This dimension allows for off-center lid, meniscus, and glass overrun. - 6. Dimension Q shall be measured from the seating plane to the base plane. - 7. Measure dimension S1 at all four corners. - 8. N is the maximum number of terminal positions. - 9. Dimensioning and tolerancing per ANSI Y14.5M 1982. - 10. Controlling dimension: INCH. F16.3 MIL-STD-1835 GDIP1-T16 (D-2, CONFIGURATION A) 16 LEAD CERAMIC DUAL-IN-LINE FRIT SEAL PACKAGE | | INC | HES | MILLIM | ETERS | | |--------|-------|------------------|--------|------------------|-------| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | Α | - | 0.200 | - | 5.08 | - | | b | 0.014 | 0.026 | 0.36 | 0.66 | 2 | | b1 | 0.014 | 0.023 | 0.36 | 0.58 | 3 | | b2 | 0.045 | 0.065 | 1.14 | 1.65 | - | | b3 | 0.023 | 0.045 | 0.58 | 1.14 | 4 | | С | 0.008 | 0.018 | 0.20 | 0.46 | 2 | | c1 | 0.008 | 0.015 | 0.20 | 0.38 | 3 | | D | - | 0.840 | - | 21.34 | 5 | | Е | 0.220 | 0.310 | 5.59 | 7.87 | 5 | | е | 0.100 | BSC | 2.54 | - | | | eA | 0.300 | BSC | 7.62 | - | | | eA/2 | 0.150 | BSC | 3.81 | - | | | L | 0.125 | 0.200 | 3.18 | 5.08 | - | | Q | 0.015 | 0.060 | 0.38 | 1.52 | 6 | | S1 | 0.005 | - | 0.13 | - | 7 | | α | 90° | 105 <sup>0</sup> | 90° | 105 <sup>0</sup> | - | | aaa | - | 0.015 | - | 0.38 | - | | bbb | - | 0.030 | - | 0.76 | - | | ccc | - | 0.010 | - | 0.25 | - | | М | - | 0.0015 | - | 0.038 | 2, 3 | | N | 1 | 6 | 1 | 6 | 8 | Rev. 0 4/94 ### Small Outline Plastic Packages (SOIC) #### NOTES: - Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication Number 95. - 2. Dimensioning and tolerancing per ANSI Y14.5M-1982. - Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side. - 4. Dimension "E" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm (0.010 inch) per side. - 5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area. - 6. "L" is the length of terminal for soldering to a substrate. - 7. "N" is the number of terminal positions. - 8. Terminal numbers are shown for reference only. - 9. The lead width "B", as measured 0.36mm (0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61mm (0.024 inch). - Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact. M16.15 (JEDEC MS-012-AC ISSUE C) 16 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE | | INCHES | | MILLIN | | | |--------|--------|--------|--------|-------|-----------| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | Α | 0.0532 | 0.0688 | 1.35 | 1.75 | - | | A1 | 0.0040 | 0.0098 | 0.10 | 0.25 | - | | В | 0.013 | 0.020 | 0.33 | 0.51 | 9 | | С | 0.0075 | 0.0098 | 0.19 | 0.25 | - | | D | 0.3859 | 0.3937 | 9.80 | 10.00 | 3 | | Е | 0.1497 | 0.1574 | 3.80 | 4.00 | 4 | | е | 0.050 | BSC | 1.27 | - | | | Н | 0.2284 | 0.2440 | 5.80 | 6.20 | - | | h | 0.0099 | 0.0196 | 0.25 | 0.50 | 5 | | L | 0.016 | 0.050 | 0.40 | 1.27 | 6 | | N | 16 | | 16 | | 7 | | α | 0° | 8º | 0° | 8º | - 0.40/00 | Rev. 0 12/93