# 8K x 8 Registered Diagnostic PROM #### **Features** - CMOS for optimum speed/power - High speed (commercial and military) - 15-ns address set-up - -12-ns clock to output - · Low power - 660 mW (commercial) - -770 mW (military) - · On-chip edge-triggered registers - Ideal for pipelined microprogrammed systems - · On-chip diagnostic shift register - For serial observability and controllability of the output register - EPROM technology - -100% programmable - Reprogrammable (7C269W) - 5V $\pm$ 10% V<sub>CC</sub>, commercial and military - Capable of withstanding >2001V static discharge - Slim 300-mil, 28-pin plastic or hermetic DIP #### **Functional Description** The CY7C269 is a 8K x 8 registered diagnostic PROM. It is organized as 8,192 words by 8 bits wide, and has both a pipeline output register and an onboard diagnostic shift register. The device features a programmable initialize byte that may be loaded into the pipeline register with the initialize signal. The programmable initialize byte is the 8,193rd byte in the PROM, and may be programmed to any desired value. #### **Selection Guide** | | | 7C269-15 | 7C269-25 | 7C269-40 | 7C269-50 | |------------------------------|------------|----------|----------|----------|----------| | Minimum Address Set-Up Tim | 15 | 25 | 40 | 50 | | | Maximum Clock to Output (ns) | | 12 | 15 | 20 | 25 | | 1 0 | Commercial | 120 | 120 | 100 | 80 | | (mA) | Military | 140 | 140 | | 120 | #### Functional Description (continued) The CY7C269 is optimized for applications that require diagnostics in a minimum amount of board area. Packaged in 28 pins, it has 13 address signals ( $A_0$ through $A_{12}$ ), 8 data out signals ( $O_0$ through $O_7$ ), $\overline{E/I}$ (Enable or Initialize), and CLOCK (pipeline and diagnostic clock). Additional diagnostic signals consist of MODE, SDI (shift in), and SDO (shift out). Normal pipelined operation and diagnostic operation are mutually exclusive. When the MODE signal is LOW, the 7C269 operates in a normal pipelined mode. CLOCK functions as a pipeline clock, loading the contents of the addressed memory location into the pipeline register on each rising edge. The data will appear on the outputs if they are enabled. One pin on the 7C269 is programmed to perform either the Enable or the Initialize function. If the $\overline{E}/\overline{l}$ pin is used for a $\overline{INIT}$ (asynchronous initialize) function, the outputs are permanently enabled and the initialize word is loaded into the pipeline register on a HIGH to LOW transition of the $\overline{INIT}$ signal. The $\overline{INIT}$ LOW disables CLOCK and must return high to re-enable CLOCK. If the $\overline{E}/\overline{l}$ pin is used for an enable signal, it may be programmed for either synchronous or asynchronous operation. #### **Maximum Ratings** (Above which the useful life may be impaired. For user guidelines, not tested.) | iiiles, flot tested.) | | |--------------------------------------------------------|---------------------------| | Storage Temperature | 65°C to +150°C | | Ambient Temperature with Power Applied | 55°C to +125°C | | Supply Voltage to Ground Potential | 0.5V to +7.0V | | DC Voltage Applied to Outputs | | | in High Z State | 0.5V to +7.0V | | DC Input Voltage | 3.0V to +7.0V | | DC Program Voltage | 13.0V | | UV Exposure | 7258 Wsec/cm <sup>2</sup> | | Static Discharge Voltage(per MIL-STD-883, Method 3015) | >2001V | | | | When the MODE signal is HIGH, the 7C269 operates in the diagnostic mode. The $\overline{E/I}$ signal becomes a secondary mode signal designating whether to shift the diagnostic shift register or to load either the diagnostic register or the pipeline register. If $\overline{E/I}$ is HIGH, it shifts SDI into the least-significant location of the diagnostic register and all bits one location toward the most-significant location on each rising edge. The contents of the most-significant location in the diagnostic register are available on the SDO pin. If the $\overline{E/I}$ signal is LOW, SDI becomes a direction signal, transferring the contents of the diagnostic register into the pipeline register when SDI is LOW. When SDI is HIGH, the contents of the output pins are transferred into the diagnostic register. Both transfers occur on a LOW to HIGH transition of the CLOCK. If the outputs are enabled, the contents of the pipeline register are transferred into the diagnostic register. If the outputs are disabled, an external source of data may be loaded into the diagnostic register. In this condition, the SDO signal is internally driven to be the same as the SDI signal, thus propagating the "direction of transfer information" to the next device in the string. Latch-Up Current.....>200 mA #### **Operating Range** | Range | Ambient<br>Temperature | v <sub>cc</sub> | |---------------------------|------------------------|-----------------| | Commercial | 0°C to +70°C | 5V ± 10% | | Industrial <sup>[1]</sup> | -40°C to +85°C | 5V ± 10% | | Military <sup>[2]</sup> | –55°C to +125°C | 5V ± 10% | #### Notes: - Contact a Cypress representative for industrial temperature range specifications. - T<sub>Δ</sub> is the "instant on" case temperature. ## Electrical Characteristics Over the Operating Range<sup>[3, 4]</sup> | | | | | 7C269 | -15, 25 | 7C26 | 69–40 | 7C269-50 | | | |--------------------------------|-----------------------------------|---------------------------------------------------------------|-------|-------|---------|------|-------|----------|------|------| | Parame-<br>ter | Description | Test Conditions | | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | V <sub>OH</sub> | Output HIGH Voltage | $V_{CC} = Min., I_{OH} = -2.0 \text{ mA}$ | 1 | 2.4 | | | | | | V | | V <sub>OH</sub> | Output HIGH Voltage | $V_{CC} = Min., I_{OH} = -4.0 \text{ mA}$ | | | | 2.4 | | 2.4 | | V | | V <sub>OL</sub> | Output LOW Voltage | $V_{CC} = Min., I_{OL} = 8.0 \text{ mA}$ | Com'l | | 0.4 | | | | | V | | | | $V_{CC} = Min., I_{OL} = 6.0 \text{ mA}$ | Mil | | 0.4 | | | | | | | | | $V_{CC}$ = Min., $I_{OL}$ = 12.0 mA | Com'l | | | | 0.4 | | 0.4 | V | | | | $V_{CC} = Min., I_{OL} = 8.0 \text{ mA}$ | Mil | | | | 0.4 | | 0.4 | | | V <sub>IH</sub> | Input HIGH Voltage | | | 2.0 | | 2.0 | | 2.0 | | V | | V <sub>IL</sub> | Input LOW Voltage | | | | 0.8 | | 0.8 | | 0.8 | V | | I <sub>IX</sub> | Input Load Current | $GND \le V_{IN} \le V_{CC}$ | | -10 | +10 | -10 | +10 | -10 | +10 | μΑ | | I <sub>OZ</sub> | Output Leakage<br>Current | GND ≤ V <sub>OUT</sub> ≤ V <sub>CC</sub> ,<br>Output Disabled | | -40 | +40 | -40 | +40 | -40 | +40 | μΑ | | I <sub>OS</sub> <sup>[5]</sup> | Output Short Circuit<br>Current | | | | 90 | | 90 | | 90 | mA | | I <sub>CC</sub> | V <sub>CC</sub> Operating Supply | $V_{CC} = Max., I_{OUT} = 0 mA$ | Com'l | | 120 | | 100 | | 80 | mA | | | Current | | Mil | | 140 | | | | 120 | • | | V <sub>PP</sub> | Programming Supply<br>Voltage | | | 12 | 13 | 12 | 13 | 12 | 13 | V | | I <sub>PP</sub> | Programming Supply Current | | | | 50 | | 50 | | 50 | mA | | V <sub>IHP</sub> | Input HIGH<br>Programming Voltage | | | 3.0 | | 3.0 | | 3.0 | | V | | V <sub>ILP</sub> | Input LOW<br>Programming Voltage | | | | 0.4 | | 0.4 | | 0.4 | V | ## Capacitance<sup>[4, 6]</sup> | Parameter | Description | Test Conditions | Max. | Unit | |------------------|--------------------|-----------------------------------------|------|------| | C <sub>IN</sub> | Input Capacitance | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 10 | pF | | C <sub>OUT</sub> | Output Capacitance | $V_{CC} = 5.0V$ | 10 | pF | #### Notes: See the last page of this specification for Group A subgroup testing information. See Introduction to CMOS PROMs in this Data Book for general information on testing. For test purposes, not more than one output at a time should be shorted. Short circuit test duration should not exceed 30 seconds. Tested initially and after any design or process changes that may affect these parameters. #### **AC Test Loads and Waveforms** #### Test Load for -15 through -25 speeds Equivalent to: THÉVENIN EQUIVALENT #### Test Load for -40 through -50 speeds Equivalent to: THÉVENIN EQUIVALENT OUTPUT O $\stackrel{R_{TH}}{\longrightarrow} 100\Omega$ 2.0V ## Switching Characteristics Over the Operating Range [3,4] | | | 7C26 | 7C269-15 | | 7C269–25 7C269 | | 69–40 7C269–50 | | | | |------------------|---------------------------------------------------|------|----------|------|----------------|------|----------------|------|------|------| | Parame-<br>ter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | t <sub>AS</sub> | Address Set-Up to Clock | 15 | | 25 | | 40 | | 50 | | ns | | t <sub>AH</sub> | Address Hold from Clock | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>CO</sub> | Clock to Output Valid | | 12 | | 15 | | 20 | | 25 | ns | | t <sub>PWC</sub> | Clock Pulse Width | 12 | | 15 | | 15 | | 20 | | ns | | t <sub>SES</sub> | E <sub>S</sub> Set-Up to Clock (Sync Enable Only) | 12 | | 15 | | 15 | | 15 | | ns | | t <sub>HES</sub> | E <sub>S</sub> Hold from Clock | 5 | | 5 | | 5 | | 5 | | ns | | t <sub>DI</sub> | INIT to Out Valid | | 15 | | 18 | | 25 | | 35 | ns | | t <sub>RI</sub> | INIT Recovery to Clock | 12 | | 15 | | 20 | | 25 | | ns | | t <sub>PWI</sub> | INIT Pulse Width | 12 | | 15 | | 25 | | 35 | | ns | | t <sub>COS</sub> | Output Valid from Clock (Sync. Mode) | | 12 | | 15 | | 20 | | 25 | ns | | t <sub>HZC</sub> | Output Inactive from Clock (Sync. Mode) | | 12 | | 15 | | 20 | | 25 | ns | | t <sub>DOE</sub> | Output Valid from E LOW (Async. Mode) | | 12 | | 15 | | 20 | | 25 | ns | | t <sub>HZE</sub> | Output Inactive from E HIGH (Async. Mode) | | 12 | | 15 | | 20 | | 25 | ns | ## Diagnostic Mode Switching Characteristics Over the Operating Range<sup>[3, 4]</sup> | | | | | 69–15 | 7C26 | 69–25 | 7C269-40,50 | | | |-------------------|-----------------------|-------|------|-------|------|-------|-------------|------|------| | Parameter | Description | | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | t <sub>SSDI</sub> | Set-Up SDI to Clock | Com'l | 20 | | 25 | | 30 | | ns | | | | Mil | 25 | | 30 | | 35 | | | | t <sub>HSDI</sub> | SDI Hold from Clock | Com'l | 0 | | 0 | | 0 | | ns | | | | Mil | 0 | | 0 | | 0 | | | | t <sub>DSDO</sub> | SDO Delay from Clock | Com'l | | 20 | | 25 | | 30 | ns | | | | Mil | | 25 | | 30 | | 40 | | | t <sub>DCL</sub> | Minimum Clock LOW | Com'l | 20 | | 25 | | 25 | | ns | | | | Mil | 25 | | 25 | | 25 | | | | t <sub>DCH</sub> | Minimum Clock HIGH | Com'l | 20 | | 25 | | 25 | | ns | | | | Mil | 25 | | 25 | | 25 | | | | t <sub>SM</sub> | Set-Up to Mode Change | Com'l | 20 | | 25 | | 25 | | ns | | | | Mil | 25 | | 30 | | 30 | | | | t <sub>HM</sub> | Hold from Mode Change | Com'l | 0 | | 0 | | 0 | | ns | | | | Mil | 0 | | 0 | | 0 | | | | t <sub>MS</sub> | Mode to SDO | Com'l | | 20 | | 25 | | 25 | ns | | | | Mil | | 25 | | 30 | | 30 | | | t <sub>SS</sub> | SDI to SDO | Com'l | | 30 | | 40 | | 40 | ns | | | | Mil | | 35 | | 40 | | 45 | | | t <sub>SO</sub> | Data Set-Up to DCLK | Com'l | 20 | | 25 | | 25 | | ns | | | | Mil | 25 | | 30 | | 30 | | | | t <sub>HO</sub> | Data Hold from DCLK | Com'l | 10 | | 10 | | 10 | | ns | | | | Mil | 13 | | 13 | | 15 | | | ## Switching Waveforms<sup>[3,4]</sup> #### Pipeline Operation (Mode=0) C209- ## **Switching Waveforms**<sup>[3,4]</sup> (continued) #### Diagnostic Application (Shifting the Shadow Register<sup>[7]</sup>) #### **Diagnostic Application (Parallel Data Transfer)** #### Notes: - Diagnostic register = shadow register = shift register. Asynchronous enable mode only. The mode transition to HIGH latches the asynchronous enable state. If the enable state is changed and held before leaving the diagnostic mode (mode H L) then the output impedance change delay is t<sub>MS</sub>. #### **Bit Map Data** | Programmer A | RAM Data | | |--------------|----------|--------------| | Decimal | Hex | Contents | | 0 | 0 | Data | | | | | | | | | | 8191 | 1FFF | Data | | 8192 | 2000 | Init Byte | | 8193 | 2001 | Control Byte | #### Control Byte - Asynchronous output enable (default condition) - Synchronous output enable - 02 Asynchronous initialize ### **Programming Modes** Programming support is available from Cypress as well as from a number of third-party software vendors. For detailed programming information, including a listing of software packages, please see the PROM Programming Information located at the end of this section. Programming algorithms can be obtained from any Cypress representative. **Figure 1. Programming Pinouts** #### **Mode Selection** | Pin Function <sup>[10]</sup> | | | | | | | | | | |------------------------------|-----------------------------|------------------|-----------------|----------------------------------|----------------|----------------|---------------------------------|----------------|----------------| | | Read or Output Disable | A <sub>12</sub> | A <sub>11</sub> | A <sub>10</sub> – A <sub>7</sub> | A <sub>6</sub> | A <sub>5</sub> | A <sub>4</sub> – A <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | | Mode | Other | A <sub>12</sub> | A <sub>11</sub> | A <sub>10</sub> – A <sub>7</sub> | A <sub>6</sub> | A <sub>5</sub> | A <sub>4</sub> - A <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | | Read | | A <sub>12</sub> | A <sub>11</sub> | A <sub>10</sub> – A <sub>7</sub> | A <sub>6</sub> | A <sub>5</sub> | $A_4 - A_3$ | A <sub>2</sub> | A <sub>1</sub> | | Load S | SR to PR | A <sub>12</sub> | A <sub>11</sub> | A <sub>10</sub> – A <sub>7</sub> | A <sub>6</sub> | A <sub>5</sub> | $A_4 - A_3$ | A <sub>2</sub> | A <sub>1</sub> | | Load C | Output to SR | A <sub>12</sub> | A <sub>11</sub> | A <sub>10</sub> – A <sub>7</sub> | A <sub>6</sub> | A <sub>5</sub> | $A_4 - A_3$ | A <sub>2</sub> | A <sub>1</sub> | | Shift SR | | A <sub>12</sub> | A <sub>11</sub> | A <sub>10</sub> – A <sub>7</sub> | A <sub>6</sub> | A <sub>5</sub> | $A_4 - A_3$ | A <sub>2</sub> | A <sub>1</sub> | | Asynchronous Enable Read | | A <sub>12</sub> | A <sub>11</sub> | A <sub>10</sub> – A <sub>7</sub> | A <sub>6</sub> | A <sub>5</sub> | $A_4 - A_3$ | A <sub>2</sub> | A <sub>1</sub> | | Synchi | ronous Enable Read | A <sub>12</sub> | A <sub>11</sub> | A <sub>10</sub> – A <sub>7</sub> | A <sub>6</sub> | A <sub>5</sub> | $A_4 - A_3$ | A <sub>2</sub> | A <sub>1</sub> | | Asynch | nronous Initialization Read | A <sub>12</sub> | A <sub>11</sub> | A <sub>10</sub> - A <sub>7</sub> | A <sub>6</sub> | A <sub>5</sub> | $A_4 - A_3$ | A <sub>2</sub> | A <sub>1</sub> | | Progra | m Memory | A <sub>12</sub> | A <sub>11</sub> | A <sub>10</sub> – A <sub>7</sub> | A <sub>6</sub> | A <sub>5</sub> | $A_4 - A_3$ | A <sub>2</sub> | A <sub>1</sub> | | Progra | m Verify | A <sub>12</sub> | A <sub>11</sub> | A <sub>10</sub> – A <sub>7</sub> | A <sub>6</sub> | A <sub>5</sub> | $A_4 - A_3$ | A <sub>2</sub> | A <sub>1</sub> | | Program Inhibit | | A <sub>12</sub> | A <sub>11</sub> | $A_{10} - A_7$ | A <sub>6</sub> | A <sub>5</sub> | $A_4 - A_3$ | A <sub>2</sub> | A <sub>1</sub> | | Program Synchronous Enable | | V <sub>IHP</sub> | $V_{IHP}$ | A <sub>10</sub> – A <sub>7</sub> | $V_{IHP}$ | $V_{PP}$ | $A_4 - A_3$ | $V_{IHP}$ | A <sub>1</sub> | | Program Initialize | | V <sub>ILP</sub> | $V_{IHP}$ | A <sub>10</sub> – A <sub>7</sub> | $V_{IHP}$ | $V_{PP}$ | $A_4 - A_3$ | $V_{ILP}$ | A <sub>1</sub> | | Program Initial Byte | | | $V_{ILP}$ | A <sub>10</sub> – A <sub>7</sub> | $V_{IHP}$ | $V_{PP}$ | $A_4 - A_3$ | $V_{ILP}$ | A <sub>1</sub> | | | | Pin Function <sup>[10]</sup> | | | | | | | |----------------------------|-----------------------------|------------------------------|------------------|------------------|-----------------|------------------|-----------------|---------------------------------| | | Read or Output Disable | A <sub>0</sub> | MODE | CLK | SDI | SDO | Ē, Ī | O <sub>7</sub> – O <sub>0</sub> | | Mode | Other | A <sub>0</sub> | PGM | CLK | NA | VFY | V <sub>PP</sub> | D <sub>7</sub> – D <sub>0</sub> | | Read | | A <sub>0</sub> | $V_{IL}$ | $V_{IL}N_{IH}$ | Х | High Z | V <sub>IL</sub> | $O_7 - O_0$ | | Load S | SR to PR | A <sub>0</sub> | V <sub>IH</sub> | $V_{IL}N_{IH}$ | $V_{IL}$ | SDI | V <sub>IL</sub> | $O_7 - O_0$ | | Load C | Output to SR | A <sub>0</sub> | V <sub>IH</sub> | $V_{IL}N_{IH}$ | $V_{IH}$ | SDI | V <sub>IL</sub> | $O_7 - O_0$ | | Shift S | R | A <sub>0</sub> | V <sub>IH</sub> | $V_{IL}N_{IH}$ | D <sub>IN</sub> | SDO | V <sub>IH</sub> | $O_7 - O_0$ | | Asynch | Asynchronous Enable Read | | $V_{IL}$ | V <sub>IL</sub> | Х | High Z | V <sub>IL</sub> | $O_7 - O_0$ | | Synchi | ronous Enable Read | A <sub>0</sub> | V <sub>IL</sub> | $V_{IL}N_{IH}$ | Х | High Z | V <sub>IL</sub> | $O_7 - O_0$ | | Asynch | nronous Initialization Read | A <sub>0</sub> | V <sub>IL</sub> | V <sub>IL</sub> | Х | High Z | V <sub>IL</sub> | $O_7 - O_0$ | | Progra | m Memory | A <sub>0</sub> | V <sub>ILP</sub> | V <sub>ILP</sub> | Х | V <sub>IHP</sub> | V <sub>PP</sub> | $D_7 - D_0$ | | Progra | m Verify | A <sub>0</sub> | V <sub>IHP</sub> | $V_{ILP}$ | Х | $V_{ILP}$ | $V_{PP}$ | $O_7 - O_0$ | | Program Inhibit | | A <sub>0</sub> | V <sub>IHP</sub> | V <sub>ILP</sub> | Х | V <sub>IHP</sub> | V <sub>PP</sub> | High Z | | Program Synchronous Enable | | V <sub>ILP</sub> | V <sub>ILP</sub> | V <sub>ILP</sub> | Х | V <sub>IHP</sub> | V <sub>PP</sub> | $D_7 - D_0$ | | Program Initialize | | | $V_{ILP}$ | V <sub>ILP</sub> | Х | V <sub>IHP</sub> | $V_{PP}$ | $D_7 - D_0$ | | Program Initial Byte | | | $V_{ILP}$ | V <sub>ILP</sub> | Х | $V_{IHP}$ | $V_{PP}$ | $D_7 - D_0$ | Note: <sup>10.</sup> X = "don't care" but not to exceed $V_{CC} \pm 5\%$ . #### **Typical DC and AC Characteristics** ## Ordering Information<sup>[11]</sup> | Speed<br>(ns) | I <sub>CC</sub><br>(mA) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |---------------|-------------------------|---------------|-----------------|---------------------------------------|--------------------| | 15 | 120 | CY7C269-15JC | J64 | 28-Lead Plastic Leaded Chip Carrier | Commercial | | | | CY7C269-15PC | P21 | 28-Lead (300-Mil) Molded DIP | | | | | CY7C269-15WC | W22 | 28-Lead (300-Mil) Windowed CerDIP | | | | 140 | CY7C269-15DMB | D22 | 28-Lead (300-Mil) CerDIP | Military | | | | CY7C269-15LMB | L64 | 28-Square Leadless Chip Carrier | | | | | CY7C269-15QMB | Q64 | 28-Pin Windowed Leadless Chip Carrier | | | | | CY7C269-15WMB | W22 | 28-Lead (300-Mil) Windowed CerDIP | | | 25 | 140 | CY7C269-25JC | J64 | 28-Lead Plastic Leaded Chip Carrier | Commercial | | | | CY7C269-25PC | P21 | 28-Lead (300-Mil) Molded DIP | | | | | CY7C269-25WC | W22 | 28-Lead (300-Mil) Windowed CerDIP | | | | | CY7C269-25DMB | D22 | 28-Lead (300-Mil) CerDIP | Military | | | | CY7C269-25LMB | L64 | 28-Square Leadless Chip Carrier | | | | | CY7C269-25QMB | Q64 | 28-Pin Windowed Leadless Chip Carrier | | | | | CY7C269-25WMB | W22 | 28-Lead (300-Mil) Windowed CerDIP | | | 40 | 100 | CY7C269-40JC | J64 | 28-Lead Plastic Leaded Chip Carrier | Commercial | | | | CY7C269-40PC | P21 | 28-Lead (300-Mil) Molded DIP | | | | | CY7C269-40WC | W22 | 28-Lead (300-Mil) Windowed CerDIP | | | 50 | 80 | CY7C269-50JC | J64 | 28-Lead Plastic Leaded Chip Carrier | Commercial | | | | CY7C269-50PC | P21 | 28-Lead (300-Mil) Molded DIP | | | | | CY7C269-50WC | W22 | 28-Lead (300-Mil) Windowed CerDIP | | | | 120 | CY7C269-50DMB | D22 | 28-Lead (300-Mil) CerDIP | Military | | | | CY7C269-50LMB | L64 | 28-Square Leadless Chip Carrier | | | | | CY7C269-50QMB | Q64 | 28-Pin Windowed Leadless Chip Carrier | | | | | CY7C269-50WMB | W22 | 28-Lead (300-Mil) Windowed CerDIP | | Most of these products are available in industrial temperature range. Contact a Cypress representative for specifications and product availability. ## MILITARY SPECIFICATIONS Group A Subgroup Testing #### **DC Characteristics** | Parameters | Subgroups | |-----------------|-----------| | V <sub>OH</sub> | 1, 2, 3 | | V <sub>OL</sub> | 1, 2, 3 | | V <sub>IH</sub> | 1, 2, 3 | | V <sub>IL</sub> | 1, 2, 3 | | I <sub>IX</sub> | 1, 2, 3 | | I <sub>OZ</sub> | 1, 2, 3 | | I <sub>CC</sub> | 1, 2, 3 | | I <sub>SB</sub> | 1, 2, 3 | ## **Switching Characteristics** | Parameters | Subgroups | |------------------|-----------------| | t <sub>AS</sub> | 7, 8, 9, 10, 11 | | t <sub>HA</sub> | 7, 8, 9, 10, 11 | | t <sub>CO</sub> | 7, 8, 9, 10, 11 | | t <sub>PW</sub> | 7, 8, 9, 10, 11 | | t <sub>SES</sub> | 7, 8, 9, 10, 11 | | t <sub>HES</sub> | 7, 8, 9, 10, 11 | | t <sub>COS</sub> | 7, 8, 9, 10, 11 | ## **Diagnostic Mode Switching Characteristics** | Parameters | Subgroups | |-------------------|-----------------| | t <sub>SSDI</sub> | 7, 8, 9, 10, 11 | | t <sub>HSDI</sub> | 7, 8, 9, 10, 11 | | t <sub>DSDO</sub> | 7, 8, 9, 10, 11 | | t <sub>DCL</sub> | 7, 8, 9, 10, 11 | | t <sub>DCH</sub> | 7, 8, 9, 10, 11 | | t <sub>HM</sub> | 7, 8, 9, 10, 11 | | t <sub>MS</sub> | 7, 8, 9, 10, 11 | | t <sub>SS</sub> | 7, 8, 9, 10, 11 | Document #: 38-00069-G #### **Package Diagrams** ## 28-Lead (300-Mil) CerDIP D22 ## MIL-STD-1835 D-15 Config. A #### 28-Lead Plastic Leaded Chip Carrier J64 #### 28-Square Leadless Chip Carrier L64 MIL-STD-1835 C-4 #### 28-Pin Windowed Leadless Chip Carrier Q64 MIL-STD-1835 C-4 ### Package Diagrams (continued) #### 28-Lead (300-Mil) Molded DIP P21 #### 28-Lead (300-Mil) Windowed CerDIP W22 MIL-STD-1835 D-15 Config. A