#### Single Chip CODEC with Filters (COMBO) #### **Features** - · Single Chip CMOS CODEC with Filter in 16-pins DIL Package - Power Supply Voltage ±5 V ±5%, Low Power Dissipation (50 mW typ.) - Follows A-Law (HD44237P)/μ-law(HD44238P) - · Exceeds CCITT and D4 Specifications - Synchronous/Asynchronous Operation - Internal Clock Generator Operation for 64 kHz to 2048 kHz PCM Rate as PLL Circuit - Anti-Aliasing Filter (2nd order CR Active Filter) - · Voltage Reference (Internal-Trimmed) - Input Amplifier with Uncommitted Plus/Minus Terminals - Auto-Zero Cancel Circuit without External Component #### Pin Configuration Figure 1 Pin Assignment ## www.DataSheet4U.com | | Table 1. Pin Descriptions | | | | | | | | | |-----|---------------------------|-------------------|-----------------------------------------|--|--|--|--|--|--| | HD | 44237P | | | | | | | | | | HD | 44238P | Function | Remarks | | | | | | | | No. | Symbol | | | | | | | | | | 1 | Ain | Analog Input | | | | | | | | | 2 | Gai | Gain Adjust 1 | Feed-Back Input | | | | | | | | 3 | GA2 | Gain Adjust 2 | 10 kΩ ≤ RL | | | | | | | | | | | C <sub>L</sub> ≤ 100 pF | | | | | | | | 4 | AGND | Analog Ground | , | | | | | | | | 5 | Aour | Analog Output | $R_L \ge 600 \Omega$ , $C_L \le 100 pF$ | | | | | | | | 6 | N.C. | | Open | | | | | | | | 7 | V <sub>DD</sub> | Positive Pow.Sup. | 5 V ± 5% | | | | | | | | 8 | PCMin | PCM Data Input | (TTL) | | | | | | | | 9 | RCV.CLK | PCM Bit Clock | (TTL) 64 to 2048 kHz | | | | | | | | 10 | TX.CLK | - | | | | | | | | | 11 | RCV.SYNC | Synchronization | (TTL) 8 kHz | | | | | | | | 12 | TX.SYNC | | | | | | | | | | 13 | DGND | Digital Ground | | | | | | | | | 14 | Po | Power Down | (TTL) "0" = down | | | | | | | | 15 | РСМоит | PCM Data Output | Open Drain | | | | | | | | 16 | Vss | Negative Pow.Sup. | -5 V ± 5% | | | | | | | | | | | | | | | | | | # www.DataSheet4U.com Figure 2 Block Diagram #### HITACHI #### **General Description** The HD44237P, HD44238P are monolithic silicon gate CMOS Companding Encoder/Decoder chips designed to implement the per channel voice frequency Codecs used in PCM systems. The chips contain the band limiting filters and the analog/digital conversion circuits that conform to the A-Law or μ-Law companding characteristic. HD44237P is A-Law. HD44238P is μ-Law. These circuits provide the interface between the analog signals of the subscriber loop and digital signals of the PCM highway in a digital telephone switching system. The devices operate from dual power supplies of $\pm 5$ V. For a sampling rate of 8 kHz, PCM input/output data rate can be selected from 64 kHz to 2048 kHz in synchronous or asynchronous operation. Internal PLL circuits generate the internal clock from the 8 kHz synchronization clock. #### **Functional Description** Figure 2 shows the simplified block diagram of the HD44237P, HD44238P. The devices contain independent circuitry for processing transmit and receive signals. Switched capacitor filters provide the necessary bandwidth limiting of voice signals in both directions. Circuitry for coding and decoding operates on the principle of successive approximation, using charge redistribution in a binary weighted capacitor array to define segments and a resistor chain to define steps. The relationship between the PCM data word and the audio signal is defined just same as CCITT G711 Table 1 for HD44237P Table 2 for HD44238P respectively. A band-gap voltage generator supplies the reference level for the conversion process. 2nd Order CR Active Filter is implemented on chip to avoid the aliasing noise which is caused by the clock of transmit filter. #### Transmit Section Input analog signals first enter the chip at the uncommitted amplifier terminals. This op amp allows gain trim to be used if desired to set the 0 dB or 0 level in the system. This amplifier also operates as the 2nd order analog anti-aliasing filter. This filter eliminates the need for any off-chip filtering as it provides attenuation of 32 dB (typ) at 256 kHz and 40 dB (typ) at 512 kHz, the "effective" clock frequency of the following switched-capacitor Cosine Filter. From the Cosine Filter the signal enters a 5th Order Low-Pass Filter clocked at 128 kHz, followed by a 3rd Order High-Pass Filter clocked at 8 kHz. The resulting band-pass characteristics meet the CCITT, G.712 specifications. The output of the high pass filter is sampled by a capacitor array at the sampling rate of 8 kHz. The 8-bit PCM data is clocked out by the shift clock at one of 64 kHz to 2048 kHz. A auto-zero loop (without any external capacitor) provides DC offset cancellation by integrating the sign bit of the PCM data and feeding it back to the non-inverting input of the comparator. An additional feature of the HD44237P is a signbit fixation circuit to reduce the idle channel noise during quiet periods. It is of particular importance because the A-Law transfer characteristic has "mid-riser" bias which enhances low level signals from crosstalk. #### Receive Section A shift clock, from 64 kHz to 2048 kHz, clock the PCM data into the input buffer register once every sampling period. A charge proportional to the received PCM data word appears on the decoder capacitor array. A sample and hold initialized to zero by a narrow pulse at the beginning of each sampling period integrates the charge and holds for the rest of the sampling period. A switched-capacitor 5th Order Low-Pass Filter clocked at 128 kHz smooths the sampled and held signal. It also performs the loss equalization to compensate for the sin x/x distortion due to the sample and hold operation. The filter output is available for driving electronic or transformer directly as long as the impedance is greater than 600 $\Omega$ . #### Companding Law The encoding and decoding characteristics of the Codecs comply with the requirements of CCITT G711 Table 1 or Table 2, corresponding to their comparing law. The even bits of PCM words are inverted for A-Law devices. Positive logic is used (the High level corresponds to '1'). #### HITACHI #### Power Down Logic Powering down the CODEC can be done in several ways. The most direct method is to drive the PD pin to a low level. Stopping SYNC input will also put the chip into the stand-by mode. The SYNC input can be held high, low or disconnected. After the chip being activated by these functions, the PCMOUT is in high impedance state and the AOUT is connected to AGND for about 1 ms to avoid the power-on noise. #### Voltage Reference Circuit A temperature compensated band-gap voltage generator provides a stable reference for the coder and decoder. Two amplifiers buffer the reference and supply it to the coder and decoder independently to minimize crosstalk. This reference voltage is trimmed to ensure a minimum gain error of $\pm 0.1$ dB at the nominal power supply voltage and the room temperature. #### **Timing Requirements** The CODECs do not require that the 8 kHz transmit and receive sampling strobes should be exactly 8 bit periods wide. The device has an internal bit counter that counts the number of data bits shifted. It is reset on the leading (+) edges of the strobe. The PCM output goes into a high impedance state after the 8th bit is shifted out. This allows the strobe signal to have any duty cycle as long as its repetition rate is 8 kHz and shift clock is synchronized to it. The clock rate can be selected from 64 kHz to 2048 kHz. #### System Clock The basic timing of the Codecs is provided by the internally generated clock from synchronization. The internal PLL (Phase Locked Loop) circuits generate 128 kHz clocks. These features make it possible that the clock rate of PCM bit shifting may be free in the range from 64 kHz to 2.048 MHz. #### Bit Steal Control (HD44238P only) For the bit steal period, the decoder output of $\mu$ -law CODEC should be shifted as half-bit of steps. For the CODECs, the power down control pin provides this function. If the low state of PD pin is less than 6 frames (0.75 ms), the device is not deactivated and the decoder output corresponding to the frame of the rising and falling edge of the pin is shifted as half-bit. And, if the low state is longer than 1.0 ms, the device is deactivated. **Pin/Function Descriptions** | Pin | No | Descriptions | |-----------|----|-------------------------------------------------------------------------------------------------| | TX.CLOCK | 9 | Any of 64 kHz to 2.048 MHz clock can be accepted with the pins. And they are automati- | | RCV.CLOCK | 10 | cally divided down to provide the internal clocks. | | | | These TTL compatible inputs shift PCM data out of the coder on the positive going edges | | | | and PCM data into the decoder on the negative going edges after receiving a positive edge | | | | on the SYNC, TX.SYNC/RCV.SYNC respectively. | | TX.SYNC | 11 | These TTL compatible pulse inputs (typ. 8 kHz) are used for analog sampling and for | | RCV.SYNC | 12 | initiating the PCM output from the coder and initiate clocking of PCM input data into the | | | | decoder. They must be synchronized with the CLOCK, TX.CLOCK/RCV.CLOCK with | | | | these positive going edges occurring after the falling edge of the CLOCK, TX.CLOCK/ | | | | RCV.CLOCK respectively. The width of these signals are not critical. An internal bit | | | | counter generates the necessary timing for PCM output and input. | | PCMOUT | 15 | This is a LS-TTL compatible open-drain output. It is active only during transmission of | | | | PCM output for 8 bit periods of CLOCK, TX.CLOCK/RCV.CLOCK signal following a | | | | positive edge on the SYNC, TX.SYNC/RCV.SYNC input. Data is clocked out by the | | | | positive edge of the CLOCK. One 500 $\Omega$ pull-up per 8 Codecs is required. | | PCMIN | 8 | This is a TTL compatible input for supplying PCM input data to the decoder. Data is | | | | clocked in by the negative edge of CLOCK, RCV.CLOCK. | | AIN | 1 | These three pins are provided for connecting analog signals in the range of -VREF to | | GA1 | 2 | +VREF to the device. The input stage can be connected as a unity gain amplifier, | | GA2 | 3 | amplifier with gain or amplifier with adjustable gain. The adjustable gain configuration | | | | will facilitate calibration of the transmit channel. AIN is the input of analog signal of the | | | | amplifier. GA2 is the output of the amplifier. GA2 shall be loaded by the resistor above | | | | 10 kΩ or directly connected to GA1. GA1 is the negative feed back input of the amplifier. | | | | CL should be less than 100 pF. | | AOUT | 5 | This is the buffered output of the recreated analog signal from the received PCM data | | | | words. It can drive the impedance of 600 ohms. CL should be less than 100 pF. | | VDD | 7 | These are power supply pins. VDD and Vss are positive and negative supply pins | | Vss | 16 | respectively (typ. +5 V, -5 V). Analog and digital ground pins are separate for minimiz- | | AGND | 4 | ing crosstalk. | | DGND | 13 | | | PD | 14 | When this TTL compatible input is held low, the chip is put into the powered down mode | | | | regardless of strobes. The chip will also power down if the strobes stop. The strobes can | | | | be high, low or floating, but as long as they are static, the powered down mode is in | | | | effect. | | | | This pin should be pulled-up to VDD to keep the device active or to control On/Off with | | | | strobes. | | | | For the $\mu$ -law devices, this pin also provides the half-bit decoder shift for the bit-steal | | | | frame according to alternating the state of the input. | **Absolute Maximum Ratings** | Rating | | | | | |-------------------------------|--|--|--|--| | -0.3 to +7 V | | | | | | +0.3 to -7 V | | | | | | -55°C to 125°C | | | | | | 0.5 W | | | | | | -0.3 V < Vin < Vdd + 0.3 | | | | | | Vss - 0.3 V < Vin < Vdd + 0.3 | | | | | | | | | | | #### **Electrical Characteristics** Static Characteristics ( $V_{DD} = 5 \pm 0.25 \text{ V}$ , $V_{SS} = -5 \pm 0.25 \text{ V}$ , $V_{CC} = 5 \text{$ | Pin No. | Descriptions | Min | Тур | Max | Unit | Note/Conditions | |------------|------------------------------------------------------------------------------------------------|---------|------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | Vod Current (OPE.) | | 5.5 | 10 | mA | Note 1 | | 16 | Vss Current (OPE.) | -10 | -4.5 | | | AIN = 0 V | | 7 | VDD Current (St.By.) | | 0.3 | 1 | | PCMIN = +0 CODE | | 16 | Vss Current (St.By.) | -0.2 | | | | $RL(GA2) = 10 k\Omega$ | | | | | | | | $RL(AOUT) = 600 \Omega$ | | 1, 2, 8, | Leak Current | -10.0 | | 10.0 | μA | $V_M = 0.8 V$ | | 9, 10, 14 | | -10.0 | | 10.0 | μA | $V_M = 2.0 \text{ V}$ | | | | | | 10.0 | μA | $V_{DD} = V_M = 5.25 \text{ V}$ | | 11, 12 | Pull Up Current | -100 | | 0 | μA | | | 15 | Leak Current | | | 10.0 | μA | $V_{DD} = V_{M} = 5.25 \text{ V}$ | | 1, 2 | Analog Input Cap. | | | 10 | pF | at 1 MHz Vbias = 0 | | 8, 9, 10, | Input Capacitance | | | 10 | pF | at 1 MHz Vbias = 0 | | 11, 12, 14 | | | | | - | | | 5 | AOUT Resistance | | 1 | 10 | Ω | | | 3 | GA2 Resistance | | | 30 | Ω | Note 1 | | 3 | GA2 Output Swing | -3.0 | | 3.0 | V | $R_L = 10 \text{ k}\Omega$ | | 1 | Analog Offset Input | -500 | | 500 | mV | Note 1 | | 3 | GA2 Offset Output | -50 | | 50 | mV | Note 1 | | 5 | AOUT Offset Output | -50 | | 50 | mV | PCMIN = +0 - Code | | 15 | PCMOUT Capacitance | • | | 15.0 | pF | at 1 MHz Vbias = 0 | | 15 | PCMOUT Low Voltage | e | | 0.4 | v | $RL = 500 \Omega$ | | | _ | | | | | +IoL = 0.8 mA | | 15 | PCMOUT High | Vcc-0.3 | 3 | | V | Іон = −150 μА | | | Voltage | | | | | • | | 8, 10, 11, | Digital Input High | 2.0 | _ | | V | | | 9, 12, 14 | Voltage | | | | | | | | | | · | | | | | 8, 10, 11, | Digital Input Low Vol | tage | | 0.8 | V | | | | 16 7 16 1, 2, 8, 9, 10, 14 11, 12 15 1, 2 8, 9, 10, 11, 12, 14 5 3 3 1 3 5 15 15 15 8, 10, 11, | 7 | 7 | 7 | 7 | 7 VDD Current (OPE.) 5.5 10 mA 16 Vss Current (OPE.) -10 -4.5 7 VDD Current (St.By.) 0.3 1 16 Vss Current (St.By.) -0.2 1, 2, 8, Leak Current -10.0 10.0 μA 9, 10, 14 -10.0 10.0 μA 11, 12 Pull Up Current -100 0 μA 15 Leak Current 10.0 μA 1, 2 Analog Input Cap. 10 pF 8, 9, 10, Input Capacitance 10 pF 11, 12, 14 5 AOUT Resistance 1 10 Ω 3 GA2 Resistance 30 Ω 3 GA2 Resistance 30 Ω 3 GA2 Offset Input -500 500 mV 3 GA2 Offset Output -50 50 mV 15 PCMOUT Capacitance 15.0 pF 15 PCMOUT Capacitance 15.0 pF 15 PCMOUT Low Voltage 0.4 V 15 PCMOUT High Vcc-0.3 V Voltage 8, 10, 11, Digital Input High 2.0 V | Note 1) Analog Input Amplifier Gain = 0 dB (Ga1 is connected to GA2) Dynamic-Characteristics ( $V_{DD} = 5 \pm 0.25 \text{ V}$ , $V_{SS} = -5 \pm 0.25 \text{ V}$ , $V_{CC} = 5 \pm 0.25 \text{ V}$ , $Ta = 0 \text{ to } +70 ^{\circ}\text{C}$ ) | Sym. | Descriptions | Min | Тур | Max | Unit | Note | |------|------------------------------|-----|-----|------|------|--------------| | FS | Synchronization Rate | | 8 | | kHz | | | FC | PCM Bit Clock Rate | 64 | | 2048 | kHz | | | twc | Clock Pulse Width | 200 | | | ns | | | twsH | SYNC Pulse High Width | 200 | | | ns | | | twsL | SYNC Pulse Low Width | 8 | | | μs | | | tr | Logic Input Rise Time | 5 | | 50 | ns | | | tf | Logic Input Fall Time | 5 | | 50 | ns | | | tBCS | Previous Clock To SYNC Delay | 40 | | | ns | Note 1 | | tcs | Clock To SYNC Delay | | | 100 | ns | Note 1, 3 | | tcd1 | Clock To PCM MSB Delay | | | 170 | ns | Note 1, 2, 4 | | tsd | SYNC To PCM MSB Delay | | | 170 | ns | Note 1, 2, 4 | | tcd | Clock To PCMOUT Delay | | | 180 | ns | Note 1, 2, 5 | | tsu | PCMIN Setup Time | 65 | | | ns | Note 1 | | thd | PCMIN Hold Time | 120 | | | ns | Note 1 | | tbs | PD (bit-steal) Setup | 200 | | | ns | Note 1, 6 | | tbh | PD (bit-steal) Hold | 200 | | | ns | Note 1, 6 | Notes 1) tr, tf of digital input or clock is assumed 5ns for timing measurement. - 2) PCMOUT Load Condition: 500 $\Omega$ +165 pF+ two LS-TTL Equivalent (IIL = 0.8 mA, IIH = -150 $\mu$ A) Threshold Level (VoH = 2.4 V, VoL = 0.4 V) - 3) Positive value shows SYNC delay from CLOCK. - 4) tcd1, tsd are specified by CLOCK or SYNC which has slower rise time. - 5) ted specification is valid for the data except MSB. - 6) Applicable HD44238P System Related Characteristics ( $V_{DD} = 5 \pm 0.25 \text{ V}$ , $V_{SS} = -5 \pm 0.25 \text{ V}$ , $V_{CC} = 5 \pm 0.25 \text{ V}$ , $T_a = 0 \text{ to } +70^{\circ}\text{C}$ , Input Amplifier Gain = 0 dB, GA2 Load = 10 k $\Omega$ , Aout Load = 600 $\Omega$ , Synchronous operation, fc (PCM Bit Clock) = 2048 kHz) #### For HD44237P | Sym. | Descriptions | Test Condi | tions | Min | Тур | Max | Unit | Note | |------|--------------------------|-------------|-----------|-----|-----|-----|------|-------| | SDA | Signal to Dist. | 820 Hz tone | -45 dBm0 | 25 | | | dB | p-wg | | | (A to A) | | -40 | 30 | | | dB | | | | | | -30 to +3 | 35 | | • | dB | • | | SNA | Signal to Dist. | Noise | -55 dBm0 | 14 | | | dB | | | | (A to A) | | -40 | 29 | | | dB | | | | | | -34 | 34 | | | dB | | | | | | -27 to -6 | 36 | | | dB | | | | | | -3 | 28 | | | dB | | | SDX | Signal to Dist. | 820 Hz tone | -45 dBm0 | 26 | | | dB | p-wg | | | (A to D) | | -40 | 31 | | | dB | | | | | | -30 to +3 | 36 | | | dB | | | SNX | Signal to Dist. (A to D) | Noise | -55 dBm0 | 15 | | | dB | | | | | | -40 | 30 | | | dB | | | | | | -34 | 35 | | | dB | - | | | | | -27 to -6 | 37 | | | dB | • | | SDR | Signal to Dist. (D to A) | 820 Hz tone | -45 dBm0 | 26 | | | dB | p-wgt | | | | | -40 | 31 | | | dB | | | | | | -30 to +3 | 36 | | | dB | | | <b>/</b> ~~- | | |--------------|--| | | | | Sym. | Descriptions | Test Con | | Min | Тур | Max | Unit | Note | |------|---------------------|-------------|-----------------|---------|-------|-------|-----------|------| | SNR | Signal to Dist | Noise | | -55 dBm | 0 15 | | | dB | | | (D to A) | | <u>-40</u> | 30 | | | dB | | | | | | -34 | 35 | | | <u>dB</u> | | | | | | -27 to -6 | 37 | | | dB | | | GTA | Gain Track (A to A) | 820 Hz tone | -55 to -50 dBm0 | -1.0 | | 1.0 | dB | | | | | Relative to | -50 to -40 | -0.5 | | 0.5 | dB | | | | | -10 dBm0 | -40 to +3 | -0.3 | | 0.3 | dB | | | GNA | Gain Track (A to A) | Noise | _60 to _55 dBm0 | -0.8 | | 0.8 | dB | | | | | Relative to | −55 to −10 | -0.4 | | 0.4 | dB | | | | | -10 dBm0 | | | | | | | | GTX | Gain Track (A to D) | 820 Hz tone | –55 to –50 | -0.8 | | 0.8 | dB | | | | | Relative to | -50 to -40 | -0.4 | | 0.4 | dB | | | | | -10 dBm0 | -40 to +3 dBm0 | -0.2 | | 0.2 | dB | | | GNX | Gain Track (A to D) | Noise | -60 to -55 dBm0 | -0.6 | | 0.6 | dB | | | | | Relative to | -55 to -40 | -0.4 | | 0.4 | dB | | | | | -10 dBm0 | -40 to -10 | -0.2 | | 0.2 | dB | | | GTR | Gain Track (D to A) | 820 Hz tone | -55 to -50 | -0.8 | | 0.8 | dB | | | | | Relative to | -50 to -40 | -0.4 | | 0.4 | dB | | | | | -10 dBm0 | -40 to +3 dBm0 | -0.2 | | 0.2 | dB | | | GNR | Gain Track (D to A) | Noise | -60 to -55 dBm0 | -0.4 | | 0.4 | dB | | | | | Relative to | −55 to −10 | -0.2 | | 0.2 | dB | | | | | -10 dBm0 | | | | | | | | FRX | Freq.Response | Relative to | 0.06 kHz | 24 | | | | | | | (A to D) (Loss) | 820 Hz | 0.2 | 0 | | 2.0 | _ | | | | | 0 dBm0 | 0.3 to 3 | -0.15 | | 0.15 | - | | | | | | 3.18 | -0.15 | | 0.65 | ₫B | | | | | | 3.4 | 0 | | 0.8 | - | | | | | | 3.78 | 6.5 | | | • | | | FRR | Freq.Response | Relative to | 0 to 3 kHz | -0.15 | | 0.15 | | | | | (D to A) (Loss) | 820 Hz | 3.18 | -0.15 | | 0.65 | -<br>- dB | | | | | 0 dBm0 | 3.4 | 0 | | 0.8 | - us | | | | | | 3.78 | 6.5 | | | _ | | | AIL | Analog Input Level | 820 Hz | 25°C nom.P.S. | 1.217 | 1.231 | 1.246 | Vrms | | | | | 0 dBm0 | | | | | | | | AOL | Analog Output Level | 820 Hz | 25°C nom.P.S. | 1.217 | 1.231 | 1.246 | Vrms | | | | | 0 dBm0 | | | | | | | | ICNA | Idle Ch. Noise | A to A | AIN = AGND | | | -78 | dBmOI | • | | ICNX | Idle Ch. Noise | A to D | AIN = AGND | | | -80 | dBmOl | > | | ICNR | Idle Ch. Noise | D to A | PCMIN = | | | -80 | dBmOI | > | | | | | +0-CODE | | | | | | | XTKA | AIN to AOUT | 820 Hz | 0 dBm0 | | | -65 | dB | | | | Crosstalk | | | | | | | | | | PCMIN to PCMOUT | 820 Hz | 0 dBm0 | | | -65 | dB | | ## **HITACHI** | Sym | Pin No. | Descriptio | ns | Min | Тур | Max | Unit | Note | |------|--------------------------|---------------|-----------------|-------|-------|-------|-------|-------| | SDA | Signal to Dist. | 1020 Hz tone | -45 dBm0 | 25 | | | dB | c-wgt | | | (A to A) | | <b>-40</b> | 30 | | | dB | | | | | | -30 to +3 | 35 | | | dB | | | SDX | Signal to Dist. | 1020Hz tone | -45 dBm0 | 26 | | | dB | c-wgt | | | (A to D) | | -40 | 31 | | | dB | | | | | | -30 to +3 | 36 | | | dB | | | SDR | Signal to Dist. | 1020 Hz tone | -45 dBm0 | 26 | | | dB | c-wgt | | | (D to A) | | -40 | 31 | | | dB | | | | | | -30 to +3 | 36 | | | dB | | | GTA | Gain Tracking | 1020 Hz tone | -55 to -50 dBm0 | -1.0 | | 1.0 | dB | | | | (A to A) | Relative to | -50 to -40 | -0.5 | | 0.5 | dΒ | | | | | 10 dBm0 | -40 to +3 | -0.3 | | 0.3 | dB | | | GTX | Gain Tracking | 1020 Hz tone | -55 to -50 | -0.8 | | 0.8 | dB | | | | (A to D) | Relative to | -50 to -40 | -0.4 | | 0.4 | dB | • | | | | -10 dBm0 | -40 to +3 dBm0 | -0.2 | | 0.2 | dB | - | | GTR | Gain Tracking | 1020 Hz tone | -55 to -50 | -0.8 | | 0.8 | dB | | | | (D to A) | Relative to | -50 to -40 | -0.4 | | 0.4 | dB | | | | ` , | -10 dBm0 | -40 to +3 dBm0 | -0.2 | | 0.2 | dB | | | FRX | Freq.Response | Relative to | 0.06 kHz | 24 | | | dB | | | | (A to D) (Loss) | 1020 Hz | 0.2 | 0 | | 2.0 | dB | | | | , ,, , | 0 dBm0 | 0.3 to 3 | -0.15 | | 0.15 | dB | | | | | | 3.18 | -0.15 | | 0.65 | dB | | | | | | 3.4 | 0 | | 0.8 | dB | _ | | | | | 3.78 | 6.5 | | | dB | | | FRR | Freq.Response | Relative to | 0 to 3 kHz | -0.15 | | 0.15 | dB | _ | | | (D to A) (Loss) | 1020 Hz | 3.18 | -0.15 | | 0.65 | dB | _ | | | , , , | 0 dBm0 | 3.4 | 0 | | 0.8 | dB | - | | | | | 3.78 | 6.5 | | | dB | _ | | AIL | Analog Input | 1020 Hz | 25°C nom. P.S. | 1.213 | 1.227 | 1.241 | Vrms | | | | Level | 0 dBm0 | | | | | | | | AOL | Analog Output | 1020 Hz | 25°C nom. P.S. | 1.213 | 1.227 | 1.241 | Vrms | | | | Level | 0 dBm0 | | | | | | | | ICNA | Idle Ch. Noise | A to A | AIN = AGND | | | 16 | dBmCO | | | ICNX | Idle Ch. Noise | A to D | AIN = AGND | | | 16 | dBmCO | | | ICNR | Idle Ch. Noise | D to A | PCMIN = | | | 10 | dBmCO | | | | | | +0-Code | | | | | | | XTKA | AIN to AOUT<br>Crosstalk | 1020Hz 0 dBm0 | | | | -65 | dB | | -65 dB 1020 Hz 0 dBm0 XTKD PCMIN to PCMOUT | Sym. | Descriptions | Test Cor | nditions | Min | Тур | Max | Unit | Note | |------|---------------------|------------------|-----------------|------|--------|------|--------|-------------| | AT | AlL, AOL Variation | Relative to 25°C | | | ±20 | | ppm/°C | | | | with temp. | nominal P.S | S. | | | | •• | | | AP | AIL, AOL Variation | 25°C, | | | ± 0.01 | | dB | | | | with P.S. | Supplies ± 5 | i% | | | | | | | ALS | GAIN Variation over | A to D | Initial | -0.2 | | -0.2 | dB | Note 1) | | _ | Temp. P.S. | D to A | | | | | | | | AIP | Peak Analog Input | | | 3.0 | | | V | | | AOP | Peak Analog Output | | | 2.5 | | | V | | | PDL | Propagation Delay | A to A | 0 dBmO | | 450 | 480 | μs | | | DD | Delay Distortion | A to A | 0.5 to | | | 1.4 | ms | | | | | 0 dBmO | 0.6 kHz | | | | | | | | | | 0.6 to 1.0 | | | 0.7 | _ | rel. to min | | | | | 1.0 to 2.6 | | | 0.2 | _ | delay | | | | | 2.6 to 2.8 | | | 1.4 | _ | • | | PSRR | PSRR | A to A | VDD Mod. = | 30 | | | dB | | | | | AIN = | +5 V + 100 mVop | | | | | | | | | AGND | Vss Mod. = | | | | | | | | | 0.3 – | -5 V + 100 mVop | 30 | | | | | | | | 50 kHz | | | | | | | | IM1 | Intermodulation | A to A(2a-b | ) | | | | | | | | | a; 0.47 kHz, | -4 dBmO | | | -38 | dB | | | | | b; 0.32, -4 | | | | | | | | IM2 | Intermodulation | A to A(a-b) | | | | | | | | | | a; 1.02 kHz, | -4 dBmO | | | -52 | dB | | | | | b; 0.05, -23 | | | | | | | | ICS | Single Freq.Noise | A to A | 8,16,24, | | | | | | | | | AIN = | 32,40 kHz | | | -50 | dBmO | | | | | AGND | | | | | | | | DIS | Discrimination | A to A | 4.6 to | | | | | | | | | 0 dBmO | 200 kHz | 30 | | | dΒ | | Note 1) Total variation of GAIN including the initial fluctuation temperature variation and power supply dependence (0 to +70°C, $V_{DD}/V_{SS} = \pm 5 V \pm 5\%$ ) ## **Timing Chart**