# SCHOTTKY 16384-BIT READ ONLY MEMORY MB71A38-25 MB71A38-35 > August 1988 Edition 2.0 ## SCHOTTKY 16384-BIT DEAP PROM (2048 WORDS X 8 BITS) The Fujitsu MB71A38 is high speed schottky TTL electrically field programmable read only memory organized as 2048 words by 8 bits. With threestate outputs, memory expansion is simple. The memory is fabricated with all logic "zeros" (positive logic). Logic level "ones" can be programmed by the highly reliable DEAP(Diffused Eutectic Aluminum Process) according to simple programming procedures. The sophisticated passive isolation termed U-FOX (U-groove isolation with thick Field OXide process) with thin epitaxial layer and schottky TTL process permits minimal chip size and fast access time. The extra test cells and unique testing methods provide enhanced correlation between programmed and unprogrammed circuits in order to perform AC, DC and programming test prior to shipment. This results in extremely high programmability. - Single +5V supply voltage. - 2048 words x 8 bits organization fully decoded. - Proven high programmability and reliability. - Programming by DEAP (Diffused Eutectic Aluminum Process). - Simplified and lower power programming - Low current PNP inputs. - AC characteristics guaranteed over full operating voltage and temperature range via unique testing techniques. - Fast access time 18ns typ, 25/35 ns max - TTL compatible inputs and outputs. - 3 State outputs. - Three chip enable pins for simplified memory expansion. - 24-pin Ceramic (Cerdip) DiP(300 &600 mil) - 24-pin Plastic DIP (300 & 600mil) CERAMIC PACKAGE DIP-24C-C01 CERAMIC PACKAGE DIP-24C-C04(-SK) PLASTIC PACKAGE DIP-24P-M02 PLASTIC PACKAGE DIP-24P-M03(-SK) | ABSOLUTE MAXIMI | JM RATINGS ( | see NOTE) | | | |----------------------------------------------|--------------|-------------------|---------------|------| | Rating | | Symbol | Value | Unit | | Power Supply Voltage | | V <sub>cc</sub> | 0.5 to + 7.0 | V | | Power Supply Voltage<br>(during programming) | | V <sub>CCP</sub> | -0.5 to +7.5 | V | | Input Voltage | | V <sub>IN</sub> | -1.5 to 5.5 | ٧ | | Input Voltage(during p | rogramming) | V <sub>IPRG</sub> | 22.5 | ٧ | | Output Voltage(during programming) | | V <sub>OPRG</sub> | -0.5 to +22.5 | ٧ | | Input Current | | I IN | -20 | mA | | Input Current (during p | rogramming) | I <sub>IPRG</sub> | +270 | mA | | Output Current | | I out | +100 | mΑ | | Output Current (during programming) | | OPRG | +75 | mA | | Storage Temperature | CERAMIC | J | -65 to +150 | °c | | - Corago Fortiperature | PLASTIC | T <sub>stg</sub> | -40 to +125 | ] | | Output Voltage | | V <sub>out</sub> | -0.5 to 5.5 | V | Permanent device damage may occur if the above Absolute Maximum Ratings are exceeded. Functional operation should be restricted to the conditions as detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. NOTE: PIN ASSIGNMENT 24 \( \mathbb{V}\_{CC}(PV\_{CC}) \) 23 A8 A6 🗆 23 | A8 22 | A9 21 | A10 20 | CE1(PV CE) TOP 19 | CE3 VIEW 18 | CE2 A5 □ A4 🗆 5 A3 🗆 6 ᄱᄱ ᅀᅧᅜ 7 17 08 16 07 8 ᄱ 01 🗖 Ω 15 6 06 02 🗖 10 14 05 13 04 11 03 🗆 GND 12 This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields. However, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high impedance circuit. Copyright 6 1988 by FUJITSU LIMITED CAPACITANCE ( f = 1MHz, V<sub>CC</sub>= +5V, V<sub>IN</sub> = +2V, T<sub>A</sub>= 25 °C) | Parameter | | | · | | | |--------------------|----------------|-----|-----|-----|------| | | Symbol | Min | Тур | Max | Unit | | Input Capacitance | C <sub>1</sub> | | | 10 | pF | | Output Capacitance | co | | | 15 | pF | # **GUARANTEED OPERATING CONDITIONS** | Parameter | Symbol | Min | Тур | Max | Unit | |---------------------|-----------------|------|-----|------|------| | Supply Voltage | v <sub>cc</sub> | 4.75 | 5.0 | 5.25 | ٧ | | Input Low Voltage | V <sub>IL</sub> | 0 | - | 0.8 | V | | Input High Voltage | V <sub>IH</sub> | 2.0 | - | 5.5 | V | | Amblent Temperature | TA | 0 | - | 75 | °C | ## DC CHARACTERISTICS (Full guaranteed operating conditions unless otherwise noted) | Parameter | | Symbol | Min | Тур | Max | Unit | |--------------------------------------|------------------------------------------|-------------------|-----|------|------|------| | Input Leakage Current ( | V <sub>IH</sub> = 5.5V) | I <sub>R</sub> | | | 40 | μА | | Input Load Current (V <sub>IL</sub> | = 0.45V) | 1 <sub>F</sub> | | | -250 | μА | | Output Low Voltage | I <sub>OL</sub> = 10mA | V <sub>OL</sub> | | | 0.45 | ٧ | | Output Low Voltage | I <sub>OL</sub> = 16mA | | | | 0.50 | > | | Output Leakage Current | t (V <sub>O</sub> = 2.4V, chip disabled) | OIH | | | 40 | μА | | Output Leakage Current | (V <sub>O</sub> = 0.45V, chip disabled) | loir | | | -40 | μА | | Input Clamp Voltage ( I | <sub>N</sub> = -18mA) | V <sub>IC</sub> | | | -1.2 | ٧ | | Power Supply Current (\ | / <sub>IN</sub> = OPEN or GND) | 1 00 | | 80** | 120 | rnΑ | | Output High Voltage ( I <sub>C</sub> | = -2.4mA) | У <sub>ОН</sub> * | 2.4 | | | V | | Output Short Circuit Cui | rrent (V <sub>O</sub> = GND) | l <sub>os</sub> * | -15 | | -60 | mA | Note: \* Denotes guaranteed characteristics of the output high-level (ON) state when the chip is enabled (V c = 0.4V) and the programmed bit is addressed. These characteristics cannot be tested prior to programming, but are guaranteed by factor testing. \*\* This value denote conditions at T $_A$ =25°C and $V_{\,\text{CC}}$ = +5.0V # **AC CHARACTERISTICS** (Full guaranteed operating conditions unless otherwise noted) | Parameter | Symbol | MB71A38-25 | | MB71A38-35 | | Unit | |----------------------------------|------------------|------------|-----|------------|-----|------| | | | Тур | Max | Тур | Max | 1 | | Address Time (via address input) | t AA | 18 | 25 | 18 | 35 | ns | | Output Disable Time | t <sub>DiS</sub> | 10 | 20 | 10 | 25 | ns | | Output Enable Time | t <sub>EN</sub> | 12 | 20 | 12 | 25- | ns | Note: Output disable time is the time taken for the output to reach a high resistance when some of chip enables is taken disable. Output enable time is the time taken for the output to become active when all of chip enables are taken enable. The high resistance state is defined as a point on the output waveform equal to a $\Delta \text{V}$ of 0.5V from the active output level. ## INPUT/OUTPUT CIRCUIT INFORMATION #### INPUT In the input circuit, schottky TTL circuit technology is used to achieve high-speed operation. A PNP transistor in the first stage of input circuit remarkably improves input high/low current characteristics. Also, the input circuit includes a protection diode for reliable operation. ### THREE-STATE OUTPUT A "three-state" output is a logic element which has three distinct output states of ZERO, ONE and OFF (wherein OFF represents a high impedance condition which can neither sink nor source current at a definable logic level). Effectively, then, the device has all the desirable features of a totem-pole TTL output (e.g., greater noise immunity, good rise time, line driving capacity), plus the ability to connect to bus-organized systems. in the case where two devices are on at the same time, the possibility exists that they may be in opposite low impedance states simultaneously; thus, the short circuit current from one enabled device may flow through the other enabled device. While physical damage under these conditions is unlikely, system noise problems could result. Therefore, the system designer should consider these factors to ensure that this condition does not exist. Also in the output circuit, Schottky TTL circuit technology is used to achieve high-speed operation. Also, a PNP transistor provided in the output circuit is effective to decrease a load for the Chip Enable circuit. # TYPICAL CHARACTERISTICS CURVES # TYPICAL CHARACTERISTICS CURVES ## **FUJITSU** ## PROGRAMMING INFORMATION #### **FUJITSU PROM TECHNOLOGY** The Fujitsu MB71A00 series is the junction-shorting schottky PROM. A memory cell consists of a programmable element of a PN diode and a vertically connected PNP transistor. The current blocking state of the reverse diode is changed to the current conducting state of the shorted-junction diode by programming. The programming element of the PN diode uses the N+ and P+ diffusion layer, the PNP transistor uses a P+ diffusion layer, an N+ epitaxial layer, and a Psubstrate(Fig. 12). Each memory cell is divided by passive Isolations named U-FOX (U-groove isolation with thick Field OXide process). The vertical structure of the junctionshorting memory cell makes a high packing density possible. In programming, reverse current pulses are applied to the cathode of the PN diode. This increases the temperature at the junction. When the temperature reaches the point where the silicon and aluminum form a eutectic diffuses from the surface of the metal-silicon contact region to the anode of the PN diode', and results in junction shorting. This program technique was therefore named "Diffused Eutectic Aluminum Process\* (DEAP). Once the junction is shorted, the power dissipation at the junction decreases to less than one fifth, and the temperature decreases. This drop in temperature stops further diffusion of the eutectle, and protects the PNP transistor from destruction. Territana an **FUJITSU** MB71A38-35 # PROGRAMMING INFORMATION (continued) ## SPECIAL FACTORY TESTING Extra rows and extra columns of test cells, plus additional circuitry built into the PROM chip, allow improved factory testing of DC, AC and programming characteristics. These test cells and test circuitry provide enhanced correlation programmed and unbetween programmed circuits in order to guarantee high programmability and reliability. ## PROGRAMMING (in electrical view) The device is manufactured with outputs low (positive logic "zero") in all storage cells. An output at the selected cell is changed to high (logic "one") by programming. As shown in Fig. 13, transistors, Q1 and Q2, are turned on to select the desired bit for programming by using eleven address inputs. By applying the PV<sub>CE</sub> pulse voltage, the chip is disabled and transistor Q3 is held off. Then, a train of programming pulses applied to the desired output flows through transistor Q2 and memory cell into transistor Q1. This programming current changes the programmable element to the conducting state. The pulse train is stopped and two additional programming pulses are then applied to assure that the element is programmed properly, as soon as the output voltage indicates that the selected cell is in the logic "one" state. One output must be programmed at a time since the internal decoding circuit is capable of sinking only one unit of programming current at a time. #### VERIFICATION After the device has been programmed, the correct program pattern can be verified by taking chip enable input low. To guarantee full supply voltage and full temperature range operation, a programmed device should source 2.4mA at VOH= 2.4V and V<sub>CC</sub>= 7.0V at 25°C ambient temperature. #### **L!ABILITY** Fujitsu utilizes an extensive testing procedure to ensure device performance prior to shipment. However. 100% programmability is not guaranteed, and it is imperative that this specification be rigorously adhered to in order to achieve a satisfactory programming yield. Fujitsu will not accept responsibility for any device found defective if it was not programmed according to this specification. Devices returned to Fujitsu as defective must be accompanied by a complete truth table with clearly indicated locations of supposedly defective memory cells. ## DC SPECIFICATIONS (TA = 25°C) | Parameter | Symbol | Min | Тур | Max | Unit | |--------------------------------------|--------------------|------|-----|------|------| | Input Low Voltage | V <sub>IL</sub> | 0 | | 0.8 | V | | Input High Voltage | V <sub>IH</sub> | 2.0 | | 5.25 | V | | Power Supply Voltage | PV P | 6.7 | 7.0 | 7.3 | V | | | PV <sub>cc</sub> R | 4.75 | 5.0 | 5.25 | ٧ | | Programming Pulse Current | I PRG | 70 | | 75 | mA | | PV <sub>CE</sub> Pulse Voltage | PV <sub>CE</sub> | 20 | 20 | 22 | ٧ | | Programming Pulse Clamp Voltage | V <sub>PRG</sub> | 20 | 20 | 22 | ٧ | | PV <sub>CE</sub> Pulse Clamp Current | PI <sub>CE</sub> | 230 | | 260 | mA | | Reference Voltage for a Prog. "1" | V <sub>REF</sub> | 1.0 | 1.5 | 2.4 | ٧ | # **PROGRAMMING INFORMATION (continued)** AC SPECIFICATIONS (TA = 25°C) | Parameter | Symbol | Min | Тур | Мах | Unit | |----------------------------------------------------------|--------------------------------|-----|-----|------|--------| | Programming Pulse Cycle Time | toyo | 40 | 50 | 60 | μs | | Programming Pulse Width | t <sub>PW</sub> (1) | 10 | 11 | 12 | μs | | Programming Pulse Rise Time | t <sub>r</sub> (2) | - | - | 2 | μs | | PV <sub>CE</sub> Pulse Rise Time | t <sub>r</sub> <sup>(2)</sup> | - | - | 2 | μs | | PV <sub>CC</sub> Pulse Rise Time | t <sub>r</sub> (3) | - | - | 2 | μs | | Programming Pulse Fall Time | t <sub>f</sub> (4) | - | - | 2 | μs | | PV <sub>CE</sub> Pulse Fall Time | t <sub>f</sub> (4) | - | - | 2 | μs | | PV <sub>CC</sub> Pulse Fall Time | t <sub>f</sub> (5) | - | _ | 2 | μs | | Address Input Set-up Time | t <sub>SA</sub> | 2 | _ | - | μs | | Chip Enable Input Set-up Time | t <sub>sc</sub> | 2 | _ | - | μs | | PV <sub>CE</sub> Set-up Time | t <sub>SP</sub> <sup>(6)</sup> | 4 | - | - | μs | | Address Input Hold Time | t <sub>HA</sub> | 2 | _ | - | μs | | Chip Enable Input Hold Time | t <sub>HO</sub> | 2 | - | _ | μs | | PV <sub>CE</sub> Hold T <del>ime</del> | t <sub>HP</sub> (7) | 2 | - | - | μs | | PV <sub>CE</sub> Pulse Trailing Edge to Read Strobe Time | t <sub>PR</sub> (8) | 10 | _ | _ | μs | | Programming Pulse Number | _ | - | - | 100 | Times | | Programming Time/Bit | - | 120 | 150 | 6120 | μs/bit | | Additional Programming Pulse Number | - | 2 | 2 | 2 | Times | Note: (1) Stipulated 400 $\Omega$ load and 15V. (2) From 1V to 19V (400 $\Omega$ load). (3) From 5.2V to 6.8V (30 $\Omega$ load). (4) From 19V to 1V (400 $\Omega$ load). (5) From 6.8V to 5.2V (30 $\Omega$ load). (6) From PV<sub>CE</sub> pulse 19V to programming pulse 1V. (7) From programming pulse 1V to PV<sub>CE</sub> pulse 19V. (8) From PV<sub>CE</sub> pulse 1V to read strobe. # PROGRAMMING INFORMATION (continued) ## PROGRAMMING PROCEDURE - 1. Apply power; $V_{CC} = PV_{CC}$ , GND = - 2. Select the desired bit. - Read the output to confirm the voltage V<sub>O</sub> = low. (In the case of V<sub>O</sub> = high, select the next desired bit.) - 4. Apply a 20V pulse voltage to the PV<sub>CE</sub> input. - 5. Apply a programming pulse with amplitude of 62.5mA and duration of t<sub>PW</sub>(11μS) after a delay of t<sub>SP</sub>(4μS).<sup>\*</sup> 6. Read the output V<sub>O</sub> after a delay - - of $t_{PR}(10\mu S)$ . a) In the case of $V_O$ = low, repeat steps "4","5" and "6" with cycle time of toyo (50µS) - b) In the case of V<sub>O</sub> = high, apply 2 additional programming pulses to provide a highly reliable memory cell. - 7. Select the next desired bit after a delay of $t_{HA}(2\mu S)$ . #### Note - 1) Programming must be done bit by bit. - 2) Ambient temperature during programming must be room temperature. (25°C ± 2°C) # PACKAGE DIMENSIONS Standard 24-pin Ceramic DIP (Suffix: -Z) Standard 24-pin Ceramic DIP (Suffix: -Z) # PACKAGE DIMENSIONS Standard 24-pin Plastic DIP (Suffix: -M) Standard 24-pin Plastic DIP (Suffix: -M)